mipsregs.h 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
  7. * Copyright (C) 2000 Silicon Graphics, Inc.
  8. * Modified for further R[236]000 support by Paul M. Antoine, 1996.
  9. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  10. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  11. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  12. */
  13. #ifndef _ASM_MIPSREGS_H
  14. #define _ASM_MIPSREGS_H
  15. #include <linux/linkage.h>
  16. #include <asm/hazards.h>
  17. /*
  18. * The following macros are especially useful for __asm__
  19. * inline assembler.
  20. */
  21. #ifndef __STR
  22. #define __STR(x) #x
  23. #endif
  24. #ifndef STR
  25. #define STR(x) __STR(x)
  26. #endif
  27. /*
  28. * Configure language
  29. */
  30. #ifdef __ASSEMBLY__
  31. #define _ULCAST_
  32. #else
  33. #define _ULCAST_ (unsigned long)
  34. #endif
  35. /*
  36. * Coprocessor 0 register names
  37. */
  38. #define CP0_INDEX $0
  39. #define CP0_RANDOM $1
  40. #define CP0_ENTRYLO0 $2
  41. #define CP0_ENTRYLO1 $3
  42. #define CP0_CONF $3
  43. #define CP0_CONTEXT $4
  44. #define CP0_PAGEMASK $5
  45. #define CP0_WIRED $6
  46. #define CP0_INFO $7
  47. #define CP0_BADVADDR $8
  48. #define CP0_COUNT $9
  49. #define CP0_ENTRYHI $10
  50. #define CP0_COMPARE $11
  51. #define CP0_STATUS $12
  52. #define CP0_CAUSE $13
  53. #define CP0_EPC $14
  54. #define CP0_PRID $15
  55. #define CP0_CONFIG $16
  56. #define CP0_LLADDR $17
  57. #define CP0_WATCHLO $18
  58. #define CP0_WATCHHI $19
  59. #define CP0_XCONTEXT $20
  60. #define CP0_FRAMEMASK $21
  61. #define CP0_DIAGNOSTIC $22
  62. #define CP0_DEBUG $23
  63. #define CP0_DEPC $24
  64. #define CP0_PERFORMANCE $25
  65. #define CP0_ECC $26
  66. #define CP0_CACHEERR $27
  67. #define CP0_TAGLO $28
  68. #define CP0_TAGHI $29
  69. #define CP0_ERROREPC $30
  70. #define CP0_DESAVE $31
  71. /*
  72. * R4640/R4650 cp0 register names. These registers are listed
  73. * here only for completeness; without MMU these CPUs are not useable
  74. * by Linux. A future ELKS port might take make Linux run on them
  75. * though ...
  76. */
  77. #define CP0_IBASE $0
  78. #define CP0_IBOUND $1
  79. #define CP0_DBASE $2
  80. #define CP0_DBOUND $3
  81. #define CP0_CALG $17
  82. #define CP0_IWATCH $18
  83. #define CP0_DWATCH $19
  84. /*
  85. * Coprocessor 0 Set 1 register names
  86. */
  87. #define CP0_S1_DERRADDR0 $26
  88. #define CP0_S1_DERRADDR1 $27
  89. #define CP0_S1_INTCONTROL $20
  90. /*
  91. * Coprocessor 0 Set 2 register names
  92. */
  93. #define CP0_S2_SRSCTL $12 /* MIPSR2 */
  94. /*
  95. * Coprocessor 0 Set 3 register names
  96. */
  97. #define CP0_S3_SRSMAP $12 /* MIPSR2 */
  98. /*
  99. * TX39 Series
  100. */
  101. #define CP0_TX39_CACHE $7
  102. /*
  103. * Coprocessor 1 (FPU) register names
  104. */
  105. #define CP1_REVISION $0
  106. #define CP1_STATUS $31
  107. /*
  108. * FPU Status Register Values
  109. */
  110. /*
  111. * Status Register Values
  112. */
  113. #define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
  114. #define FPU_CSR_COND 0x00800000 /* $fcc0 */
  115. #define FPU_CSR_COND0 0x00800000 /* $fcc0 */
  116. #define FPU_CSR_COND1 0x02000000 /* $fcc1 */
  117. #define FPU_CSR_COND2 0x04000000 /* $fcc2 */
  118. #define FPU_CSR_COND3 0x08000000 /* $fcc3 */
  119. #define FPU_CSR_COND4 0x10000000 /* $fcc4 */
  120. #define FPU_CSR_COND5 0x20000000 /* $fcc5 */
  121. #define FPU_CSR_COND6 0x40000000 /* $fcc6 */
  122. #define FPU_CSR_COND7 0x80000000 /* $fcc7 */
  123. /*
  124. * X the exception cause indicator
  125. * E the exception enable
  126. * S the sticky/flag bit
  127. */
  128. #define FPU_CSR_ALL_X 0x0003f000
  129. #define FPU_CSR_UNI_X 0x00020000
  130. #define FPU_CSR_INV_X 0x00010000
  131. #define FPU_CSR_DIV_X 0x00008000
  132. #define FPU_CSR_OVF_X 0x00004000
  133. #define FPU_CSR_UDF_X 0x00002000
  134. #define FPU_CSR_INE_X 0x00001000
  135. #define FPU_CSR_ALL_E 0x00000f80
  136. #define FPU_CSR_INV_E 0x00000800
  137. #define FPU_CSR_DIV_E 0x00000400
  138. #define FPU_CSR_OVF_E 0x00000200
  139. #define FPU_CSR_UDF_E 0x00000100
  140. #define FPU_CSR_INE_E 0x00000080
  141. #define FPU_CSR_ALL_S 0x0000007c
  142. #define FPU_CSR_INV_S 0x00000040
  143. #define FPU_CSR_DIV_S 0x00000020
  144. #define FPU_CSR_OVF_S 0x00000010
  145. #define FPU_CSR_UDF_S 0x00000008
  146. #define FPU_CSR_INE_S 0x00000004
  147. /* rounding mode */
  148. #define FPU_CSR_RN 0x0 /* nearest */
  149. #define FPU_CSR_RZ 0x1 /* towards zero */
  150. #define FPU_CSR_RU 0x2 /* towards +Infinity */
  151. #define FPU_CSR_RD 0x3 /* towards -Infinity */
  152. /*
  153. * Values for PageMask register
  154. */
  155. #ifdef CONFIG_CPU_VR41XX
  156. /* Why doesn't stupidity hurt ... */
  157. #define PM_1K 0x00000000
  158. #define PM_4K 0x00001800
  159. #define PM_16K 0x00007800
  160. #define PM_64K 0x0001f800
  161. #define PM_256K 0x0007f800
  162. #else
  163. #define PM_4K 0x00000000
  164. #define PM_16K 0x00006000
  165. #define PM_64K 0x0001e000
  166. #define PM_256K 0x0007e000
  167. #define PM_1M 0x001fe000
  168. #define PM_4M 0x007fe000
  169. #define PM_16M 0x01ffe000
  170. #define PM_64M 0x07ffe000
  171. #define PM_256M 0x1fffe000
  172. #endif
  173. /*
  174. * Default page size for a given kernel configuration
  175. */
  176. #ifdef CONFIG_PAGE_SIZE_4KB
  177. #define PM_DEFAULT_MASK PM_4K
  178. #elif defined(CONFIG_PAGE_SIZE_16KB)
  179. #define PM_DEFAULT_MASK PM_16K
  180. #elif defined(CONFIG_PAGE_SIZE_64KB)
  181. #define PM_DEFAULT_MASK PM_64K
  182. #else
  183. #error Bad page size configuration!
  184. #endif
  185. /*
  186. * Values used for computation of new tlb entries
  187. */
  188. #define PL_4K 12
  189. #define PL_16K 14
  190. #define PL_64K 16
  191. #define PL_256K 18
  192. #define PL_1M 20
  193. #define PL_4M 22
  194. #define PL_16M 24
  195. #define PL_64M 26
  196. #define PL_256M 28
  197. /*
  198. * R4x00 interrupt enable / cause bits
  199. */
  200. #define IE_SW0 (_ULCAST_(1) << 8)
  201. #define IE_SW1 (_ULCAST_(1) << 9)
  202. #define IE_IRQ0 (_ULCAST_(1) << 10)
  203. #define IE_IRQ1 (_ULCAST_(1) << 11)
  204. #define IE_IRQ2 (_ULCAST_(1) << 12)
  205. #define IE_IRQ3 (_ULCAST_(1) << 13)
  206. #define IE_IRQ4 (_ULCAST_(1) << 14)
  207. #define IE_IRQ5 (_ULCAST_(1) << 15)
  208. /*
  209. * R4x00 interrupt cause bits
  210. */
  211. #define C_SW0 (_ULCAST_(1) << 8)
  212. #define C_SW1 (_ULCAST_(1) << 9)
  213. #define C_IRQ0 (_ULCAST_(1) << 10)
  214. #define C_IRQ1 (_ULCAST_(1) << 11)
  215. #define C_IRQ2 (_ULCAST_(1) << 12)
  216. #define C_IRQ3 (_ULCAST_(1) << 13)
  217. #define C_IRQ4 (_ULCAST_(1) << 14)
  218. #define C_IRQ5 (_ULCAST_(1) << 15)
  219. /*
  220. * Bitfields in the R4xx0 cp0 status register
  221. */
  222. #define ST0_IE 0x00000001
  223. #define ST0_EXL 0x00000002
  224. #define ST0_ERL 0x00000004
  225. #define ST0_KSU 0x00000018
  226. # define KSU_USER 0x00000010
  227. # define KSU_SUPERVISOR 0x00000008
  228. # define KSU_KERNEL 0x00000000
  229. #define ST0_UX 0x00000020
  230. #define ST0_SX 0x00000040
  231. #define ST0_KX 0x00000080
  232. #define ST0_DE 0x00010000
  233. #define ST0_CE 0x00020000
  234. /*
  235. * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
  236. * cacheops in userspace. This bit exists only on RM7000 and RM9000
  237. * processors.
  238. */
  239. #define ST0_CO 0x08000000
  240. /*
  241. * Bitfields in the R[23]000 cp0 status register.
  242. */
  243. #define ST0_IEC 0x00000001
  244. #define ST0_KUC 0x00000002
  245. #define ST0_IEP 0x00000004
  246. #define ST0_KUP 0x00000008
  247. #define ST0_IEO 0x00000010
  248. #define ST0_KUO 0x00000020
  249. /* bits 6 & 7 are reserved on R[23]000 */
  250. #define ST0_ISC 0x00010000
  251. #define ST0_SWC 0x00020000
  252. #define ST0_CM 0x00080000
  253. /*
  254. * Bits specific to the R4640/R4650
  255. */
  256. #define ST0_UM (_ULCAST_(1) << 4)
  257. #define ST0_IL (_ULCAST_(1) << 23)
  258. #define ST0_DL (_ULCAST_(1) << 24)
  259. /*
  260. * Enable the MIPS MDMX and DSP ASEs
  261. */
  262. #define ST0_MX 0x01000000
  263. /*
  264. * Bitfields in the TX39 family CP0 Configuration Register 3
  265. */
  266. #define TX39_CONF_ICS_SHIFT 19
  267. #define TX39_CONF_ICS_MASK 0x00380000
  268. #define TX39_CONF_ICS_1KB 0x00000000
  269. #define TX39_CONF_ICS_2KB 0x00080000
  270. #define TX39_CONF_ICS_4KB 0x00100000
  271. #define TX39_CONF_ICS_8KB 0x00180000
  272. #define TX39_CONF_ICS_16KB 0x00200000
  273. #define TX39_CONF_DCS_SHIFT 16
  274. #define TX39_CONF_DCS_MASK 0x00070000
  275. #define TX39_CONF_DCS_1KB 0x00000000
  276. #define TX39_CONF_DCS_2KB 0x00010000
  277. #define TX39_CONF_DCS_4KB 0x00020000
  278. #define TX39_CONF_DCS_8KB 0x00030000
  279. #define TX39_CONF_DCS_16KB 0x00040000
  280. #define TX39_CONF_CWFON 0x00004000
  281. #define TX39_CONF_WBON 0x00002000
  282. #define TX39_CONF_RF_SHIFT 10
  283. #define TX39_CONF_RF_MASK 0x00000c00
  284. #define TX39_CONF_DOZE 0x00000200
  285. #define TX39_CONF_HALT 0x00000100
  286. #define TX39_CONF_LOCK 0x00000080
  287. #define TX39_CONF_ICE 0x00000020
  288. #define TX39_CONF_DCE 0x00000010
  289. #define TX39_CONF_IRSIZE_SHIFT 2
  290. #define TX39_CONF_IRSIZE_MASK 0x0000000c
  291. #define TX39_CONF_DRSIZE_SHIFT 0
  292. #define TX39_CONF_DRSIZE_MASK 0x00000003
  293. /*
  294. * Status register bits available in all MIPS CPUs.
  295. */
  296. #define ST0_IM 0x0000ff00
  297. #define STATUSB_IP0 8
  298. #define STATUSF_IP0 (_ULCAST_(1) << 8)
  299. #define STATUSB_IP1 9
  300. #define STATUSF_IP1 (_ULCAST_(1) << 9)
  301. #define STATUSB_IP2 10
  302. #define STATUSF_IP2 (_ULCAST_(1) << 10)
  303. #define STATUSB_IP3 11
  304. #define STATUSF_IP3 (_ULCAST_(1) << 11)
  305. #define STATUSB_IP4 12
  306. #define STATUSF_IP4 (_ULCAST_(1) << 12)
  307. #define STATUSB_IP5 13
  308. #define STATUSF_IP5 (_ULCAST_(1) << 13)
  309. #define STATUSB_IP6 14
  310. #define STATUSF_IP6 (_ULCAST_(1) << 14)
  311. #define STATUSB_IP7 15
  312. #define STATUSF_IP7 (_ULCAST_(1) << 15)
  313. #define STATUSB_IP8 0
  314. #define STATUSF_IP8 (_ULCAST_(1) << 0)
  315. #define STATUSB_IP9 1
  316. #define STATUSF_IP9 (_ULCAST_(1) << 1)
  317. #define STATUSB_IP10 2
  318. #define STATUSF_IP10 (_ULCAST_(1) << 2)
  319. #define STATUSB_IP11 3
  320. #define STATUSF_IP11 (_ULCAST_(1) << 3)
  321. #define STATUSB_IP12 4
  322. #define STATUSF_IP12 (_ULCAST_(1) << 4)
  323. #define STATUSB_IP13 5
  324. #define STATUSF_IP13 (_ULCAST_(1) << 5)
  325. #define STATUSB_IP14 6
  326. #define STATUSF_IP14 (_ULCAST_(1) << 6)
  327. #define STATUSB_IP15 7
  328. #define STATUSF_IP15 (_ULCAST_(1) << 7)
  329. #define ST0_CH 0x00040000
  330. #define ST0_SR 0x00100000
  331. #define ST0_TS 0x00200000
  332. #define ST0_BEV 0x00400000
  333. #define ST0_RE 0x02000000
  334. #define ST0_FR 0x04000000
  335. #define ST0_CU 0xf0000000
  336. #define ST0_CU0 0x10000000
  337. #define ST0_CU1 0x20000000
  338. #define ST0_CU2 0x40000000
  339. #define ST0_CU3 0x80000000
  340. #define ST0_XX 0x80000000 /* MIPS IV naming */
  341. /*
  342. * Bitfields and bit numbers in the coprocessor 0 cause register.
  343. *
  344. * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
  345. */
  346. #define CAUSEB_EXCCODE 2
  347. #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
  348. #define CAUSEB_IP 8
  349. #define CAUSEF_IP (_ULCAST_(255) << 8)
  350. #define CAUSEB_IP0 8
  351. #define CAUSEF_IP0 (_ULCAST_(1) << 8)
  352. #define CAUSEB_IP1 9
  353. #define CAUSEF_IP1 (_ULCAST_(1) << 9)
  354. #define CAUSEB_IP2 10
  355. #define CAUSEF_IP2 (_ULCAST_(1) << 10)
  356. #define CAUSEB_IP3 11
  357. #define CAUSEF_IP3 (_ULCAST_(1) << 11)
  358. #define CAUSEB_IP4 12
  359. #define CAUSEF_IP4 (_ULCAST_(1) << 12)
  360. #define CAUSEB_IP5 13
  361. #define CAUSEF_IP5 (_ULCAST_(1) << 13)
  362. #define CAUSEB_IP6 14
  363. #define CAUSEF_IP6 (_ULCAST_(1) << 14)
  364. #define CAUSEB_IP7 15
  365. #define CAUSEF_IP7 (_ULCAST_(1) << 15)
  366. #define CAUSEB_IV 23
  367. #define CAUSEF_IV (_ULCAST_(1) << 23)
  368. #define CAUSEB_CE 28
  369. #define CAUSEF_CE (_ULCAST_(3) << 28)
  370. #define CAUSEB_BD 31
  371. #define CAUSEF_BD (_ULCAST_(1) << 31)
  372. /*
  373. * Bits in the coprocessor 0 config register.
  374. */
  375. /* Generic bits. */
  376. #define CONF_CM_CACHABLE_NO_WA 0
  377. #define CONF_CM_CACHABLE_WA 1
  378. #define CONF_CM_UNCACHED 2
  379. #define CONF_CM_CACHABLE_NONCOHERENT 3
  380. #define CONF_CM_CACHABLE_CE 4
  381. #define CONF_CM_CACHABLE_COW 5
  382. #define CONF_CM_CACHABLE_CUW 6
  383. #define CONF_CM_CACHABLE_ACCELERATED 7
  384. #define CONF_CM_CMASK 7
  385. #define CONF_BE (_ULCAST_(1) << 15)
  386. /* Bits common to various processors. */
  387. #define CONF_CU (_ULCAST_(1) << 3)
  388. #define CONF_DB (_ULCAST_(1) << 4)
  389. #define CONF_IB (_ULCAST_(1) << 5)
  390. #define CONF_DC (_ULCAST_(7) << 6)
  391. #define CONF_IC (_ULCAST_(7) << 9)
  392. #define CONF_EB (_ULCAST_(1) << 13)
  393. #define CONF_EM (_ULCAST_(1) << 14)
  394. #define CONF_SM (_ULCAST_(1) << 16)
  395. #define CONF_SC (_ULCAST_(1) << 17)
  396. #define CONF_EW (_ULCAST_(3) << 18)
  397. #define CONF_EP (_ULCAST_(15)<< 24)
  398. #define CONF_EC (_ULCAST_(7) << 28)
  399. #define CONF_CM (_ULCAST_(1) << 31)
  400. /* Bits specific to the R4xx0. */
  401. #define R4K_CONF_SW (_ULCAST_(1) << 20)
  402. #define R4K_CONF_SS (_ULCAST_(1) << 21)
  403. #define R4K_CONF_SB (_ULCAST_(3) << 22)
  404. /* Bits specific to the R5000. */
  405. #define R5K_CONF_SE (_ULCAST_(1) << 12)
  406. #define R5K_CONF_SS (_ULCAST_(3) << 20)
  407. /* Bits specific to the RM7000. */
  408. #define RM7K_CONF_SE (_ULCAST_(1) << 3)
  409. #define RM7K_CONF_TE (_ULCAST_(1) << 12)
  410. #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
  411. #define RM7K_CONF_TC (_ULCAST_(1) << 17)
  412. #define RM7K_CONF_SI (_ULCAST_(3) << 20)
  413. #define RM7K_CONF_SC (_ULCAST_(1) << 31)
  414. /* Bits specific to the R10000. */
  415. #define R10K_CONF_DN (_ULCAST_(3) << 3)
  416. #define R10K_CONF_CT (_ULCAST_(1) << 5)
  417. #define R10K_CONF_PE (_ULCAST_(1) << 6)
  418. #define R10K_CONF_PM (_ULCAST_(3) << 7)
  419. #define R10K_CONF_EC (_ULCAST_(15)<< 9)
  420. #define R10K_CONF_SB (_ULCAST_(1) << 13)
  421. #define R10K_CONF_SK (_ULCAST_(1) << 14)
  422. #define R10K_CONF_SS (_ULCAST_(7) << 16)
  423. #define R10K_CONF_SC (_ULCAST_(7) << 19)
  424. #define R10K_CONF_DC (_ULCAST_(7) << 26)
  425. #define R10K_CONF_IC (_ULCAST_(7) << 29)
  426. /* Bits specific to the VR41xx. */
  427. #define VR41_CONF_CS (_ULCAST_(1) << 12)
  428. #define VR41_CONF_P4K (_ULCAST_(1) << 13)
  429. #define VR41_CONF_BP (_ULCAST_(1) << 16)
  430. #define VR41_CONF_M16 (_ULCAST_(1) << 20)
  431. #define VR41_CONF_AD (_ULCAST_(1) << 23)
  432. /* Bits specific to the R30xx. */
  433. #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
  434. #define R30XX_CONF_REV (_ULCAST_(1) << 22)
  435. #define R30XX_CONF_AC (_ULCAST_(1) << 23)
  436. #define R30XX_CONF_RF (_ULCAST_(1) << 24)
  437. #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
  438. #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
  439. #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
  440. #define R30XX_CONF_SB (_ULCAST_(1) << 30)
  441. #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
  442. /* Bits specific to the TX49. */
  443. #define TX49_CONF_DC (_ULCAST_(1) << 16)
  444. #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
  445. #define TX49_CONF_HALT (_ULCAST_(1) << 18)
  446. #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
  447. /* Bits specific to the MIPS32/64 PRA. */
  448. #define MIPS_CONF_MT (_ULCAST_(7) << 7)
  449. #define MIPS_CONF_AR (_ULCAST_(7) << 10)
  450. #define MIPS_CONF_AT (_ULCAST_(3) << 13)
  451. #define MIPS_CONF_M (_ULCAST_(1) << 31)
  452. /*
  453. * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
  454. */
  455. #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
  456. #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
  457. #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
  458. #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
  459. #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
  460. #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
  461. #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
  462. #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
  463. #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
  464. #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
  465. #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
  466. #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
  467. #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
  468. #define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
  469. #define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
  470. #define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
  471. #define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
  472. #define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
  473. #define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
  474. #define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
  475. #define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
  476. #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
  477. #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
  478. #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
  479. #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
  480. #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
  481. #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
  482. #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
  483. #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
  484. #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
  485. /*
  486. * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
  487. */
  488. #define MIPS_FPIR_S (_ULCAST_(1) << 16)
  489. #define MIPS_FPIR_D (_ULCAST_(1) << 17)
  490. #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
  491. #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
  492. #define MIPS_FPIR_W (_ULCAST_(1) << 20)
  493. #define MIPS_FPIR_L (_ULCAST_(1) << 21)
  494. #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
  495. #ifndef __ASSEMBLY__
  496. /*
  497. * Functions to access the R10000 performance counters. These are basically
  498. * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
  499. * performance counter number encoded into bits 1 ... 5 of the instruction.
  500. * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
  501. * disassembler these will look like an access to sel 0 or 1.
  502. */
  503. #define read_r10k_perf_cntr(counter) \
  504. ({ \
  505. unsigned int __res; \
  506. __asm__ __volatile__( \
  507. "mfpc\t%0, %1" \
  508. : "=r" (__res) \
  509. : "i" (counter)); \
  510. \
  511. __res; \
  512. })
  513. #define write_r10k_perf_cntr(counter,val) \
  514. do { \
  515. __asm__ __volatile__( \
  516. "mtpc\t%0, %1" \
  517. : \
  518. : "r" (val), "i" (counter)); \
  519. } while (0)
  520. #define read_r10k_perf_event(counter) \
  521. ({ \
  522. unsigned int __res; \
  523. __asm__ __volatile__( \
  524. "mfps\t%0, %1" \
  525. : "=r" (__res) \
  526. : "i" (counter)); \
  527. \
  528. __res; \
  529. })
  530. #define write_r10k_perf_cntl(counter,val) \
  531. do { \
  532. __asm__ __volatile__( \
  533. "mtps\t%0, %1" \
  534. : \
  535. : "r" (val), "i" (counter)); \
  536. } while (0)
  537. /*
  538. * Macros to access the system control coprocessor
  539. */
  540. #define __read_32bit_c0_register(source, sel) \
  541. ({ int __res; \
  542. if (sel == 0) \
  543. __asm__ __volatile__( \
  544. "mfc0\t%0, " #source "\n\t" \
  545. : "=r" (__res)); \
  546. else \
  547. __asm__ __volatile__( \
  548. ".set\tmips32\n\t" \
  549. "mfc0\t%0, " #source ", " #sel "\n\t" \
  550. ".set\tmips0\n\t" \
  551. : "=r" (__res)); \
  552. __res; \
  553. })
  554. #define __read_64bit_c0_register(source, sel) \
  555. ({ unsigned long long __res; \
  556. if (sizeof(unsigned long) == 4) \
  557. __res = __read_64bit_c0_split(source, sel); \
  558. else if (sel == 0) \
  559. __asm__ __volatile__( \
  560. ".set\tmips3\n\t" \
  561. "dmfc0\t%0, " #source "\n\t" \
  562. ".set\tmips0" \
  563. : "=r" (__res)); \
  564. else \
  565. __asm__ __volatile__( \
  566. ".set\tmips64\n\t" \
  567. "dmfc0\t%0, " #source ", " #sel "\n\t" \
  568. ".set\tmips0" \
  569. : "=r" (__res)); \
  570. __res; \
  571. })
  572. #define __write_32bit_c0_register(register, sel, value) \
  573. do { \
  574. if (sel == 0) \
  575. __asm__ __volatile__( \
  576. "mtc0\t%z0, " #register "\n\t" \
  577. : : "Jr" ((unsigned int)(value))); \
  578. else \
  579. __asm__ __volatile__( \
  580. ".set\tmips32\n\t" \
  581. "mtc0\t%z0, " #register ", " #sel "\n\t" \
  582. ".set\tmips0" \
  583. : : "Jr" ((unsigned int)(value))); \
  584. } while (0)
  585. #define __write_64bit_c0_register(register, sel, value) \
  586. do { \
  587. if (sizeof(unsigned long) == 4) \
  588. __write_64bit_c0_split(register, sel, value); \
  589. else if (sel == 0) \
  590. __asm__ __volatile__( \
  591. ".set\tmips3\n\t" \
  592. "dmtc0\t%z0, " #register "\n\t" \
  593. ".set\tmips0" \
  594. : : "Jr" (value)); \
  595. else \
  596. __asm__ __volatile__( \
  597. ".set\tmips64\n\t" \
  598. "dmtc0\t%z0, " #register ", " #sel "\n\t" \
  599. ".set\tmips0" \
  600. : : "Jr" (value)); \
  601. } while (0)
  602. #define __read_ulong_c0_register(reg, sel) \
  603. ((sizeof(unsigned long) == 4) ? \
  604. (unsigned long) __read_32bit_c0_register(reg, sel) : \
  605. (unsigned long) __read_64bit_c0_register(reg, sel))
  606. #define __write_ulong_c0_register(reg, sel, val) \
  607. do { \
  608. if (sizeof(unsigned long) == 4) \
  609. __write_32bit_c0_register(reg, sel, val); \
  610. else \
  611. __write_64bit_c0_register(reg, sel, val); \
  612. } while (0)
  613. /*
  614. * On RM7000/RM9000 these are uses to access cop0 set 1 registers
  615. */
  616. #define __read_32bit_c0_ctrl_register(source) \
  617. ({ int __res; \
  618. __asm__ __volatile__( \
  619. "cfc0\t%0, " #source "\n\t" \
  620. : "=r" (__res)); \
  621. __res; \
  622. })
  623. #define __write_32bit_c0_ctrl_register(register, value) \
  624. do { \
  625. __asm__ __volatile__( \
  626. "ctc0\t%z0, " #register "\n\t" \
  627. : : "Jr" ((unsigned int)(value))); \
  628. } while (0)
  629. /*
  630. * These versions are only needed for systems with more than 38 bits of
  631. * physical address space running the 32-bit kernel. That's none atm :-)
  632. */
  633. #define __read_64bit_c0_split(source, sel) \
  634. ({ \
  635. unsigned long long val; \
  636. unsigned long flags; \
  637. \
  638. local_irq_save(flags); \
  639. if (sel == 0) \
  640. __asm__ __volatile__( \
  641. ".set\tmips64\n\t" \
  642. "dmfc0\t%M0, " #source "\n\t" \
  643. "dsll\t%L0, %M0, 32\n\t" \
  644. "dsrl\t%M0, %M0, 32\n\t" \
  645. "dsrl\t%L0, %L0, 32\n\t" \
  646. ".set\tmips0" \
  647. : "=r" (val)); \
  648. else \
  649. __asm__ __volatile__( \
  650. ".set\tmips64\n\t" \
  651. "dmfc0\t%M0, " #source ", " #sel "\n\t" \
  652. "dsll\t%L0, %M0, 32\n\t" \
  653. "dsrl\t%M0, %M0, 32\n\t" \
  654. "dsrl\t%L0, %L0, 32\n\t" \
  655. ".set\tmips0" \
  656. : "=r" (val)); \
  657. local_irq_restore(flags); \
  658. \
  659. val; \
  660. })
  661. #define __write_64bit_c0_split(source, sel, val) \
  662. do { \
  663. unsigned long flags; \
  664. \
  665. local_irq_save(flags); \
  666. if (sel == 0) \
  667. __asm__ __volatile__( \
  668. ".set\tmips64\n\t" \
  669. "dsll\t%L0, %L0, 32\n\t" \
  670. "dsrl\t%L0, %L0, 32\n\t" \
  671. "dsll\t%M0, %M0, 32\n\t" \
  672. "or\t%L0, %L0, %M0\n\t" \
  673. "dmtc0\t%L0, " #source "\n\t" \
  674. ".set\tmips0" \
  675. : : "r" (val)); \
  676. else \
  677. __asm__ __volatile__( \
  678. ".set\tmips64\n\t" \
  679. "dsll\t%L0, %L0, 32\n\t" \
  680. "dsrl\t%L0, %L0, 32\n\t" \
  681. "dsll\t%M0, %M0, 32\n\t" \
  682. "or\t%L0, %L0, %M0\n\t" \
  683. "dmtc0\t%L0, " #source ", " #sel "\n\t" \
  684. ".set\tmips0" \
  685. : : "r" (val)); \
  686. local_irq_restore(flags); \
  687. } while (0)
  688. #define read_c0_index() __read_32bit_c0_register($0, 0)
  689. #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
  690. #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
  691. #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
  692. #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
  693. #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
  694. #define read_c0_conf() __read_32bit_c0_register($3, 0)
  695. #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
  696. #define read_c0_context() __read_ulong_c0_register($4, 0)
  697. #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
  698. #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
  699. #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
  700. #define read_c0_wired() __read_32bit_c0_register($6, 0)
  701. #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
  702. #define read_c0_info() __read_32bit_c0_register($7, 0)
  703. #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
  704. #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
  705. #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
  706. #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
  707. #define read_c0_count() __read_32bit_c0_register($9, 0)
  708. #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
  709. #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
  710. #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
  711. #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
  712. #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
  713. #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
  714. #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
  715. #define read_c0_compare() __read_32bit_c0_register($11, 0)
  716. #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
  717. #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
  718. #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
  719. #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
  720. #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
  721. #define read_c0_status() __read_32bit_c0_register($12, 0)
  722. #ifdef CONFIG_MIPS_MT_SMTC
  723. #define write_c0_status(val) \
  724. do { \
  725. __write_32bit_c0_register($12, 0, val); \
  726. __ehb(); \
  727. } while (0)
  728. #else
  729. /*
  730. * Legacy non-SMTC code, which may be hazardous
  731. * but which might not support EHB
  732. */
  733. #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
  734. #endif /* CONFIG_MIPS_MT_SMTC */
  735. #define read_c0_cause() __read_32bit_c0_register($13, 0)
  736. #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
  737. #define read_c0_epc() __read_ulong_c0_register($14, 0)
  738. #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
  739. #define read_c0_prid() __read_32bit_c0_register($15, 0)
  740. #define read_c0_config() __read_32bit_c0_register($16, 0)
  741. #define read_c0_config1() __read_32bit_c0_register($16, 1)
  742. #define read_c0_config2() __read_32bit_c0_register($16, 2)
  743. #define read_c0_config3() __read_32bit_c0_register($16, 3)
  744. #define read_c0_config4() __read_32bit_c0_register($16, 4)
  745. #define read_c0_config5() __read_32bit_c0_register($16, 5)
  746. #define read_c0_config6() __read_32bit_c0_register($16, 6)
  747. #define read_c0_config7() __read_32bit_c0_register($16, 7)
  748. #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
  749. #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
  750. #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
  751. #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
  752. #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
  753. #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
  754. #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
  755. #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
  756. /*
  757. * The WatchLo register. There may be upto 8 of them.
  758. */
  759. #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
  760. #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
  761. #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
  762. #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
  763. #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
  764. #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
  765. #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
  766. #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
  767. #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
  768. #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
  769. #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
  770. #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
  771. #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
  772. #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
  773. #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
  774. #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
  775. /*
  776. * The WatchHi register. There may be upto 8 of them.
  777. */
  778. #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
  779. #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
  780. #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
  781. #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
  782. #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
  783. #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
  784. #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
  785. #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
  786. #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
  787. #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
  788. #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
  789. #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
  790. #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
  791. #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
  792. #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
  793. #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
  794. #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
  795. #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
  796. #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
  797. #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
  798. #define read_c0_framemask() __read_32bit_c0_register($21, 0)
  799. #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
  800. /* RM9000 PerfControl performance counter control register */
  801. #define read_c0_perfcontrol() __read_32bit_c0_register($22, 0)
  802. #define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
  803. #define read_c0_diag() __read_32bit_c0_register($22, 0)
  804. #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
  805. #define read_c0_diag1() __read_32bit_c0_register($22, 1)
  806. #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
  807. #define read_c0_diag2() __read_32bit_c0_register($22, 2)
  808. #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
  809. #define read_c0_diag3() __read_32bit_c0_register($22, 3)
  810. #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
  811. #define read_c0_diag4() __read_32bit_c0_register($22, 4)
  812. #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
  813. #define read_c0_diag5() __read_32bit_c0_register($22, 5)
  814. #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
  815. #define read_c0_debug() __read_32bit_c0_register($23, 0)
  816. #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
  817. #define read_c0_depc() __read_ulong_c0_register($24, 0)
  818. #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
  819. /*
  820. * MIPS32 / MIPS64 performance counters
  821. */
  822. #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
  823. #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
  824. #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
  825. #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
  826. #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
  827. #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
  828. #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
  829. #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
  830. #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
  831. #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
  832. #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
  833. #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
  834. #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
  835. #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
  836. #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
  837. #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
  838. /* RM9000 PerfCount performance counter register */
  839. #define read_c0_perfcount() __read_64bit_c0_register($25, 0)
  840. #define write_c0_perfcount(val) __write_64bit_c0_register($25, 0, val)
  841. #define read_c0_ecc() __read_32bit_c0_register($26, 0)
  842. #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
  843. #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
  844. #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
  845. #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
  846. #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
  847. #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
  848. #define read_c0_taglo() __read_32bit_c0_register($28, 0)
  849. #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
  850. #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
  851. #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
  852. #define read_c0_taghi() __read_32bit_c0_register($29, 0)
  853. #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
  854. #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
  855. #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
  856. /* MIPSR2 */
  857. #define read_c0_hwrena() __read_32bit_c0_register($7,0)
  858. #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
  859. #define read_c0_intctl() __read_32bit_c0_register($12, 1)
  860. #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
  861. #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
  862. #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
  863. #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
  864. #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
  865. #define read_c0_ebase() __read_32bit_c0_register($15,1)
  866. #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
  867. /*
  868. * Macros to access the floating point coprocessor control registers
  869. */
  870. #define read_32bit_cp1_register(source) \
  871. ({ int __res; \
  872. __asm__ __volatile__( \
  873. ".set\tpush\n\t" \
  874. ".set\treorder\n\t" \
  875. "cfc1\t%0,"STR(source)"\n\t" \
  876. ".set\tpop" \
  877. : "=r" (__res)); \
  878. __res;})
  879. #define rddsp(mask) \
  880. ({ \
  881. unsigned int __res; \
  882. \
  883. __asm__ __volatile__( \
  884. " .set push \n" \
  885. " .set noat \n" \
  886. " # rddsp $1, %x1 \n" \
  887. " .word 0x7c000cb8 | (%x1 << 16) \n" \
  888. " move %0, $1 \n" \
  889. " .set pop \n" \
  890. : "=r" (__res) \
  891. : "i" (mask)); \
  892. __res; \
  893. })
  894. #define wrdsp(val, mask) \
  895. do { \
  896. __asm__ __volatile__( \
  897. " .set push \n" \
  898. " .set noat \n" \
  899. " move $1, %0 \n" \
  900. " # wrdsp $1, %x1 \n" \
  901. " .word 0x7c2004f8 | (%x1 << 11) \n" \
  902. " .set pop \n" \
  903. : \
  904. : "r" (val), "i" (mask)); \
  905. } while (0)
  906. #if 0 /* Need DSP ASE capable assembler ... */
  907. #define mflo0() ({ long mflo0; __asm__("mflo %0, $ac0" : "=r" (mflo0)); mflo0;})
  908. #define mflo1() ({ long mflo1; __asm__("mflo %0, $ac1" : "=r" (mflo1)); mflo1;})
  909. #define mflo2() ({ long mflo2; __asm__("mflo %0, $ac2" : "=r" (mflo2)); mflo2;})
  910. #define mflo3() ({ long mflo3; __asm__("mflo %0, $ac3" : "=r" (mflo3)); mflo3;})
  911. #define mfhi0() ({ long mfhi0; __asm__("mfhi %0, $ac0" : "=r" (mfhi0)); mfhi0;})
  912. #define mfhi1() ({ long mfhi1; __asm__("mfhi %0, $ac1" : "=r" (mfhi1)); mfhi1;})
  913. #define mfhi2() ({ long mfhi2; __asm__("mfhi %0, $ac2" : "=r" (mfhi2)); mfhi2;})
  914. #define mfhi3() ({ long mfhi3; __asm__("mfhi %0, $ac3" : "=r" (mfhi3)); mfhi3;})
  915. #define mtlo0(x) __asm__("mtlo %0, $ac0" ::"r" (x))
  916. #define mtlo1(x) __asm__("mtlo %0, $ac1" ::"r" (x))
  917. #define mtlo2(x) __asm__("mtlo %0, $ac2" ::"r" (x))
  918. #define mtlo3(x) __asm__("mtlo %0, $ac3" ::"r" (x))
  919. #define mthi0(x) __asm__("mthi %0, $ac0" ::"r" (x))
  920. #define mthi1(x) __asm__("mthi %0, $ac1" ::"r" (x))
  921. #define mthi2(x) __asm__("mthi %0, $ac2" ::"r" (x))
  922. #define mthi3(x) __asm__("mthi %0, $ac3" ::"r" (x))
  923. #else
  924. #define mfhi0() \
  925. ({ \
  926. unsigned long __treg; \
  927. \
  928. __asm__ __volatile__( \
  929. " .set push \n" \
  930. " .set noat \n" \
  931. " # mfhi %0, $ac0 \n" \
  932. " .word 0x00000810 \n" \
  933. " move %0, $1 \n" \
  934. " .set pop \n" \
  935. : "=r" (__treg)); \
  936. __treg; \
  937. })
  938. #define mfhi1() \
  939. ({ \
  940. unsigned long __treg; \
  941. \
  942. __asm__ __volatile__( \
  943. " .set push \n" \
  944. " .set noat \n" \
  945. " # mfhi %0, $ac1 \n" \
  946. " .word 0x00200810 \n" \
  947. " move %0, $1 \n" \
  948. " .set pop \n" \
  949. : "=r" (__treg)); \
  950. __treg; \
  951. })
  952. #define mfhi2() \
  953. ({ \
  954. unsigned long __treg; \
  955. \
  956. __asm__ __volatile__( \
  957. " .set push \n" \
  958. " .set noat \n" \
  959. " # mfhi %0, $ac2 \n" \
  960. " .word 0x00400810 \n" \
  961. " move %0, $1 \n" \
  962. " .set pop \n" \
  963. : "=r" (__treg)); \
  964. __treg; \
  965. })
  966. #define mfhi3() \
  967. ({ \
  968. unsigned long __treg; \
  969. \
  970. __asm__ __volatile__( \
  971. " .set push \n" \
  972. " .set noat \n" \
  973. " # mfhi %0, $ac3 \n" \
  974. " .word 0x00600810 \n" \
  975. " move %0, $1 \n" \
  976. " .set pop \n" \
  977. : "=r" (__treg)); \
  978. __treg; \
  979. })
  980. #define mflo0() \
  981. ({ \
  982. unsigned long __treg; \
  983. \
  984. __asm__ __volatile__( \
  985. " .set push \n" \
  986. " .set noat \n" \
  987. " # mflo %0, $ac0 \n" \
  988. " .word 0x00000812 \n" \
  989. " move %0, $1 \n" \
  990. " .set pop \n" \
  991. : "=r" (__treg)); \
  992. __treg; \
  993. })
  994. #define mflo1() \
  995. ({ \
  996. unsigned long __treg; \
  997. \
  998. __asm__ __volatile__( \
  999. " .set push \n" \
  1000. " .set noat \n" \
  1001. " # mflo %0, $ac1 \n" \
  1002. " .word 0x00200812 \n" \
  1003. " move %0, $1 \n" \
  1004. " .set pop \n" \
  1005. : "=r" (__treg)); \
  1006. __treg; \
  1007. })
  1008. #define mflo2() \
  1009. ({ \
  1010. unsigned long __treg; \
  1011. \
  1012. __asm__ __volatile__( \
  1013. " .set push \n" \
  1014. " .set noat \n" \
  1015. " # mflo %0, $ac2 \n" \
  1016. " .word 0x00400812 \n" \
  1017. " move %0, $1 \n" \
  1018. " .set pop \n" \
  1019. : "=r" (__treg)); \
  1020. __treg; \
  1021. })
  1022. #define mflo3() \
  1023. ({ \
  1024. unsigned long __treg; \
  1025. \
  1026. __asm__ __volatile__( \
  1027. " .set push \n" \
  1028. " .set noat \n" \
  1029. " # mflo %0, $ac3 \n" \
  1030. " .word 0x00600812 \n" \
  1031. " move %0, $1 \n" \
  1032. " .set pop \n" \
  1033. : "=r" (__treg)); \
  1034. __treg; \
  1035. })
  1036. #define mthi0(x) \
  1037. do { \
  1038. __asm__ __volatile__( \
  1039. " .set push \n" \
  1040. " .set noat \n" \
  1041. " move $1, %0 \n" \
  1042. " # mthi $1, $ac0 \n" \
  1043. " .word 0x00200011 \n" \
  1044. " .set pop \n" \
  1045. : \
  1046. : "r" (x)); \
  1047. } while (0)
  1048. #define mthi1(x) \
  1049. do { \
  1050. __asm__ __volatile__( \
  1051. " .set push \n" \
  1052. " .set noat \n" \
  1053. " move $1, %0 \n" \
  1054. " # mthi $1, $ac1 \n" \
  1055. " .word 0x00200811 \n" \
  1056. " .set pop \n" \
  1057. : \
  1058. : "r" (x)); \
  1059. } while (0)
  1060. #define mthi2(x) \
  1061. do { \
  1062. __asm__ __volatile__( \
  1063. " .set push \n" \
  1064. " .set noat \n" \
  1065. " move $1, %0 \n" \
  1066. " # mthi $1, $ac2 \n" \
  1067. " .word 0x00201011 \n" \
  1068. " .set pop \n" \
  1069. : \
  1070. : "r" (x)); \
  1071. } while (0)
  1072. #define mthi3(x) \
  1073. do { \
  1074. __asm__ __volatile__( \
  1075. " .set push \n" \
  1076. " .set noat \n" \
  1077. " move $1, %0 \n" \
  1078. " # mthi $1, $ac3 \n" \
  1079. " .word 0x00201811 \n" \
  1080. " .set pop \n" \
  1081. : \
  1082. : "r" (x)); \
  1083. } while (0)
  1084. #define mtlo0(x) \
  1085. do { \
  1086. __asm__ __volatile__( \
  1087. " .set push \n" \
  1088. " .set noat \n" \
  1089. " move $1, %0 \n" \
  1090. " # mtlo $1, $ac0 \n" \
  1091. " .word 0x00200013 \n" \
  1092. " .set pop \n" \
  1093. : \
  1094. : "r" (x)); \
  1095. } while (0)
  1096. #define mtlo1(x) \
  1097. do { \
  1098. __asm__ __volatile__( \
  1099. " .set push \n" \
  1100. " .set noat \n" \
  1101. " move $1, %0 \n" \
  1102. " # mtlo $1, $ac1 \n" \
  1103. " .word 0x00200813 \n" \
  1104. " .set pop \n" \
  1105. : \
  1106. : "r" (x)); \
  1107. } while (0)
  1108. #define mtlo2(x) \
  1109. do { \
  1110. __asm__ __volatile__( \
  1111. " .set push \n" \
  1112. " .set noat \n" \
  1113. " move $1, %0 \n" \
  1114. " # mtlo $1, $ac2 \n" \
  1115. " .word 0x00201013 \n" \
  1116. " .set pop \n" \
  1117. : \
  1118. : "r" (x)); \
  1119. } while (0)
  1120. #define mtlo3(x) \
  1121. do { \
  1122. __asm__ __volatile__( \
  1123. " .set push \n" \
  1124. " .set noat \n" \
  1125. " move $1, %0 \n" \
  1126. " # mtlo $1, $ac3 \n" \
  1127. " .word 0x00201813 \n" \
  1128. " .set pop \n" \
  1129. : \
  1130. : "r" (x)); \
  1131. } while (0)
  1132. #endif
  1133. /*
  1134. * TLB operations.
  1135. *
  1136. * It is responsibility of the caller to take care of any TLB hazards.
  1137. */
  1138. static inline void tlb_probe(void)
  1139. {
  1140. __asm__ __volatile__(
  1141. ".set noreorder\n\t"
  1142. "tlbp\n\t"
  1143. ".set reorder");
  1144. }
  1145. static inline void tlb_read(void)
  1146. {
  1147. __asm__ __volatile__(
  1148. ".set noreorder\n\t"
  1149. "tlbr\n\t"
  1150. ".set reorder");
  1151. }
  1152. static inline void tlb_write_indexed(void)
  1153. {
  1154. __asm__ __volatile__(
  1155. ".set noreorder\n\t"
  1156. "tlbwi\n\t"
  1157. ".set reorder");
  1158. }
  1159. static inline void tlb_write_random(void)
  1160. {
  1161. __asm__ __volatile__(
  1162. ".set noreorder\n\t"
  1163. "tlbwr\n\t"
  1164. ".set reorder");
  1165. }
  1166. /*
  1167. * Manipulate bits in a c0 register.
  1168. */
  1169. #ifndef CONFIG_MIPS_MT_SMTC
  1170. /*
  1171. * SMTC Linux requires shutting-down microthread scheduling
  1172. * during CP0 register read-modify-write sequences.
  1173. */
  1174. #define __BUILD_SET_C0(name) \
  1175. static inline unsigned int \
  1176. set_c0_##name(unsigned int set) \
  1177. { \
  1178. unsigned int res; \
  1179. \
  1180. res = read_c0_##name(); \
  1181. res |= set; \
  1182. write_c0_##name(res); \
  1183. \
  1184. return res; \
  1185. } \
  1186. \
  1187. static inline unsigned int \
  1188. clear_c0_##name(unsigned int clear) \
  1189. { \
  1190. unsigned int res; \
  1191. \
  1192. res = read_c0_##name(); \
  1193. res &= ~clear; \
  1194. write_c0_##name(res); \
  1195. \
  1196. return res; \
  1197. } \
  1198. \
  1199. static inline unsigned int \
  1200. change_c0_##name(unsigned int change, unsigned int new) \
  1201. { \
  1202. unsigned int res; \
  1203. \
  1204. res = read_c0_##name(); \
  1205. res &= ~change; \
  1206. res |= (new & change); \
  1207. write_c0_##name(res); \
  1208. \
  1209. return res; \
  1210. }
  1211. #else /* SMTC versions that manage MT scheduling */
  1212. #include <linux/irqflags.h>
  1213. /*
  1214. * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
  1215. * header file recursion.
  1216. */
  1217. static inline unsigned int __dmt(void)
  1218. {
  1219. int res;
  1220. __asm__ __volatile__(
  1221. " .set push \n"
  1222. " .set mips32r2 \n"
  1223. " .set noat \n"
  1224. " .word 0x41610BC1 # dmt $1 \n"
  1225. " ehb \n"
  1226. " move %0, $1 \n"
  1227. " .set pop \n"
  1228. : "=r" (res));
  1229. instruction_hazard();
  1230. return res;
  1231. }
  1232. #define __VPECONTROL_TE_SHIFT 15
  1233. #define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
  1234. #define __EMT_ENABLE __VPECONTROL_TE
  1235. static inline void __emt(unsigned int previous)
  1236. {
  1237. if ((previous & __EMT_ENABLE))
  1238. __asm__ __volatile__(
  1239. " .set mips32r2 \n"
  1240. " .word 0x41600be1 # emt \n"
  1241. " ehb \n"
  1242. " .set mips0 \n");
  1243. }
  1244. static inline void __ehb(void)
  1245. {
  1246. __asm__ __volatile__(
  1247. " .set mips32r2 \n"
  1248. " ehb \n" " .set mips0 \n");
  1249. }
  1250. /*
  1251. * Note that local_irq_save/restore affect TC-specific IXMT state,
  1252. * not Status.IE as in non-SMTC kernel.
  1253. */
  1254. #define __BUILD_SET_C0(name) \
  1255. static inline unsigned int \
  1256. set_c0_##name(unsigned int set) \
  1257. { \
  1258. unsigned int res; \
  1259. unsigned int omt; \
  1260. unsigned int flags; \
  1261. \
  1262. local_irq_save(flags); \
  1263. omt = __dmt(); \
  1264. res = read_c0_##name(); \
  1265. res |= set; \
  1266. write_c0_##name(res); \
  1267. __emt(omt); \
  1268. local_irq_restore(flags); \
  1269. \
  1270. return res; \
  1271. } \
  1272. \
  1273. static inline unsigned int \
  1274. clear_c0_##name(unsigned int clear) \
  1275. { \
  1276. unsigned int res; \
  1277. unsigned int omt; \
  1278. unsigned int flags; \
  1279. \
  1280. local_irq_save(flags); \
  1281. omt = __dmt(); \
  1282. res = read_c0_##name(); \
  1283. res &= ~clear; \
  1284. write_c0_##name(res); \
  1285. __emt(omt); \
  1286. local_irq_restore(flags); \
  1287. \
  1288. return res; \
  1289. } \
  1290. \
  1291. static inline unsigned int \
  1292. change_c0_##name(unsigned int change, unsigned int new) \
  1293. { \
  1294. unsigned int res; \
  1295. unsigned int omt; \
  1296. unsigned int flags; \
  1297. \
  1298. local_irq_save(flags); \
  1299. \
  1300. omt = __dmt(); \
  1301. res = read_c0_##name(); \
  1302. res &= ~change; \
  1303. res |= (new & change); \
  1304. write_c0_##name(res); \
  1305. __emt(omt); \
  1306. local_irq_restore(flags); \
  1307. \
  1308. return res; \
  1309. }
  1310. #endif
  1311. __BUILD_SET_C0(status)
  1312. __BUILD_SET_C0(cause)
  1313. __BUILD_SET_C0(config)
  1314. __BUILD_SET_C0(intcontrol)
  1315. __BUILD_SET_C0(intctl)
  1316. __BUILD_SET_C0(srsmap)
  1317. #endif /* !__ASSEMBLY__ */
  1318. #endif /* _ASM_MIPSREGS_H */