cobalt.h 3.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * Lowlevel hardware stuff for the MIPS based Cobalt microservers.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1997 Cobalt Microserver
  9. * Copyright (C) 1997, 2003 Ralf Baechle
  10. * Copyright (C) 2001, 2002, 2003 Liam Davies (ldavies@agile.tv)
  11. */
  12. #ifndef __ASM_COBALT_H
  13. #define __ASM_COBALT_H
  14. #include <irq.h>
  15. /*
  16. * i8259 legacy interrupts used on Cobalt:
  17. *
  18. * 8 - RTC
  19. * 9 - PCI
  20. * 14 - IDE0
  21. * 15 - IDE1
  22. */
  23. #define COBALT_QUBE_SLOT_IRQ 9
  24. /*
  25. * CPU IRQs are 16 ... 23
  26. */
  27. #define COBALT_CPU_IRQ MIPS_CPU_IRQ_BASE
  28. #define COBALT_GALILEO_IRQ (COBALT_CPU_IRQ + 2)
  29. #define COBALT_SCC_IRQ (COBALT_CPU_IRQ + 3) /* pre-production has 85C30 */
  30. #define COBALT_RAQ_SCSI_IRQ (COBALT_CPU_IRQ + 3)
  31. #define COBALT_ETH0_IRQ (COBALT_CPU_IRQ + 3)
  32. #define COBALT_QUBE1_ETH0_IRQ (COBALT_CPU_IRQ + 4)
  33. #define COBALT_ETH1_IRQ (COBALT_CPU_IRQ + 4)
  34. #define COBALT_SERIAL_IRQ (COBALT_CPU_IRQ + 5)
  35. #define COBALT_SCSI_IRQ (COBALT_CPU_IRQ + 5)
  36. #define COBALT_VIA_IRQ (COBALT_CPU_IRQ + 6) /* Chained to VIA ISA bridge */
  37. /*
  38. * PCI configuration space manifest constants. These are wired into
  39. * the board layout according to the PCI spec to enable the software
  40. * to probe the hardware configuration space in a well defined manner.
  41. *
  42. * The PCI_DEVSHFT() macro transforms these values into numbers
  43. * suitable for passing as the dev parameter to the various
  44. * pcibios_read/write_config routines.
  45. */
  46. #define COBALT_PCICONF_CPU 0x06
  47. #define COBALT_PCICONF_ETH0 0x07
  48. #define COBALT_PCICONF_RAQSCSI 0x08
  49. #define COBALT_PCICONF_VIA 0x09
  50. #define COBALT_PCICONF_PCISLOT 0x0A
  51. #define COBALT_PCICONF_ETH1 0x0C
  52. /*
  53. * The Cobalt board id information. The boards have an ID number wired
  54. * into the VIA that is available in the high nibble of register 94.
  55. * This register is available in the VIA configuration space through the
  56. * interface routines qube_pcibios_read/write_config. See cobalt/pci.c
  57. */
  58. #define VIA_COBALT_BRD_ID_REG 0x94
  59. #define VIA_COBALT_BRD_REG_to_ID(reg) ((unsigned char) (reg) >> 4)
  60. #define COBALT_BRD_ID_QUBE1 0x3
  61. #define COBALT_BRD_ID_RAQ1 0x4
  62. #define COBALT_BRD_ID_QUBE2 0x5
  63. #define COBALT_BRD_ID_RAQ2 0x6
  64. #define PCI_CFG_SET(devfn,where) \
  65. GT_WRITE(GT_PCI0_CFGADDR_OFS, (0x80000000 | (PCI_SLOT (devfn) << 11) | \
  66. (PCI_FUNC (devfn) << 8) | (where)))
  67. #define COBALT_LED_PORT (*(volatile unsigned char *) CKSEG1ADDR(0x1c000000))
  68. # define COBALT_LED_BAR_LEFT (1 << 0) /* Qube */
  69. # define COBALT_LED_BAR_RIGHT (1 << 1) /* Qube */
  70. # define COBALT_LED_WEB (1 << 2) /* RaQ */
  71. # define COBALT_LED_POWER_OFF (1 << 3) /* RaQ */
  72. # define COBALT_LED_RESET 0x0f
  73. #define COBALT_KEY_PORT ((~*(volatile unsigned int *) CKSEG1ADDR(0x1d000000) >> 24) & COBALT_KEY_MASK)
  74. # define COBALT_KEY_CLEAR (1 << 1)
  75. # define COBALT_KEY_LEFT (1 << 2)
  76. # define COBALT_KEY_UP (1 << 3)
  77. # define COBALT_KEY_DOWN (1 << 4)
  78. # define COBALT_KEY_RIGHT (1 << 5)
  79. # define COBALT_KEY_ENTER (1 << 6)
  80. # define COBALT_KEY_SELECT (1 << 7)
  81. # define COBALT_KEY_MASK 0xfe
  82. #define COBALT_UART ((volatile unsigned char *) CKSEG1ADDR(0x1c800000))
  83. #endif /* __ASM_COBALT_H */