mpc85xx_devices.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * arch/ppc/platforms/85xx/mpc85xx_devices.c
  3. *
  4. * MPC85xx Device descriptions
  5. *
  6. * Maintainer: Kumar Gala <kumar.gala@freescale.com>
  7. *
  8. * Copyright 2005 Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/fsl_devices.h>
  20. #include <asm/mpc85xx.h>
  21. #include <asm/irq.h>
  22. #include <asm/ppc_sys.h>
  23. /* We use offsets for IORESOURCE_MEM since we do not know at compile time
  24. * what CCSRBAR is, will get fixed up by mach_mpc85xx_fixup
  25. */
  26. static struct gianfar_platform_data mpc85xx_tsec1_pdata = {
  27. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  28. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  29. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  30. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  31. };
  32. static struct gianfar_platform_data mpc85xx_tsec2_pdata = {
  33. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  34. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  35. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  36. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  37. };
  38. static struct gianfar_platform_data mpc85xx_fec_pdata = {
  39. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  40. };
  41. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c_pdata = {
  42. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  43. };
  44. static struct plat_serial8250_port serial_platform_data[] = {
  45. [0] = {
  46. .mapbase = 0x4500,
  47. .irq = MPC85xx_IRQ_DUART,
  48. .iotype = UPIO_MEM,
  49. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  50. },
  51. [1] = {
  52. .mapbase = 0x4600,
  53. .irq = MPC85xx_IRQ_DUART,
  54. .iotype = UPIO_MEM,
  55. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  56. },
  57. { },
  58. };
  59. struct platform_device ppc_sys_platform_devices[] = {
  60. [MPC85xx_TSEC1] = {
  61. .name = "fsl-gianfar",
  62. .id = 1,
  63. .dev.platform_data = &mpc85xx_tsec1_pdata,
  64. .num_resources = 4,
  65. .resource = (struct resource[]) {
  66. {
  67. .start = MPC85xx_ENET1_OFFSET,
  68. .end = MPC85xx_ENET1_OFFSET +
  69. MPC85xx_ENET1_SIZE - 1,
  70. .flags = IORESOURCE_MEM,
  71. },
  72. {
  73. .name = "tx",
  74. .start = MPC85xx_IRQ_TSEC1_TX,
  75. .end = MPC85xx_IRQ_TSEC1_TX,
  76. .flags = IORESOURCE_IRQ,
  77. },
  78. {
  79. .name = "rx",
  80. .start = MPC85xx_IRQ_TSEC1_RX,
  81. .end = MPC85xx_IRQ_TSEC1_RX,
  82. .flags = IORESOURCE_IRQ,
  83. },
  84. {
  85. .name = "error",
  86. .start = MPC85xx_IRQ_TSEC1_ERROR,
  87. .end = MPC85xx_IRQ_TSEC1_ERROR,
  88. .flags = IORESOURCE_IRQ,
  89. },
  90. },
  91. },
  92. [MPC85xx_TSEC2] = {
  93. .name = "fsl-gianfar",
  94. .id = 2,
  95. .dev.platform_data = &mpc85xx_tsec2_pdata,
  96. .num_resources = 4,
  97. .resource = (struct resource[]) {
  98. {
  99. .start = MPC85xx_ENET2_OFFSET,
  100. .end = MPC85xx_ENET2_OFFSET +
  101. MPC85xx_ENET2_SIZE - 1,
  102. .flags = IORESOURCE_MEM,
  103. },
  104. {
  105. .name = "tx",
  106. .start = MPC85xx_IRQ_TSEC2_TX,
  107. .end = MPC85xx_IRQ_TSEC2_TX,
  108. .flags = IORESOURCE_IRQ,
  109. },
  110. {
  111. .name = "rx",
  112. .start = MPC85xx_IRQ_TSEC2_RX,
  113. .end = MPC85xx_IRQ_TSEC2_RX,
  114. .flags = IORESOURCE_IRQ,
  115. },
  116. {
  117. .name = "error",
  118. .start = MPC85xx_IRQ_TSEC2_ERROR,
  119. .end = MPC85xx_IRQ_TSEC2_ERROR,
  120. .flags = IORESOURCE_IRQ,
  121. },
  122. },
  123. },
  124. [MPC85xx_FEC] = {
  125. .name = "fsl-gianfar",
  126. .id = 3,
  127. .dev.platform_data = &mpc85xx_fec_pdata,
  128. .num_resources = 2,
  129. .resource = (struct resource[]) {
  130. {
  131. .start = MPC85xx_ENET3_OFFSET,
  132. .end = MPC85xx_ENET3_OFFSET +
  133. MPC85xx_ENET3_SIZE - 1,
  134. .flags = IORESOURCE_MEM,
  135. },
  136. {
  137. .start = MPC85xx_IRQ_FEC,
  138. .end = MPC85xx_IRQ_FEC,
  139. .flags = IORESOURCE_IRQ,
  140. },
  141. },
  142. },
  143. [MPC85xx_IIC1] = {
  144. .name = "fsl-i2c",
  145. .id = 1,
  146. .dev.platform_data = &mpc85xx_fsl_i2c_pdata,
  147. .num_resources = 2,
  148. .resource = (struct resource[]) {
  149. {
  150. .start = MPC85xx_IIC1_OFFSET,
  151. .end = MPC85xx_IIC1_OFFSET +
  152. MPC85xx_IIC1_SIZE - 1,
  153. .flags = IORESOURCE_MEM,
  154. },
  155. {
  156. .start = MPC85xx_IRQ_IIC1,
  157. .end = MPC85xx_IRQ_IIC1,
  158. .flags = IORESOURCE_IRQ,
  159. },
  160. },
  161. },
  162. [MPC85xx_DMA0] = {
  163. .name = "fsl-dma",
  164. .id = 0,
  165. .num_resources = 2,
  166. .resource = (struct resource[]) {
  167. {
  168. .start = MPC85xx_DMA0_OFFSET,
  169. .end = MPC85xx_DMA0_OFFSET +
  170. MPC85xx_DMA0_SIZE - 1,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. {
  174. .start = MPC85xx_IRQ_DMA0,
  175. .end = MPC85xx_IRQ_DMA0,
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. },
  179. },
  180. [MPC85xx_DMA1] = {
  181. .name = "fsl-dma",
  182. .id = 1,
  183. .num_resources = 2,
  184. .resource = (struct resource[]) {
  185. {
  186. .start = MPC85xx_DMA1_OFFSET,
  187. .end = MPC85xx_DMA1_OFFSET +
  188. MPC85xx_DMA1_SIZE - 1,
  189. .flags = IORESOURCE_MEM,
  190. },
  191. {
  192. .start = MPC85xx_IRQ_DMA1,
  193. .end = MPC85xx_IRQ_DMA1,
  194. .flags = IORESOURCE_IRQ,
  195. },
  196. },
  197. },
  198. [MPC85xx_DMA2] = {
  199. .name = "fsl-dma",
  200. .id = 2,
  201. .num_resources = 2,
  202. .resource = (struct resource[]) {
  203. {
  204. .start = MPC85xx_DMA2_OFFSET,
  205. .end = MPC85xx_DMA2_OFFSET +
  206. MPC85xx_DMA2_SIZE - 1,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. {
  210. .start = MPC85xx_IRQ_DMA2,
  211. .end = MPC85xx_IRQ_DMA2,
  212. .flags = IORESOURCE_IRQ,
  213. },
  214. },
  215. },
  216. [MPC85xx_DMA3] = {
  217. .name = "fsl-dma",
  218. .id = 3,
  219. .num_resources = 2,
  220. .resource = (struct resource[]) {
  221. {
  222. .start = MPC85xx_DMA3_OFFSET,
  223. .end = MPC85xx_DMA3_OFFSET +
  224. MPC85xx_DMA3_SIZE - 1,
  225. .flags = IORESOURCE_MEM,
  226. },
  227. {
  228. .start = MPC85xx_IRQ_DMA3,
  229. .end = MPC85xx_IRQ_DMA3,
  230. .flags = IORESOURCE_IRQ,
  231. },
  232. },
  233. },
  234. [MPC85xx_DUART] = {
  235. .name = "serial8250",
  236. .id = 0,
  237. .dev.platform_data = serial_platform_data,
  238. },
  239. [MPC85xx_PERFMON] = {
  240. .name = "fsl-perfmon",
  241. .id = 1,
  242. .num_resources = 2,
  243. .resource = (struct resource[]) {
  244. {
  245. .start = MPC85xx_PERFMON_OFFSET,
  246. .end = MPC85xx_PERFMON_OFFSET +
  247. MPC85xx_PERFMON_SIZE - 1,
  248. .flags = IORESOURCE_MEM,
  249. },
  250. {
  251. .start = MPC85xx_IRQ_PERFMON,
  252. .end = MPC85xx_IRQ_PERFMON,
  253. .flags = IORESOURCE_IRQ,
  254. },
  255. },
  256. },
  257. [MPC85xx_SEC2] = {
  258. .name = "fsl-sec2",
  259. .id = 1,
  260. .num_resources = 2,
  261. .resource = (struct resource[]) {
  262. {
  263. .start = MPC85xx_SEC2_OFFSET,
  264. .end = MPC85xx_SEC2_OFFSET +
  265. MPC85xx_SEC2_SIZE - 1,
  266. .flags = IORESOURCE_MEM,
  267. },
  268. {
  269. .start = MPC85xx_IRQ_SEC2,
  270. .end = MPC85xx_IRQ_SEC2,
  271. .flags = IORESOURCE_IRQ,
  272. },
  273. },
  274. },
  275. #ifdef CONFIG_CPM2
  276. [MPC85xx_CPM_FCC1] = {
  277. .name = "fsl-cpm-fcc",
  278. .id = 1,
  279. .num_resources = 3,
  280. .resource = (struct resource[]) {
  281. {
  282. .start = 0x91300,
  283. .end = 0x9131F,
  284. .flags = IORESOURCE_MEM,
  285. },
  286. {
  287. .start = 0x91380,
  288. .end = 0x9139F,
  289. .flags = IORESOURCE_MEM,
  290. },
  291. {
  292. .start = SIU_INT_FCC1,
  293. .end = SIU_INT_FCC1,
  294. .flags = IORESOURCE_IRQ,
  295. },
  296. },
  297. },
  298. [MPC85xx_CPM_FCC2] = {
  299. .name = "fsl-cpm-fcc",
  300. .id = 2,
  301. .num_resources = 3,
  302. .resource = (struct resource[]) {
  303. {
  304. .start = 0x91320,
  305. .end = 0x9133F,
  306. .flags = IORESOURCE_MEM,
  307. },
  308. {
  309. .start = 0x913A0,
  310. .end = 0x913CF,
  311. .flags = IORESOURCE_MEM,
  312. },
  313. {
  314. .start = SIU_INT_FCC2,
  315. .end = SIU_INT_FCC2,
  316. .flags = IORESOURCE_IRQ,
  317. },
  318. },
  319. },
  320. [MPC85xx_CPM_FCC3] = {
  321. .name = "fsl-cpm-fcc",
  322. .id = 3,
  323. .num_resources = 3,
  324. .resource = (struct resource[]) {
  325. {
  326. .start = 0x91340,
  327. .end = 0x9135F,
  328. .flags = IORESOURCE_MEM,
  329. },
  330. {
  331. .start = 0x913D0,
  332. .end = 0x913FF,
  333. .flags = IORESOURCE_MEM,
  334. },
  335. {
  336. .start = SIU_INT_FCC3,
  337. .end = SIU_INT_FCC3,
  338. .flags = IORESOURCE_IRQ,
  339. },
  340. },
  341. },
  342. [MPC85xx_CPM_I2C] = {
  343. .name = "fsl-cpm-i2c",
  344. .id = 1,
  345. .num_resources = 2,
  346. .resource = (struct resource[]) {
  347. {
  348. .start = 0x91860,
  349. .end = 0x918BF,
  350. .flags = IORESOURCE_MEM,
  351. },
  352. {
  353. .start = SIU_INT_I2C,
  354. .end = SIU_INT_I2C,
  355. .flags = IORESOURCE_IRQ,
  356. },
  357. },
  358. },
  359. [MPC85xx_CPM_SCC1] = {
  360. .name = "fsl-cpm-scc",
  361. .id = 1,
  362. .num_resources = 2,
  363. .resource = (struct resource[]) {
  364. {
  365. .start = 0x91A00,
  366. .end = 0x91A1F,
  367. .flags = IORESOURCE_MEM,
  368. },
  369. {
  370. .start = SIU_INT_SCC1,
  371. .end = SIU_INT_SCC1,
  372. .flags = IORESOURCE_IRQ,
  373. },
  374. },
  375. },
  376. [MPC85xx_CPM_SCC2] = {
  377. .name = "fsl-cpm-scc",
  378. .id = 2,
  379. .num_resources = 2,
  380. .resource = (struct resource[]) {
  381. {
  382. .start = 0x91A20,
  383. .end = 0x91A3F,
  384. .flags = IORESOURCE_MEM,
  385. },
  386. {
  387. .start = SIU_INT_SCC2,
  388. .end = SIU_INT_SCC2,
  389. .flags = IORESOURCE_IRQ,
  390. },
  391. },
  392. },
  393. [MPC85xx_CPM_SCC3] = {
  394. .name = "fsl-cpm-scc",
  395. .id = 3,
  396. .num_resources = 2,
  397. .resource = (struct resource[]) {
  398. {
  399. .start = 0x91A40,
  400. .end = 0x91A5F,
  401. .flags = IORESOURCE_MEM,
  402. },
  403. {
  404. .start = SIU_INT_SCC3,
  405. .end = SIU_INT_SCC3,
  406. .flags = IORESOURCE_IRQ,
  407. },
  408. },
  409. },
  410. [MPC85xx_CPM_SCC4] = {
  411. .name = "fsl-cpm-scc",
  412. .id = 4,
  413. .num_resources = 2,
  414. .resource = (struct resource[]) {
  415. {
  416. .start = 0x91A60,
  417. .end = 0x91A7F,
  418. .flags = IORESOURCE_MEM,
  419. },
  420. {
  421. .start = SIU_INT_SCC4,
  422. .end = SIU_INT_SCC4,
  423. .flags = IORESOURCE_IRQ,
  424. },
  425. },
  426. },
  427. [MPC85xx_CPM_SPI] = {
  428. .name = "fsl-cpm-spi",
  429. .id = 1,
  430. .num_resources = 2,
  431. .resource = (struct resource[]) {
  432. {
  433. .start = 0x91AA0,
  434. .end = 0x91AFF,
  435. .flags = IORESOURCE_MEM,
  436. },
  437. {
  438. .start = SIU_INT_SPI,
  439. .end = SIU_INT_SPI,
  440. .flags = IORESOURCE_IRQ,
  441. },
  442. },
  443. },
  444. [MPC85xx_CPM_MCC1] = {
  445. .name = "fsl-cpm-mcc",
  446. .id = 1,
  447. .num_resources = 2,
  448. .resource = (struct resource[]) {
  449. {
  450. .start = 0x91B30,
  451. .end = 0x91B3F,
  452. .flags = IORESOURCE_MEM,
  453. },
  454. {
  455. .start = SIU_INT_MCC1,
  456. .end = SIU_INT_MCC1,
  457. .flags = IORESOURCE_IRQ,
  458. },
  459. },
  460. },
  461. [MPC85xx_CPM_MCC2] = {
  462. .name = "fsl-cpm-mcc",
  463. .id = 2,
  464. .num_resources = 2,
  465. .resource = (struct resource[]) {
  466. {
  467. .start = 0x91B50,
  468. .end = 0x91B5F,
  469. .flags = IORESOURCE_MEM,
  470. },
  471. {
  472. .start = SIU_INT_MCC2,
  473. .end = SIU_INT_MCC2,
  474. .flags = IORESOURCE_IRQ,
  475. },
  476. },
  477. },
  478. [MPC85xx_CPM_SMC1] = {
  479. .name = "fsl-cpm-smc",
  480. .id = 1,
  481. .num_resources = 2,
  482. .resource = (struct resource[]) {
  483. {
  484. .start = 0x91A80,
  485. .end = 0x91A8F,
  486. .flags = IORESOURCE_MEM,
  487. },
  488. {
  489. .start = SIU_INT_SMC1,
  490. .end = SIU_INT_SMC1,
  491. .flags = IORESOURCE_IRQ,
  492. },
  493. },
  494. },
  495. [MPC85xx_CPM_SMC2] = {
  496. .name = "fsl-cpm-smc",
  497. .id = 2,
  498. .num_resources = 2,
  499. .resource = (struct resource[]) {
  500. {
  501. .start = 0x91A90,
  502. .end = 0x91A9F,
  503. .flags = IORESOURCE_MEM,
  504. },
  505. {
  506. .start = SIU_INT_SMC2,
  507. .end = SIU_INT_SMC2,
  508. .flags = IORESOURCE_IRQ,
  509. },
  510. },
  511. },
  512. [MPC85xx_CPM_USB] = {
  513. .name = "fsl-cpm-usb",
  514. .id = 2,
  515. .num_resources = 2,
  516. .resource = (struct resource[]) {
  517. {
  518. .start = 0x91B60,
  519. .end = 0x91B7F,
  520. .flags = IORESOURCE_MEM,
  521. },
  522. {
  523. .start = SIU_INT_USB,
  524. .end = SIU_INT_USB,
  525. .flags = IORESOURCE_IRQ,
  526. },
  527. },
  528. },
  529. #endif /* CONFIG_CPM2 */
  530. };
  531. static int __init mach_mpc85xx_fixup(struct platform_device *pdev)
  532. {
  533. ppc_sys_fixup_mem_resource(pdev, CCSRBAR);
  534. return 0;
  535. }
  536. static int __init mach_mpc85xx_init(void)
  537. {
  538. ppc_sys_device_fixup = mach_mpc85xx_fixup;
  539. return 0;
  540. }
  541. postcore_initcall(mach_mpc85xx_init);