setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. */
  24. #include <linux/config.h>
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/tty.h>
  38. #include <linux/serial.h>
  39. #include <linux/serial_core.h>
  40. #include <linux/efi.h>
  41. #include <linux/initrd.h>
  42. #include <asm/ia32.h>
  43. #include <asm/machvec.h>
  44. #include <asm/mca.h>
  45. #include <asm/meminit.h>
  46. #include <asm/page.h>
  47. #include <asm/patch.h>
  48. #include <asm/pgtable.h>
  49. #include <asm/processor.h>
  50. #include <asm/sal.h>
  51. #include <asm/sections.h>
  52. #include <asm/serial.h>
  53. #include <asm/setup.h>
  54. #include <asm/smp.h>
  55. #include <asm/system.h>
  56. #include <asm/unistd.h>
  57. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  58. # error "struct cpuinfo_ia64 too big!"
  59. #endif
  60. #ifdef CONFIG_SMP
  61. unsigned long __per_cpu_offset[NR_CPUS];
  62. EXPORT_SYMBOL(__per_cpu_offset);
  63. #endif
  64. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  65. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  66. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  67. unsigned long ia64_cycles_per_usec;
  68. struct ia64_boot_param *ia64_boot_param;
  69. struct screen_info screen_info;
  70. unsigned long ia64_max_cacheline_size;
  71. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  72. EXPORT_SYMBOL(ia64_iobase);
  73. struct io_space io_space[MAX_IO_SPACES];
  74. EXPORT_SYMBOL(io_space);
  75. unsigned int num_io_spaces;
  76. /*
  77. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  78. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  79. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  80. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  81. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  82. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  83. * page-size of 2^64.
  84. */
  85. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  86. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  87. /*
  88. * We use a special marker for the end of memory and it uses the extra (+1) slot
  89. */
  90. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
  91. int num_rsvd_regions;
  92. /*
  93. * Filter incoming memory segments based on the primitive map created from the boot
  94. * parameters. Segments contained in the map are removed from the memory ranges. A
  95. * caller-specified function is called with the memory ranges that remain after filtering.
  96. * This routine does not assume the incoming segments are sorted.
  97. */
  98. int
  99. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  100. {
  101. unsigned long range_start, range_end, prev_start;
  102. void (*func)(unsigned long, unsigned long, int);
  103. int i;
  104. #if IGNORE_PFN0
  105. if (start == PAGE_OFFSET) {
  106. printk(KERN_WARNING "warning: skipping physical page 0\n");
  107. start += PAGE_SIZE;
  108. if (start >= end) return 0;
  109. }
  110. #endif
  111. /*
  112. * lowest possible address(walker uses virtual)
  113. */
  114. prev_start = PAGE_OFFSET;
  115. func = arg;
  116. for (i = 0; i < num_rsvd_regions; ++i) {
  117. range_start = max(start, prev_start);
  118. range_end = min(end, rsvd_region[i].start);
  119. if (range_start < range_end)
  120. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  121. /* nothing more available in this segment */
  122. if (range_end == end) return 0;
  123. prev_start = rsvd_region[i].end;
  124. }
  125. /* end of memory marker allows full processing inside loop body */
  126. return 0;
  127. }
  128. static void
  129. sort_regions (struct rsvd_region *rsvd_region, int max)
  130. {
  131. int j;
  132. /* simple bubble sorting */
  133. while (max--) {
  134. for (j = 0; j < max; ++j) {
  135. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  136. struct rsvd_region tmp;
  137. tmp = rsvd_region[j];
  138. rsvd_region[j] = rsvd_region[j + 1];
  139. rsvd_region[j + 1] = tmp;
  140. }
  141. }
  142. }
  143. }
  144. /**
  145. * reserve_memory - setup reserved memory areas
  146. *
  147. * Setup the reserved memory areas set aside for the boot parameters,
  148. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  149. * see include/asm-ia64/meminit.h if you need to define more.
  150. */
  151. void
  152. reserve_memory (void)
  153. {
  154. int n = 0;
  155. /*
  156. * none of the entries in this table overlap
  157. */
  158. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  159. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  160. n++;
  161. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  162. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  163. n++;
  164. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  165. rsvd_region[n].end = (rsvd_region[n].start
  166. + strlen(__va(ia64_boot_param->command_line)) + 1);
  167. n++;
  168. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  169. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  170. n++;
  171. #ifdef CONFIG_BLK_DEV_INITRD
  172. if (ia64_boot_param->initrd_start) {
  173. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  174. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  175. n++;
  176. }
  177. #endif
  178. /* end of memory marker */
  179. rsvd_region[n].start = ~0UL;
  180. rsvd_region[n].end = ~0UL;
  181. n++;
  182. num_rsvd_regions = n;
  183. sort_regions(rsvd_region, num_rsvd_regions);
  184. }
  185. /**
  186. * find_initrd - get initrd parameters from the boot parameter structure
  187. *
  188. * Grab the initrd start and end from the boot parameter struct given us by
  189. * the boot loader.
  190. */
  191. void
  192. find_initrd (void)
  193. {
  194. #ifdef CONFIG_BLK_DEV_INITRD
  195. if (ia64_boot_param->initrd_start) {
  196. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  197. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  198. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  199. initrd_start, ia64_boot_param->initrd_size);
  200. }
  201. #endif
  202. }
  203. static void __init
  204. io_port_init (void)
  205. {
  206. extern unsigned long ia64_iobase;
  207. unsigned long phys_iobase;
  208. /*
  209. * Set `iobase' to the appropriate address in region 6 (uncached access range).
  210. *
  211. * The EFI memory map is the "preferred" location to get the I/O port space base,
  212. * rather the relying on AR.KR0. This should become more clear in future SAL
  213. * specs. We'll fall back to getting it out of AR.KR0 if no appropriate entry is
  214. * found in the memory map.
  215. */
  216. phys_iobase = efi_get_iobase();
  217. if (phys_iobase)
  218. /* set AR.KR0 since this is all we use it for anyway */
  219. ia64_set_kr(IA64_KR_IO_BASE, phys_iobase);
  220. else {
  221. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  222. printk(KERN_INFO "No I/O port range found in EFI memory map, falling back "
  223. "to AR.KR0\n");
  224. printk(KERN_INFO "I/O port base = 0x%lx\n", phys_iobase);
  225. }
  226. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  227. /* setup legacy IO port space */
  228. io_space[0].mmio_base = ia64_iobase;
  229. io_space[0].sparse = 1;
  230. num_io_spaces = 1;
  231. }
  232. /**
  233. * early_console_setup - setup debugging console
  234. *
  235. * Consoles started here require little enough setup that we can start using
  236. * them very early in the boot process, either right after the machine
  237. * vector initialization, or even before if the drivers can detect their hw.
  238. *
  239. * Returns non-zero if a console couldn't be setup.
  240. */
  241. static inline int __init
  242. early_console_setup (char *cmdline)
  243. {
  244. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  245. {
  246. extern int sn_serial_console_early_setup(void);
  247. if (!sn_serial_console_early_setup())
  248. return 0;
  249. }
  250. #endif
  251. #ifdef CONFIG_EFI_PCDP
  252. if (!efi_setup_pcdp_console(cmdline))
  253. return 0;
  254. #endif
  255. #ifdef CONFIG_SERIAL_8250_CONSOLE
  256. if (!early_serial_console_init(cmdline))
  257. return 0;
  258. #endif
  259. return -1;
  260. }
  261. static inline void
  262. mark_bsp_online (void)
  263. {
  264. #ifdef CONFIG_SMP
  265. /* If we register an early console, allow CPU 0 to printk */
  266. cpu_set(smp_processor_id(), cpu_online_map);
  267. #endif
  268. }
  269. #ifdef CONFIG_SMP
  270. static void
  271. check_for_logical_procs (void)
  272. {
  273. pal_logical_to_physical_t info;
  274. s64 status;
  275. status = ia64_pal_logical_to_phys(0, &info);
  276. if (status == -1) {
  277. printk(KERN_INFO "No logical to physical processor mapping "
  278. "available\n");
  279. return;
  280. }
  281. if (status) {
  282. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  283. status);
  284. return;
  285. }
  286. /*
  287. * Total number of siblings that BSP has. Though not all of them
  288. * may have booted successfully. The correct number of siblings
  289. * booted is in info.overview_num_log.
  290. */
  291. smp_num_siblings = info.overview_tpc;
  292. smp_num_cpucores = info.overview_cpp;
  293. }
  294. #endif
  295. void __init
  296. setup_arch (char **cmdline_p)
  297. {
  298. unw_init();
  299. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  300. *cmdline_p = __va(ia64_boot_param->command_line);
  301. strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  302. efi_init();
  303. io_port_init();
  304. #ifdef CONFIG_IA64_GENERIC
  305. {
  306. const char *mvec_name = strstr (*cmdline_p, "machvec=");
  307. char str[64];
  308. if (mvec_name) {
  309. const char *end;
  310. size_t len;
  311. mvec_name += 8;
  312. end = strchr (mvec_name, ' ');
  313. if (end)
  314. len = end - mvec_name;
  315. else
  316. len = strlen (mvec_name);
  317. len = min(len, sizeof (str) - 1);
  318. strncpy (str, mvec_name, len);
  319. str[len] = '\0';
  320. mvec_name = str;
  321. } else
  322. mvec_name = acpi_get_sysname();
  323. machvec_init(mvec_name);
  324. }
  325. #endif
  326. if (early_console_setup(*cmdline_p) == 0)
  327. mark_bsp_online();
  328. #ifdef CONFIG_ACPI_BOOT
  329. /* Initialize the ACPI boot-time table parser */
  330. acpi_table_init();
  331. # ifdef CONFIG_ACPI_NUMA
  332. acpi_numa_init();
  333. # endif
  334. #else
  335. # ifdef CONFIG_SMP
  336. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  337. # endif
  338. #endif /* CONFIG_APCI_BOOT */
  339. find_memory();
  340. /* process SAL system table: */
  341. ia64_sal_init(efi.sal_systab);
  342. #ifdef CONFIG_SMP
  343. cpu_physical_id(0) = hard_smp_processor_id();
  344. cpu_set(0, cpu_sibling_map[0]);
  345. cpu_set(0, cpu_core_map[0]);
  346. check_for_logical_procs();
  347. if (smp_num_cpucores > 1)
  348. printk(KERN_INFO
  349. "cpu package is Multi-Core capable: number of cores=%d\n",
  350. smp_num_cpucores);
  351. if (smp_num_siblings > 1)
  352. printk(KERN_INFO
  353. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  354. smp_num_siblings);
  355. #endif
  356. cpu_init(); /* initialize the bootstrap CPU */
  357. #ifdef CONFIG_ACPI_BOOT
  358. acpi_boot_init();
  359. #endif
  360. #ifdef CONFIG_VT
  361. if (!conswitchp) {
  362. # if defined(CONFIG_DUMMY_CONSOLE)
  363. conswitchp = &dummy_con;
  364. # endif
  365. # if defined(CONFIG_VGA_CONSOLE)
  366. /*
  367. * Non-legacy systems may route legacy VGA MMIO range to system
  368. * memory. vga_con probes the MMIO hole, so memory looks like
  369. * a VGA device to it. The EFI memory map can tell us if it's
  370. * memory so we can avoid this problem.
  371. */
  372. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  373. conswitchp = &vga_con;
  374. # endif
  375. }
  376. #endif
  377. /* enable IA-64 Machine Check Abort Handling unless disabled */
  378. if (!strstr(saved_command_line, "nomca"))
  379. ia64_mca_init();
  380. platform_setup(cmdline_p);
  381. paging_init();
  382. }
  383. /*
  384. * Display cpu info for all cpu's.
  385. */
  386. static int
  387. show_cpuinfo (struct seq_file *m, void *v)
  388. {
  389. #ifdef CONFIG_SMP
  390. # define lpj c->loops_per_jiffy
  391. # define cpunum c->cpu
  392. #else
  393. # define lpj loops_per_jiffy
  394. # define cpunum 0
  395. #endif
  396. static struct {
  397. unsigned long mask;
  398. const char *feature_name;
  399. } feature_bits[] = {
  400. { 1UL << 0, "branchlong" },
  401. { 1UL << 1, "spontaneous deferral"},
  402. { 1UL << 2, "16-byte atomic ops" }
  403. };
  404. char family[32], features[128], *cp, sep;
  405. struct cpuinfo_ia64 *c = v;
  406. unsigned long mask;
  407. int i;
  408. mask = c->features;
  409. switch (c->family) {
  410. case 0x07: memcpy(family, "Itanium", 8); break;
  411. case 0x1f: memcpy(family, "Itanium 2", 10); break;
  412. default: sprintf(family, "%u", c->family); break;
  413. }
  414. /* build the feature string: */
  415. memcpy(features, " standard", 10);
  416. cp = features;
  417. sep = 0;
  418. for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
  419. if (mask & feature_bits[i].mask) {
  420. if (sep)
  421. *cp++ = sep;
  422. sep = ',';
  423. *cp++ = ' ';
  424. strcpy(cp, feature_bits[i].feature_name);
  425. cp += strlen(feature_bits[i].feature_name);
  426. mask &= ~feature_bits[i].mask;
  427. }
  428. }
  429. if (mask) {
  430. /* print unknown features as a hex value: */
  431. if (sep)
  432. *cp++ = sep;
  433. sprintf(cp, " 0x%lx", mask);
  434. }
  435. seq_printf(m,
  436. "processor : %d\n"
  437. "vendor : %s\n"
  438. "arch : IA-64\n"
  439. "family : %s\n"
  440. "model : %u\n"
  441. "revision : %u\n"
  442. "archrev : %u\n"
  443. "features :%s\n" /* don't change this---it _is_ right! */
  444. "cpu number : %lu\n"
  445. "cpu regs : %u\n"
  446. "cpu MHz : %lu.%06lu\n"
  447. "itc MHz : %lu.%06lu\n"
  448. "BogoMIPS : %lu.%02lu\n",
  449. cpunum, c->vendor, family, c->model, c->revision, c->archrev,
  450. features, c->ppn, c->number,
  451. c->proc_freq / 1000000, c->proc_freq % 1000000,
  452. c->itc_freq / 1000000, c->itc_freq % 1000000,
  453. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  454. #ifdef CONFIG_SMP
  455. seq_printf(m, "siblings : %u\n", c->num_log);
  456. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  457. seq_printf(m,
  458. "physical id: %u\n"
  459. "core id : %u\n"
  460. "thread id : %u\n",
  461. c->socket_id, c->core_id, c->thread_id);
  462. #endif
  463. seq_printf(m,"\n");
  464. return 0;
  465. }
  466. static void *
  467. c_start (struct seq_file *m, loff_t *pos)
  468. {
  469. #ifdef CONFIG_SMP
  470. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  471. ++*pos;
  472. #endif
  473. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  474. }
  475. static void *
  476. c_next (struct seq_file *m, void *v, loff_t *pos)
  477. {
  478. ++*pos;
  479. return c_start(m, pos);
  480. }
  481. static void
  482. c_stop (struct seq_file *m, void *v)
  483. {
  484. }
  485. struct seq_operations cpuinfo_op = {
  486. .start = c_start,
  487. .next = c_next,
  488. .stop = c_stop,
  489. .show = show_cpuinfo
  490. };
  491. void
  492. identify_cpu (struct cpuinfo_ia64 *c)
  493. {
  494. union {
  495. unsigned long bits[5];
  496. struct {
  497. /* id 0 & 1: */
  498. char vendor[16];
  499. /* id 2 */
  500. u64 ppn; /* processor serial number */
  501. /* id 3: */
  502. unsigned number : 8;
  503. unsigned revision : 8;
  504. unsigned model : 8;
  505. unsigned family : 8;
  506. unsigned archrev : 8;
  507. unsigned reserved : 24;
  508. /* id 4: */
  509. u64 features;
  510. } field;
  511. } cpuid;
  512. pal_vm_info_1_u_t vm1;
  513. pal_vm_info_2_u_t vm2;
  514. pal_status_t status;
  515. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  516. int i;
  517. for (i = 0; i < 5; ++i)
  518. cpuid.bits[i] = ia64_get_cpuid(i);
  519. memcpy(c->vendor, cpuid.field.vendor, 16);
  520. #ifdef CONFIG_SMP
  521. c->cpu = smp_processor_id();
  522. /* below default values will be overwritten by identify_siblings()
  523. * for Multi-Threading/Multi-Core capable cpu's
  524. */
  525. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  526. c->socket_id = -1;
  527. identify_siblings(c);
  528. #endif
  529. c->ppn = cpuid.field.ppn;
  530. c->number = cpuid.field.number;
  531. c->revision = cpuid.field.revision;
  532. c->model = cpuid.field.model;
  533. c->family = cpuid.field.family;
  534. c->archrev = cpuid.field.archrev;
  535. c->features = cpuid.field.features;
  536. status = ia64_pal_vm_summary(&vm1, &vm2);
  537. if (status == PAL_STATUS_SUCCESS) {
  538. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  539. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  540. }
  541. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  542. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  543. }
  544. void
  545. setup_per_cpu_areas (void)
  546. {
  547. /* start_kernel() requires this... */
  548. }
  549. static void
  550. get_max_cacheline_size (void)
  551. {
  552. unsigned long line_size, max = 1;
  553. u64 l, levels, unique_caches;
  554. pal_cache_config_info_t cci;
  555. s64 status;
  556. status = ia64_pal_cache_summary(&levels, &unique_caches);
  557. if (status != 0) {
  558. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  559. __FUNCTION__, status);
  560. max = SMP_CACHE_BYTES;
  561. goto out;
  562. }
  563. for (l = 0; l < levels; ++l) {
  564. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  565. &cci);
  566. if (status != 0) {
  567. printk(KERN_ERR
  568. "%s: ia64_pal_cache_config_info(l=%lu) failed (status=%ld)\n",
  569. __FUNCTION__, l, status);
  570. max = SMP_CACHE_BYTES;
  571. }
  572. line_size = 1 << cci.pcci_line_size;
  573. if (line_size > max)
  574. max = line_size;
  575. }
  576. out:
  577. if (max > ia64_max_cacheline_size)
  578. ia64_max_cacheline_size = max;
  579. }
  580. /*
  581. * cpu_init() initializes state that is per-CPU. This function acts
  582. * as a 'CPU state barrier', nothing should get across.
  583. */
  584. void
  585. cpu_init (void)
  586. {
  587. extern void __devinit ia64_mmu_init (void *);
  588. unsigned long num_phys_stacked;
  589. pal_vm_info_2_u_t vmi;
  590. unsigned int max_ctx;
  591. struct cpuinfo_ia64 *cpu_info;
  592. void *cpu_data;
  593. cpu_data = per_cpu_init();
  594. /*
  595. * We set ar.k3 so that assembly code in MCA handler can compute
  596. * physical addresses of per cpu variables with a simple:
  597. * phys = ar.k3 + &per_cpu_var
  598. */
  599. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  600. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  601. get_max_cacheline_size();
  602. /*
  603. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  604. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  605. * depends on the data returned by identify_cpu(). We break the dependency by
  606. * accessing cpu_data() through the canonical per-CPU address.
  607. */
  608. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  609. identify_cpu(cpu_info);
  610. #ifdef CONFIG_MCKINLEY
  611. {
  612. # define FEATURE_SET 16
  613. struct ia64_pal_retval iprv;
  614. if (cpu_info->family == 0x1f) {
  615. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  616. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  617. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  618. (iprv.v1 | 0x80), FEATURE_SET, 0);
  619. }
  620. }
  621. #endif
  622. /* Clear the stack memory reserved for pt_regs: */
  623. memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
  624. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  625. /*
  626. * Initialize the page-table base register to a global
  627. * directory with all zeroes. This ensure that we can handle
  628. * TLB-misses to user address-space even before we created the
  629. * first user address-space. This may happen, e.g., due to
  630. * aggressive use of lfetch.fault.
  631. */
  632. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  633. /*
  634. * Initialize default control register to defer all speculative faults. The
  635. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  636. * the kernel must have recovery code for all speculative accesses). Turn on
  637. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  638. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  639. * be fine).
  640. */
  641. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  642. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  643. atomic_inc(&init_mm.mm_count);
  644. current->active_mm = &init_mm;
  645. if (current->mm)
  646. BUG();
  647. ia64_mmu_init(ia64_imva(cpu_data));
  648. ia64_mca_cpu_init(ia64_imva(cpu_data));
  649. #ifdef CONFIG_IA32_SUPPORT
  650. ia32_cpu_init();
  651. #endif
  652. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  653. ia64_set_itc(0);
  654. /* disable all local interrupt sources: */
  655. ia64_set_itv(1 << 16);
  656. ia64_set_lrr0(1 << 16);
  657. ia64_set_lrr1(1 << 16);
  658. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  659. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  660. /* clear TPR & XTP to enable all interrupt classes: */
  661. ia64_setreg(_IA64_REG_CR_TPR, 0);
  662. #ifdef CONFIG_SMP
  663. normal_xtp();
  664. #endif
  665. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  666. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  667. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  668. else {
  669. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  670. max_ctx = (1U << 15) - 1; /* use architected minimum */
  671. }
  672. while (max_ctx < ia64_ctx.max_ctx) {
  673. unsigned int old = ia64_ctx.max_ctx;
  674. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  675. break;
  676. }
  677. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  678. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  679. "stacked regs\n");
  680. num_phys_stacked = 96;
  681. }
  682. /* size of physical stacked register partition plus 8 bytes: */
  683. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  684. platform_cpu_init();
  685. }
  686. void
  687. check_bugs (void)
  688. {
  689. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  690. (unsigned long) __end___mckinley_e9_bundles);
  691. }