dmaengine.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef LINUX_DMAENGINE_H
  22. #define LINUX_DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/bug.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/bitmap.h>
  28. #include <linux/types.h>
  29. #include <asm/page.h>
  30. /**
  31. * typedef dma_cookie_t - an opaque DMA cookie
  32. *
  33. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  34. */
  35. typedef s32 dma_cookie_t;
  36. #define DMA_MIN_COOKIE 1
  37. #define DMA_MAX_COOKIE INT_MAX
  38. static inline int dma_submit_error(dma_cookie_t cookie)
  39. {
  40. return cookie < 0 ? cookie : 0;
  41. }
  42. /**
  43. * enum dma_status - DMA transaction status
  44. * @DMA_COMPLETE: transaction completed
  45. * @DMA_IN_PROGRESS: transaction not yet processed
  46. * @DMA_PAUSED: transaction is paused
  47. * @DMA_ERROR: transaction failed
  48. */
  49. enum dma_status {
  50. DMA_SUCCESS = 0, DMA_COMPLETE = 0,
  51. DMA_IN_PROGRESS,
  52. DMA_PAUSED,
  53. DMA_ERROR,
  54. };
  55. /**
  56. * enum dma_transaction_type - DMA transaction types/indexes
  57. *
  58. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  59. * automatically set as dma devices are registered.
  60. */
  61. enum dma_transaction_type {
  62. DMA_MEMCPY,
  63. DMA_XOR,
  64. DMA_PQ,
  65. DMA_XOR_VAL,
  66. DMA_PQ_VAL,
  67. DMA_INTERRUPT,
  68. DMA_SG,
  69. DMA_PRIVATE,
  70. DMA_ASYNC_TX,
  71. DMA_SLAVE,
  72. DMA_CYCLIC,
  73. DMA_INTERLEAVE,
  74. /* last transaction type for creation of the capabilities mask */
  75. DMA_TX_TYPE_END,
  76. };
  77. /**
  78. * enum dma_transfer_direction - dma transfer mode and direction indicator
  79. * @DMA_MEM_TO_MEM: Async/Memcpy mode
  80. * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
  81. * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
  82. * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
  83. */
  84. enum dma_transfer_direction {
  85. DMA_MEM_TO_MEM,
  86. DMA_MEM_TO_DEV,
  87. DMA_DEV_TO_MEM,
  88. DMA_DEV_TO_DEV,
  89. DMA_TRANS_NONE,
  90. };
  91. /**
  92. * Interleaved Transfer Request
  93. * ----------------------------
  94. * A chunk is collection of contiguous bytes to be transfered.
  95. * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
  96. * ICGs may or maynot change between chunks.
  97. * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
  98. * that when repeated an integral number of times, specifies the transfer.
  99. * A transfer template is specification of a Frame, the number of times
  100. * it is to be repeated and other per-transfer attributes.
  101. *
  102. * Practically, a client driver would have ready a template for each
  103. * type of transfer it is going to need during its lifetime and
  104. * set only 'src_start' and 'dst_start' before submitting the requests.
  105. *
  106. *
  107. * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
  108. * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
  109. *
  110. * == Chunk size
  111. * ... ICG
  112. */
  113. /**
  114. * struct data_chunk - Element of scatter-gather list that makes a frame.
  115. * @size: Number of bytes to read from source.
  116. * size_dst := fn(op, size_src), so doesn't mean much for destination.
  117. * @icg: Number of bytes to jump after last src/dst address of this
  118. * chunk and before first src/dst address for next chunk.
  119. * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
  120. * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
  121. */
  122. struct data_chunk {
  123. size_t size;
  124. size_t icg;
  125. };
  126. /**
  127. * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
  128. * and attributes.
  129. * @src_start: Bus address of source for the first chunk.
  130. * @dst_start: Bus address of destination for the first chunk.
  131. * @dir: Specifies the type of Source and Destination.
  132. * @src_inc: If the source address increments after reading from it.
  133. * @dst_inc: If the destination address increments after writing to it.
  134. * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
  135. * Otherwise, source is read contiguously (icg ignored).
  136. * Ignored if src_inc is false.
  137. * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
  138. * Otherwise, destination is filled contiguously (icg ignored).
  139. * Ignored if dst_inc is false.
  140. * @numf: Number of frames in this template.
  141. * @frame_size: Number of chunks in a frame i.e, size of sgl[].
  142. * @sgl: Array of {chunk,icg} pairs that make up a frame.
  143. */
  144. struct dma_interleaved_template {
  145. dma_addr_t src_start;
  146. dma_addr_t dst_start;
  147. enum dma_transfer_direction dir;
  148. bool src_inc;
  149. bool dst_inc;
  150. bool src_sgl;
  151. bool dst_sgl;
  152. size_t numf;
  153. size_t frame_size;
  154. struct data_chunk sgl[0];
  155. };
  156. /**
  157. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  158. * control completion, and communicate status.
  159. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  160. * this transaction
  161. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  162. * acknowledges receipt, i.e. has has a chance to establish any dependency
  163. * chains
  164. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  165. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  166. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  167. * (if not set, do the source dma-unmapping as page)
  168. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  169. * (if not set, do the destination dma-unmapping as page)
  170. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  171. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  172. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  173. * sources that were the result of a previous operation, in the case of a PQ
  174. * operation it continues the calculation with new sources
  175. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  176. * on the result of this operation
  177. */
  178. enum dma_ctrl_flags {
  179. DMA_PREP_INTERRUPT = (1 << 0),
  180. DMA_CTRL_ACK = (1 << 1),
  181. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  182. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  183. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  184. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  185. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  186. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  187. DMA_PREP_CONTINUE = (1 << 8),
  188. DMA_PREP_FENCE = (1 << 9),
  189. };
  190. /**
  191. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  192. * on a running channel.
  193. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  194. * @DMA_PAUSE: pause ongoing transfers
  195. * @DMA_RESUME: resume paused transfer
  196. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  197. * that need to runtime reconfigure the slave channels (as opposed to passing
  198. * configuration data in statically from the platform). An additional
  199. * argument of struct dma_slave_config must be passed in with this
  200. * command.
  201. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  202. * into external start mode.
  203. */
  204. enum dma_ctrl_cmd {
  205. DMA_TERMINATE_ALL,
  206. DMA_PAUSE,
  207. DMA_RESUME,
  208. DMA_SLAVE_CONFIG,
  209. FSLDMA_EXTERNAL_START,
  210. };
  211. /**
  212. * enum sum_check_bits - bit position of pq_check_flags
  213. */
  214. enum sum_check_bits {
  215. SUM_CHECK_P = 0,
  216. SUM_CHECK_Q = 1,
  217. };
  218. /**
  219. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  220. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  221. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  222. */
  223. enum sum_check_flags {
  224. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  225. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  226. };
  227. /**
  228. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  229. * See linux/cpumask.h
  230. */
  231. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  232. /**
  233. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  234. * @memcpy_count: transaction counter
  235. * @bytes_transferred: byte counter
  236. */
  237. struct dma_chan_percpu {
  238. /* stats */
  239. unsigned long memcpy_count;
  240. unsigned long bytes_transferred;
  241. };
  242. /**
  243. * struct dma_chan - devices supply DMA channels, clients use them
  244. * @device: ptr to the dma device who supplies this channel, always !%NULL
  245. * @cookie: last cookie value returned to client
  246. * @completed_cookie: last completed cookie for this channel
  247. * @chan_id: channel ID for sysfs
  248. * @dev: class device for sysfs
  249. * @device_node: used to add this to the device chan list
  250. * @local: per-cpu pointer to a struct dma_chan_percpu
  251. * @client-count: how many clients are using this channel
  252. * @table_count: number of appearances in the mem-to-mem allocation table
  253. * @private: private data for certain client-channel associations
  254. */
  255. struct dma_chan {
  256. struct dma_device *device;
  257. dma_cookie_t cookie;
  258. dma_cookie_t completed_cookie;
  259. /* sysfs */
  260. int chan_id;
  261. struct dma_chan_dev *dev;
  262. struct list_head device_node;
  263. struct dma_chan_percpu __percpu *local;
  264. int client_count;
  265. int table_count;
  266. void *private;
  267. };
  268. /**
  269. * struct dma_chan_dev - relate sysfs device node to backing channel device
  270. * @chan - driver channel device
  271. * @device - sysfs device
  272. * @dev_id - parent dma_device dev_id
  273. * @idr_ref - reference count to gate release of dma_device dev_id
  274. */
  275. struct dma_chan_dev {
  276. struct dma_chan *chan;
  277. struct device device;
  278. int dev_id;
  279. atomic_t *idr_ref;
  280. };
  281. /**
  282. * enum dma_slave_buswidth - defines bus with of the DMA slave
  283. * device, source or target buses
  284. */
  285. enum dma_slave_buswidth {
  286. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  287. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  288. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  289. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  290. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  291. };
  292. /**
  293. * struct dma_slave_config - dma slave channel runtime config
  294. * @direction: whether the data shall go in or out on this slave
  295. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  296. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  297. * need to differentiate source and target addresses.
  298. * @src_addr: this is the physical address where DMA slave data
  299. * should be read (RX), if the source is memory this argument is
  300. * ignored.
  301. * @dst_addr: this is the physical address where DMA slave data
  302. * should be written (TX), if the source is memory this argument
  303. * is ignored.
  304. * @src_addr_width: this is the width in bytes of the source (RX)
  305. * register where DMA data shall be read. If the source
  306. * is memory this may be ignored depending on architecture.
  307. * Legal values: 1, 2, 4, 8.
  308. * @dst_addr_width: same as src_addr_width but for destination
  309. * target (TX) mutatis mutandis.
  310. * @src_maxburst: the maximum number of words (note: words, as in
  311. * units of the src_addr_width member, not bytes) that can be sent
  312. * in one burst to the device. Typically something like half the
  313. * FIFO depth on I/O peripherals so you don't overflow it. This
  314. * may or may not be applicable on memory sources.
  315. * @dst_maxburst: same as src_maxburst but for destination target
  316. * mutatis mutandis.
  317. * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
  318. * with 'true' if peripheral should be flow controller. Direction will be
  319. * selected at Runtime.
  320. * @slave_id: Slave requester id. Only valid for slave channels. The dma
  321. * slave peripheral will have unique id as dma requester which need to be
  322. * pass as slave config.
  323. *
  324. * This struct is passed in as configuration data to a DMA engine
  325. * in order to set up a certain channel for DMA transport at runtime.
  326. * The DMA device/engine has to provide support for an additional
  327. * command in the channel config interface, DMA_SLAVE_CONFIG
  328. * and this struct will then be passed in as an argument to the
  329. * DMA engine device_control() function.
  330. *
  331. * The rationale for adding configuration information to this struct
  332. * is as follows: if it is likely that most DMA slave controllers in
  333. * the world will support the configuration option, then make it
  334. * generic. If not: if it is fixed so that it be sent in static from
  335. * the platform data, then prefer to do that. Else, if it is neither
  336. * fixed at runtime, nor generic enough (such as bus mastership on
  337. * some CPU family and whatnot) then create a custom slave config
  338. * struct and pass that, then make this config a member of that
  339. * struct, if applicable.
  340. */
  341. struct dma_slave_config {
  342. enum dma_transfer_direction direction;
  343. dma_addr_t src_addr;
  344. dma_addr_t dst_addr;
  345. enum dma_slave_buswidth src_addr_width;
  346. enum dma_slave_buswidth dst_addr_width;
  347. u32 src_maxburst;
  348. u32 dst_maxburst;
  349. bool device_fc;
  350. unsigned int slave_id;
  351. };
  352. /* struct dma_slave_caps - expose capabilities of a slave channel only
  353. *
  354. * @src_addr_widths: bit mask of src addr widths the channel supports
  355. * @dstn_addr_widths: bit mask of dstn addr widths the channel supports
  356. * @directions: bit mask of slave direction the channel supported
  357. * since the enum dma_transfer_direction is not defined as bits for each
  358. * type of direction, the dma controller should fill (1 << <TYPE>) and same
  359. * should be checked by controller as well
  360. * @cmd_pause: true, if pause and thereby resume is supported
  361. * @cmd_terminate: true, if terminate cmd is supported
  362. */
  363. struct dma_slave_caps {
  364. u32 src_addr_widths;
  365. u32 dstn_addr_widths;
  366. u32 directions;
  367. bool cmd_pause;
  368. bool cmd_terminate;
  369. };
  370. static inline const char *dma_chan_name(struct dma_chan *chan)
  371. {
  372. return dev_name(&chan->dev->device);
  373. }
  374. void dma_chan_cleanup(struct kref *kref);
  375. /**
  376. * typedef dma_filter_fn - callback filter for dma_request_channel
  377. * @chan: channel to be reviewed
  378. * @filter_param: opaque parameter passed through dma_request_channel
  379. *
  380. * When this optional parameter is specified in a call to dma_request_channel a
  381. * suitable channel is passed to this routine for further dispositioning before
  382. * being returned. Where 'suitable' indicates a non-busy channel that
  383. * satisfies the given capability mask. It returns 'true' to indicate that the
  384. * channel is suitable.
  385. */
  386. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  387. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  388. /**
  389. * struct dma_async_tx_descriptor - async transaction descriptor
  390. * ---dma generic offload fields---
  391. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  392. * this tx is sitting on a dependency list
  393. * @flags: flags to augment operation preparation, control completion, and
  394. * communicate status
  395. * @phys: physical address of the descriptor
  396. * @chan: target channel for this operation
  397. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  398. * @callback: routine to call after this operation is complete
  399. * @callback_param: general parameter to pass to the callback routine
  400. * ---async_tx api specific fields---
  401. * @next: at completion submit this descriptor
  402. * @parent: pointer to the next level up in the dependency chain
  403. * @lock: protect the parent and next pointers
  404. */
  405. struct dma_async_tx_descriptor {
  406. dma_cookie_t cookie;
  407. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  408. dma_addr_t phys;
  409. struct dma_chan *chan;
  410. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  411. dma_async_tx_callback callback;
  412. void *callback_param;
  413. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  414. struct dma_async_tx_descriptor *next;
  415. struct dma_async_tx_descriptor *parent;
  416. spinlock_t lock;
  417. #endif
  418. };
  419. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  420. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  421. {
  422. }
  423. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  424. {
  425. }
  426. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  427. {
  428. BUG();
  429. }
  430. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  431. {
  432. }
  433. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  434. {
  435. }
  436. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  437. {
  438. return NULL;
  439. }
  440. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  441. {
  442. return NULL;
  443. }
  444. #else
  445. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  446. {
  447. spin_lock_bh(&txd->lock);
  448. }
  449. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  450. {
  451. spin_unlock_bh(&txd->lock);
  452. }
  453. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  454. {
  455. txd->next = next;
  456. next->parent = txd;
  457. }
  458. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  459. {
  460. txd->parent = NULL;
  461. }
  462. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  463. {
  464. txd->next = NULL;
  465. }
  466. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  467. {
  468. return txd->parent;
  469. }
  470. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  471. {
  472. return txd->next;
  473. }
  474. #endif
  475. /**
  476. * struct dma_tx_state - filled in to report the status of
  477. * a transfer.
  478. * @last: last completed DMA cookie
  479. * @used: last issued DMA cookie (i.e. the one in progress)
  480. * @residue: the remaining number of bytes left to transmit
  481. * on the selected transfer for states DMA_IN_PROGRESS and
  482. * DMA_PAUSED if this is implemented in the driver, else 0
  483. */
  484. struct dma_tx_state {
  485. dma_cookie_t last;
  486. dma_cookie_t used;
  487. u32 residue;
  488. };
  489. /**
  490. * struct dma_device - info on the entity supplying DMA services
  491. * @chancnt: how many DMA channels are supported
  492. * @privatecnt: how many DMA channels are requested by dma_request_channel
  493. * @channels: the list of struct dma_chan
  494. * @global_node: list_head for global dma_device_list
  495. * @cap_mask: one or more dma_capability flags
  496. * @max_xor: maximum number of xor sources, 0 if no capability
  497. * @max_pq: maximum number of PQ sources and PQ-continue capability
  498. * @copy_align: alignment shift for memcpy operations
  499. * @xor_align: alignment shift for xor operations
  500. * @pq_align: alignment shift for pq operations
  501. * @fill_align: alignment shift for memset operations
  502. * @dev_id: unique device ID
  503. * @dev: struct device reference for dma mapping api
  504. * @device_alloc_chan_resources: allocate resources and return the
  505. * number of allocated descriptors
  506. * @device_free_chan_resources: release DMA channel's resources
  507. * @device_prep_dma_memcpy: prepares a memcpy operation
  508. * @device_prep_dma_xor: prepares a xor operation
  509. * @device_prep_dma_xor_val: prepares a xor validation operation
  510. * @device_prep_dma_pq: prepares a pq operation
  511. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  512. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  513. * @device_prep_slave_sg: prepares a slave dma operation
  514. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  515. * The function takes a buffer of size buf_len. The callback function will
  516. * be called after period_len bytes have been transferred.
  517. * @device_prep_interleaved_dma: Transfer expression in a generic way.
  518. * @device_control: manipulate all pending operations on a channel, returns
  519. * zero or error code
  520. * @device_tx_status: poll for transaction completion, the optional
  521. * txstate parameter can be supplied with a pointer to get a
  522. * struct with auxiliary transfer status information, otherwise the call
  523. * will just return a simple status code
  524. * @device_issue_pending: push pending transactions to hardware
  525. * @device_slave_caps: return the slave channel capabilities
  526. */
  527. struct dma_device {
  528. unsigned int chancnt;
  529. unsigned int privatecnt;
  530. struct list_head channels;
  531. struct list_head global_node;
  532. dma_cap_mask_t cap_mask;
  533. unsigned short max_xor;
  534. unsigned short max_pq;
  535. u8 copy_align;
  536. u8 xor_align;
  537. u8 pq_align;
  538. u8 fill_align;
  539. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  540. int dev_id;
  541. struct device *dev;
  542. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  543. void (*device_free_chan_resources)(struct dma_chan *chan);
  544. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  545. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  546. size_t len, unsigned long flags);
  547. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  548. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  549. unsigned int src_cnt, size_t len, unsigned long flags);
  550. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  551. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  552. size_t len, enum sum_check_flags *result, unsigned long flags);
  553. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  554. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  555. unsigned int src_cnt, const unsigned char *scf,
  556. size_t len, unsigned long flags);
  557. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  558. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  559. unsigned int src_cnt, const unsigned char *scf, size_t len,
  560. enum sum_check_flags *pqres, unsigned long flags);
  561. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  562. struct dma_chan *chan, unsigned long flags);
  563. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  564. struct dma_chan *chan,
  565. struct scatterlist *dst_sg, unsigned int dst_nents,
  566. struct scatterlist *src_sg, unsigned int src_nents,
  567. unsigned long flags);
  568. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  569. struct dma_chan *chan, struct scatterlist *sgl,
  570. unsigned int sg_len, enum dma_transfer_direction direction,
  571. unsigned long flags, void *context);
  572. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  573. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  574. size_t period_len, enum dma_transfer_direction direction,
  575. unsigned long flags, void *context);
  576. struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
  577. struct dma_chan *chan, struct dma_interleaved_template *xt,
  578. unsigned long flags);
  579. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  580. unsigned long arg);
  581. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  582. dma_cookie_t cookie,
  583. struct dma_tx_state *txstate);
  584. void (*device_issue_pending)(struct dma_chan *chan);
  585. int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps);
  586. };
  587. static inline int dmaengine_device_control(struct dma_chan *chan,
  588. enum dma_ctrl_cmd cmd,
  589. unsigned long arg)
  590. {
  591. if (chan->device->device_control)
  592. return chan->device->device_control(chan, cmd, arg);
  593. return -ENOSYS;
  594. }
  595. static inline int dmaengine_slave_config(struct dma_chan *chan,
  596. struct dma_slave_config *config)
  597. {
  598. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  599. (unsigned long)config);
  600. }
  601. static inline bool is_slave_direction(enum dma_transfer_direction direction)
  602. {
  603. return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
  604. }
  605. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  606. struct dma_chan *chan, dma_addr_t buf, size_t len,
  607. enum dma_transfer_direction dir, unsigned long flags)
  608. {
  609. struct scatterlist sg;
  610. sg_init_table(&sg, 1);
  611. sg_dma_address(&sg) = buf;
  612. sg_dma_len(&sg) = len;
  613. return chan->device->device_prep_slave_sg(chan, &sg, 1,
  614. dir, flags, NULL);
  615. }
  616. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
  617. struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
  618. enum dma_transfer_direction dir, unsigned long flags)
  619. {
  620. return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
  621. dir, flags, NULL);
  622. }
  623. #ifdef CONFIG_RAPIDIO_DMA_ENGINE
  624. struct rio_dma_ext;
  625. static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
  626. struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
  627. enum dma_transfer_direction dir, unsigned long flags,
  628. struct rio_dma_ext *rio_ext)
  629. {
  630. return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
  631. dir, flags, rio_ext);
  632. }
  633. #endif
  634. static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
  635. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  636. size_t period_len, enum dma_transfer_direction dir,
  637. unsigned long flags)
  638. {
  639. return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
  640. period_len, dir, flags, NULL);
  641. }
  642. static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
  643. struct dma_chan *chan, struct dma_interleaved_template *xt,
  644. unsigned long flags)
  645. {
  646. return chan->device->device_prep_interleaved_dma(chan, xt, flags);
  647. }
  648. static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
  649. {
  650. if (!chan || !caps)
  651. return -EINVAL;
  652. /* check if the channel supports slave transactions */
  653. if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits))
  654. return -ENXIO;
  655. if (chan->device->device_slave_caps)
  656. return chan->device->device_slave_caps(chan, caps);
  657. return -ENXIO;
  658. }
  659. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  660. {
  661. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  662. }
  663. static inline int dmaengine_pause(struct dma_chan *chan)
  664. {
  665. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  666. }
  667. static inline int dmaengine_resume(struct dma_chan *chan)
  668. {
  669. return dmaengine_device_control(chan, DMA_RESUME, 0);
  670. }
  671. static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
  672. dma_cookie_t cookie, struct dma_tx_state *state)
  673. {
  674. return chan->device->device_tx_status(chan, cookie, state);
  675. }
  676. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  677. {
  678. return desc->tx_submit(desc);
  679. }
  680. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  681. {
  682. size_t mask;
  683. if (!align)
  684. return true;
  685. mask = (1 << align) - 1;
  686. if (mask & (off1 | off2 | len))
  687. return false;
  688. return true;
  689. }
  690. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  691. size_t off2, size_t len)
  692. {
  693. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  694. }
  695. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  696. size_t off2, size_t len)
  697. {
  698. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  699. }
  700. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  701. size_t off2, size_t len)
  702. {
  703. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  704. }
  705. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  706. size_t off2, size_t len)
  707. {
  708. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  709. }
  710. static inline void
  711. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  712. {
  713. dma->max_pq = maxpq;
  714. if (has_pq_continue)
  715. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  716. }
  717. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  718. {
  719. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  720. }
  721. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  722. {
  723. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  724. return (flags & mask) == mask;
  725. }
  726. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  727. {
  728. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  729. }
  730. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  731. {
  732. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  733. }
  734. /* dma_maxpq - reduce maxpq in the face of continued operations
  735. * @dma - dma device with PQ capability
  736. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  737. *
  738. * When an engine does not support native continuation we need 3 extra
  739. * source slots to reuse P and Q with the following coefficients:
  740. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  741. * 2/ {01} * Q : use Q to continue Q' calculation
  742. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  743. *
  744. * In the case where P is disabled we only need 1 extra source:
  745. * 1/ {01} * Q : use Q to continue Q' calculation
  746. */
  747. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  748. {
  749. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  750. return dma_dev_to_maxpq(dma);
  751. else if (dmaf_p_disabled_continue(flags))
  752. return dma_dev_to_maxpq(dma) - 1;
  753. else if (dmaf_continue(flags))
  754. return dma_dev_to_maxpq(dma) - 3;
  755. BUG();
  756. }
  757. /* --- public DMA engine API --- */
  758. #ifdef CONFIG_DMA_ENGINE
  759. void dmaengine_get(void);
  760. void dmaengine_put(void);
  761. #else
  762. static inline void dmaengine_get(void)
  763. {
  764. }
  765. static inline void dmaengine_put(void)
  766. {
  767. }
  768. #endif
  769. #ifdef CONFIG_NET_DMA
  770. #define net_dmaengine_get() dmaengine_get()
  771. #define net_dmaengine_put() dmaengine_put()
  772. #else
  773. static inline void net_dmaengine_get(void)
  774. {
  775. }
  776. static inline void net_dmaengine_put(void)
  777. {
  778. }
  779. #endif
  780. #ifdef CONFIG_ASYNC_TX_DMA
  781. #define async_dmaengine_get() dmaengine_get()
  782. #define async_dmaengine_put() dmaengine_put()
  783. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  784. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  785. #else
  786. #define async_dma_find_channel(type) dma_find_channel(type)
  787. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  788. #else
  789. static inline void async_dmaengine_get(void)
  790. {
  791. }
  792. static inline void async_dmaengine_put(void)
  793. {
  794. }
  795. static inline struct dma_chan *
  796. async_dma_find_channel(enum dma_transaction_type type)
  797. {
  798. return NULL;
  799. }
  800. #endif /* CONFIG_ASYNC_TX_DMA */
  801. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  802. void *dest, void *src, size_t len);
  803. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  804. struct page *page, unsigned int offset, void *kdata, size_t len);
  805. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  806. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  807. unsigned int src_off, size_t len);
  808. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  809. struct dma_chan *chan);
  810. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  811. {
  812. tx->flags |= DMA_CTRL_ACK;
  813. }
  814. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  815. {
  816. tx->flags &= ~DMA_CTRL_ACK;
  817. }
  818. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  819. {
  820. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  821. }
  822. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  823. static inline void
  824. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  825. {
  826. set_bit(tx_type, dstp->bits);
  827. }
  828. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  829. static inline void
  830. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  831. {
  832. clear_bit(tx_type, dstp->bits);
  833. }
  834. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  835. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  836. {
  837. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  838. }
  839. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  840. static inline int
  841. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  842. {
  843. return test_bit(tx_type, srcp->bits);
  844. }
  845. #define for_each_dma_cap_mask(cap, mask) \
  846. for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
  847. /**
  848. * dma_async_issue_pending - flush pending transactions to HW
  849. * @chan: target DMA channel
  850. *
  851. * This allows drivers to push copies to HW in batches,
  852. * reducing MMIO writes where possible.
  853. */
  854. static inline void dma_async_issue_pending(struct dma_chan *chan)
  855. {
  856. chan->device->device_issue_pending(chan);
  857. }
  858. /**
  859. * dma_async_is_tx_complete - poll for transaction completion
  860. * @chan: DMA channel
  861. * @cookie: transaction identifier to check status of
  862. * @last: returns last completed cookie, can be NULL
  863. * @used: returns last issued cookie, can be NULL
  864. *
  865. * If @last and @used are passed in, upon return they reflect the driver
  866. * internal state and can be used with dma_async_is_complete() to check
  867. * the status of multiple cookies without re-checking hardware state.
  868. */
  869. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  870. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  871. {
  872. struct dma_tx_state state;
  873. enum dma_status status;
  874. status = chan->device->device_tx_status(chan, cookie, &state);
  875. if (last)
  876. *last = state.last;
  877. if (used)
  878. *used = state.used;
  879. return status;
  880. }
  881. /**
  882. * dma_async_is_complete - test a cookie against chan state
  883. * @cookie: transaction identifier to test status of
  884. * @last_complete: last know completed transaction
  885. * @last_used: last cookie value handed out
  886. *
  887. * dma_async_is_complete() is used in dma_async_is_tx_complete()
  888. * the test logic is separated for lightweight testing of multiple cookies
  889. */
  890. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  891. dma_cookie_t last_complete, dma_cookie_t last_used)
  892. {
  893. if (last_complete <= last_used) {
  894. if ((cookie <= last_complete) || (cookie > last_used))
  895. return DMA_COMPLETE;
  896. } else {
  897. if ((cookie <= last_complete) && (cookie > last_used))
  898. return DMA_COMPLETE;
  899. }
  900. return DMA_IN_PROGRESS;
  901. }
  902. static inline void
  903. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  904. {
  905. if (st) {
  906. st->last = last;
  907. st->used = used;
  908. st->residue = residue;
  909. }
  910. }
  911. #ifdef CONFIG_DMA_ENGINE
  912. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  913. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  914. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  915. void dma_issue_pending_all(void);
  916. struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
  917. dma_filter_fn fn, void *fn_param);
  918. struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
  919. void dma_release_channel(struct dma_chan *chan);
  920. #else
  921. static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
  922. {
  923. return NULL;
  924. }
  925. static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
  926. {
  927. return DMA_COMPLETE;
  928. }
  929. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  930. {
  931. return DMA_COMPLETE;
  932. }
  933. static inline void dma_issue_pending_all(void)
  934. {
  935. }
  936. static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
  937. dma_filter_fn fn, void *fn_param)
  938. {
  939. return NULL;
  940. }
  941. static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
  942. const char *name)
  943. {
  944. return NULL;
  945. }
  946. static inline void dma_release_channel(struct dma_chan *chan)
  947. {
  948. }
  949. #endif
  950. /* --- DMA device --- */
  951. int dma_async_device_register(struct dma_device *device);
  952. void dma_async_device_unregister(struct dma_device *device);
  953. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  954. struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
  955. struct dma_chan *net_dma_find_channel(void);
  956. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  957. #define dma_request_slave_channel_compat(mask, x, y, dev, name) \
  958. __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
  959. static inline struct dma_chan
  960. *__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
  961. dma_filter_fn fn, void *fn_param,
  962. struct device *dev, char *name)
  963. {
  964. struct dma_chan *chan;
  965. chan = dma_request_slave_channel(dev, name);
  966. if (chan)
  967. return chan;
  968. return __dma_request_channel(mask, fn, fn_param);
  969. }
  970. /* --- Helper iov-locking functions --- */
  971. struct dma_page_list {
  972. char __user *base_address;
  973. int nr_pages;
  974. struct page **pages;
  975. };
  976. struct dma_pinned_list {
  977. int nr_iovecs;
  978. struct dma_page_list page_list[0];
  979. };
  980. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  981. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  982. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  983. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  984. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  985. struct dma_pinned_list *pinned_list, struct page *page,
  986. unsigned int offset, size_t len);
  987. #endif /* DMAENGINE_H */