intel_sprite.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static void
  40. vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
  41. struct drm_framebuffer *fb,
  42. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  43. unsigned int crtc_w, unsigned int crtc_h,
  44. uint32_t x, uint32_t y,
  45. uint32_t src_w, uint32_t src_h)
  46. {
  47. struct drm_device *dev = dplane->dev;
  48. struct drm_i915_private *dev_priv = dev->dev_private;
  49. struct intel_plane *intel_plane = to_intel_plane(dplane);
  50. int pipe = intel_plane->pipe;
  51. int plane = intel_plane->plane;
  52. u32 sprctl;
  53. unsigned long sprsurf_offset, linear_offset;
  54. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  55. sprctl = I915_READ(SPCNTR(pipe, plane));
  56. /* Mask out pixel format bits in case we change it */
  57. sprctl &= ~SP_PIXFORMAT_MASK;
  58. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  59. sprctl &= ~SP_TILED;
  60. switch (fb->pixel_format) {
  61. case DRM_FORMAT_YUYV:
  62. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  63. break;
  64. case DRM_FORMAT_YVYU:
  65. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  66. break;
  67. case DRM_FORMAT_UYVY:
  68. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  69. break;
  70. case DRM_FORMAT_VYUY:
  71. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  72. break;
  73. case DRM_FORMAT_RGB565:
  74. sprctl |= SP_FORMAT_BGR565;
  75. break;
  76. case DRM_FORMAT_XRGB8888:
  77. sprctl |= SP_FORMAT_BGRX8888;
  78. break;
  79. case DRM_FORMAT_ARGB8888:
  80. sprctl |= SP_FORMAT_BGRA8888;
  81. break;
  82. case DRM_FORMAT_XBGR2101010:
  83. sprctl |= SP_FORMAT_RGBX1010102;
  84. break;
  85. case DRM_FORMAT_ABGR2101010:
  86. sprctl |= SP_FORMAT_RGBA1010102;
  87. break;
  88. case DRM_FORMAT_XBGR8888:
  89. sprctl |= SP_FORMAT_RGBX8888;
  90. break;
  91. case DRM_FORMAT_ABGR8888:
  92. sprctl |= SP_FORMAT_RGBA8888;
  93. break;
  94. default:
  95. /*
  96. * If we get here one of the upper layers failed to filter
  97. * out the unsupported plane formats
  98. */
  99. BUG();
  100. break;
  101. }
  102. if (obj->tiling_mode != I915_TILING_NONE)
  103. sprctl |= SP_TILED;
  104. sprctl |= SP_ENABLE;
  105. intel_update_sprite_watermarks(dplane, crtc, src_w, pixel_size, true,
  106. src_w != crtc_w || src_h != crtc_h);
  107. /* Sizes are 0 based */
  108. src_w--;
  109. src_h--;
  110. crtc_w--;
  111. crtc_h--;
  112. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  113. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  114. linear_offset = y * fb->pitches[0] + x * pixel_size;
  115. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  116. obj->tiling_mode,
  117. pixel_size,
  118. fb->pitches[0]);
  119. linear_offset -= sprsurf_offset;
  120. if (obj->tiling_mode != I915_TILING_NONE)
  121. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  122. else
  123. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  124. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  125. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  126. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
  127. sprsurf_offset);
  128. POSTING_READ(SPSURF(pipe, plane));
  129. }
  130. static void
  131. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  132. {
  133. struct drm_device *dev = dplane->dev;
  134. struct drm_i915_private *dev_priv = dev->dev_private;
  135. struct intel_plane *intel_plane = to_intel_plane(dplane);
  136. int pipe = intel_plane->pipe;
  137. int plane = intel_plane->plane;
  138. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  139. ~SP_ENABLE);
  140. /* Activate double buffered register update */
  141. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), 0);
  142. POSTING_READ(SPSURF(pipe, plane));
  143. }
  144. static int
  145. vlv_update_colorkey(struct drm_plane *dplane,
  146. struct drm_intel_sprite_colorkey *key)
  147. {
  148. struct drm_device *dev = dplane->dev;
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. struct intel_plane *intel_plane = to_intel_plane(dplane);
  151. int pipe = intel_plane->pipe;
  152. int plane = intel_plane->plane;
  153. u32 sprctl;
  154. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  155. return -EINVAL;
  156. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  157. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  158. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  159. sprctl = I915_READ(SPCNTR(pipe, plane));
  160. sprctl &= ~SP_SOURCE_KEY;
  161. if (key->flags & I915_SET_COLORKEY_SOURCE)
  162. sprctl |= SP_SOURCE_KEY;
  163. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  164. POSTING_READ(SPKEYMSK(pipe, plane));
  165. return 0;
  166. }
  167. static void
  168. vlv_get_colorkey(struct drm_plane *dplane,
  169. struct drm_intel_sprite_colorkey *key)
  170. {
  171. struct drm_device *dev = dplane->dev;
  172. struct drm_i915_private *dev_priv = dev->dev_private;
  173. struct intel_plane *intel_plane = to_intel_plane(dplane);
  174. int pipe = intel_plane->pipe;
  175. int plane = intel_plane->plane;
  176. u32 sprctl;
  177. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  178. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  179. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  180. sprctl = I915_READ(SPCNTR(pipe, plane));
  181. if (sprctl & SP_SOURCE_KEY)
  182. key->flags = I915_SET_COLORKEY_SOURCE;
  183. else
  184. key->flags = I915_SET_COLORKEY_NONE;
  185. }
  186. static void
  187. ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  188. struct drm_framebuffer *fb,
  189. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  190. unsigned int crtc_w, unsigned int crtc_h,
  191. uint32_t x, uint32_t y,
  192. uint32_t src_w, uint32_t src_h)
  193. {
  194. struct drm_device *dev = plane->dev;
  195. struct drm_i915_private *dev_priv = dev->dev_private;
  196. struct intel_plane *intel_plane = to_intel_plane(plane);
  197. int pipe = intel_plane->pipe;
  198. u32 sprctl, sprscale = 0;
  199. unsigned long sprsurf_offset, linear_offset;
  200. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  201. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  202. sprctl = I915_READ(SPRCTL(pipe));
  203. /* Mask out pixel format bits in case we change it */
  204. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  205. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  206. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  207. sprctl &= ~SPRITE_TILED;
  208. switch (fb->pixel_format) {
  209. case DRM_FORMAT_XBGR8888:
  210. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  211. break;
  212. case DRM_FORMAT_XRGB8888:
  213. sprctl |= SPRITE_FORMAT_RGBX888;
  214. break;
  215. case DRM_FORMAT_YUYV:
  216. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  217. break;
  218. case DRM_FORMAT_YVYU:
  219. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  220. break;
  221. case DRM_FORMAT_UYVY:
  222. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  223. break;
  224. case DRM_FORMAT_VYUY:
  225. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  226. break;
  227. default:
  228. BUG();
  229. }
  230. if (obj->tiling_mode != I915_TILING_NONE)
  231. sprctl |= SPRITE_TILED;
  232. /* must disable */
  233. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  234. sprctl |= SPRITE_ENABLE;
  235. if (IS_HASWELL(dev))
  236. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  237. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  238. src_w != crtc_w || src_h != crtc_h);
  239. /* Sizes are 0 based */
  240. src_w--;
  241. src_h--;
  242. crtc_w--;
  243. crtc_h--;
  244. /*
  245. * IVB workaround: must disable low power watermarks for at least
  246. * one frame before enabling scaling. LP watermarks can be re-enabled
  247. * when scaling is disabled.
  248. */
  249. if (crtc_w != src_w || crtc_h != src_h) {
  250. dev_priv->sprite_scaling_enabled |= 1 << pipe;
  251. if (!scaling_was_enabled) {
  252. intel_update_watermarks(dev);
  253. intel_wait_for_vblank(dev, pipe);
  254. }
  255. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  256. } else
  257. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  258. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  259. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  260. linear_offset = y * fb->pitches[0] + x * pixel_size;
  261. sprsurf_offset =
  262. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  263. pixel_size, fb->pitches[0]);
  264. linear_offset -= sprsurf_offset;
  265. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  266. * register */
  267. if (IS_HASWELL(dev))
  268. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  269. else if (obj->tiling_mode != I915_TILING_NONE)
  270. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  271. else
  272. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  273. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  274. if (intel_plane->can_scale)
  275. I915_WRITE(SPRSCALE(pipe), sprscale);
  276. I915_WRITE(SPRCTL(pipe), sprctl);
  277. I915_MODIFY_DISPBASE(SPRSURF(pipe),
  278. i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
  279. POSTING_READ(SPRSURF(pipe));
  280. /* potentially re-enable LP watermarks */
  281. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  282. intel_update_watermarks(dev);
  283. }
  284. static void
  285. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  286. {
  287. struct drm_device *dev = plane->dev;
  288. struct drm_i915_private *dev_priv = dev->dev_private;
  289. struct intel_plane *intel_plane = to_intel_plane(plane);
  290. int pipe = intel_plane->pipe;
  291. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  292. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  293. /* Can't leave the scaler enabled... */
  294. if (intel_plane->can_scale)
  295. I915_WRITE(SPRSCALE(pipe), 0);
  296. /* Activate double buffered register update */
  297. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  298. POSTING_READ(SPRSURF(pipe));
  299. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  300. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  301. /* potentially re-enable LP watermarks */
  302. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  303. intel_update_watermarks(dev);
  304. }
  305. static int
  306. ivb_update_colorkey(struct drm_plane *plane,
  307. struct drm_intel_sprite_colorkey *key)
  308. {
  309. struct drm_device *dev = plane->dev;
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct intel_plane *intel_plane;
  312. u32 sprctl;
  313. int ret = 0;
  314. intel_plane = to_intel_plane(plane);
  315. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  316. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  317. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  318. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  319. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  320. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  321. sprctl |= SPRITE_DEST_KEY;
  322. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  323. sprctl |= SPRITE_SOURCE_KEY;
  324. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  325. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  326. return ret;
  327. }
  328. static void
  329. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  330. {
  331. struct drm_device *dev = plane->dev;
  332. struct drm_i915_private *dev_priv = dev->dev_private;
  333. struct intel_plane *intel_plane;
  334. u32 sprctl;
  335. intel_plane = to_intel_plane(plane);
  336. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  337. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  338. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  339. key->flags = 0;
  340. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  341. if (sprctl & SPRITE_DEST_KEY)
  342. key->flags = I915_SET_COLORKEY_DESTINATION;
  343. else if (sprctl & SPRITE_SOURCE_KEY)
  344. key->flags = I915_SET_COLORKEY_SOURCE;
  345. else
  346. key->flags = I915_SET_COLORKEY_NONE;
  347. }
  348. static void
  349. ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  350. struct drm_framebuffer *fb,
  351. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  352. unsigned int crtc_w, unsigned int crtc_h,
  353. uint32_t x, uint32_t y,
  354. uint32_t src_w, uint32_t src_h)
  355. {
  356. struct drm_device *dev = plane->dev;
  357. struct drm_i915_private *dev_priv = dev->dev_private;
  358. struct intel_plane *intel_plane = to_intel_plane(plane);
  359. int pipe = intel_plane->pipe;
  360. unsigned long dvssurf_offset, linear_offset;
  361. u32 dvscntr, dvsscale;
  362. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  363. dvscntr = I915_READ(DVSCNTR(pipe));
  364. /* Mask out pixel format bits in case we change it */
  365. dvscntr &= ~DVS_PIXFORMAT_MASK;
  366. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  367. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  368. dvscntr &= ~DVS_TILED;
  369. switch (fb->pixel_format) {
  370. case DRM_FORMAT_XBGR8888:
  371. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  372. break;
  373. case DRM_FORMAT_XRGB8888:
  374. dvscntr |= DVS_FORMAT_RGBX888;
  375. break;
  376. case DRM_FORMAT_YUYV:
  377. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  378. break;
  379. case DRM_FORMAT_YVYU:
  380. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  381. break;
  382. case DRM_FORMAT_UYVY:
  383. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  384. break;
  385. case DRM_FORMAT_VYUY:
  386. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  387. break;
  388. default:
  389. BUG();
  390. }
  391. if (obj->tiling_mode != I915_TILING_NONE)
  392. dvscntr |= DVS_TILED;
  393. if (IS_GEN6(dev))
  394. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  395. dvscntr |= DVS_ENABLE;
  396. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  397. src_w != crtc_w || src_h != crtc_h);
  398. /* Sizes are 0 based */
  399. src_w--;
  400. src_h--;
  401. crtc_w--;
  402. crtc_h--;
  403. dvsscale = 0;
  404. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  405. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  406. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  407. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  408. linear_offset = y * fb->pitches[0] + x * pixel_size;
  409. dvssurf_offset =
  410. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  411. pixel_size, fb->pitches[0]);
  412. linear_offset -= dvssurf_offset;
  413. if (obj->tiling_mode != I915_TILING_NONE)
  414. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  415. else
  416. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  417. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  418. I915_WRITE(DVSSCALE(pipe), dvsscale);
  419. I915_WRITE(DVSCNTR(pipe), dvscntr);
  420. I915_MODIFY_DISPBASE(DVSSURF(pipe),
  421. i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
  422. POSTING_READ(DVSSURF(pipe));
  423. }
  424. static void
  425. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  426. {
  427. struct drm_device *dev = plane->dev;
  428. struct drm_i915_private *dev_priv = dev->dev_private;
  429. struct intel_plane *intel_plane = to_intel_plane(plane);
  430. int pipe = intel_plane->pipe;
  431. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  432. /* Disable the scaler */
  433. I915_WRITE(DVSSCALE(pipe), 0);
  434. /* Flush double buffered register updates */
  435. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  436. POSTING_READ(DVSSURF(pipe));
  437. }
  438. static void
  439. intel_enable_primary(struct drm_crtc *crtc)
  440. {
  441. struct drm_device *dev = crtc->dev;
  442. struct drm_i915_private *dev_priv = dev->dev_private;
  443. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  444. int reg = DSPCNTR(intel_crtc->plane);
  445. if (!intel_crtc->primary_disabled)
  446. return;
  447. intel_crtc->primary_disabled = false;
  448. intel_update_fbc(dev);
  449. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  450. }
  451. static void
  452. intel_disable_primary(struct drm_crtc *crtc)
  453. {
  454. struct drm_device *dev = crtc->dev;
  455. struct drm_i915_private *dev_priv = dev->dev_private;
  456. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  457. int reg = DSPCNTR(intel_crtc->plane);
  458. if (intel_crtc->primary_disabled)
  459. return;
  460. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  461. intel_crtc->primary_disabled = true;
  462. intel_update_fbc(dev);
  463. }
  464. static int
  465. ilk_update_colorkey(struct drm_plane *plane,
  466. struct drm_intel_sprite_colorkey *key)
  467. {
  468. struct drm_device *dev = plane->dev;
  469. struct drm_i915_private *dev_priv = dev->dev_private;
  470. struct intel_plane *intel_plane;
  471. u32 dvscntr;
  472. int ret = 0;
  473. intel_plane = to_intel_plane(plane);
  474. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  475. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  476. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  477. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  478. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  479. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  480. dvscntr |= DVS_DEST_KEY;
  481. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  482. dvscntr |= DVS_SOURCE_KEY;
  483. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  484. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  485. return ret;
  486. }
  487. static void
  488. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  489. {
  490. struct drm_device *dev = plane->dev;
  491. struct drm_i915_private *dev_priv = dev->dev_private;
  492. struct intel_plane *intel_plane;
  493. u32 dvscntr;
  494. intel_plane = to_intel_plane(plane);
  495. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  496. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  497. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  498. key->flags = 0;
  499. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  500. if (dvscntr & DVS_DEST_KEY)
  501. key->flags = I915_SET_COLORKEY_DESTINATION;
  502. else if (dvscntr & DVS_SOURCE_KEY)
  503. key->flags = I915_SET_COLORKEY_SOURCE;
  504. else
  505. key->flags = I915_SET_COLORKEY_NONE;
  506. }
  507. static bool
  508. format_is_yuv(uint32_t format)
  509. {
  510. switch (format) {
  511. case DRM_FORMAT_YUYV:
  512. case DRM_FORMAT_UYVY:
  513. case DRM_FORMAT_VYUY:
  514. case DRM_FORMAT_YVYU:
  515. return true;
  516. default:
  517. return false;
  518. }
  519. }
  520. static int
  521. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  522. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  523. unsigned int crtc_w, unsigned int crtc_h,
  524. uint32_t src_x, uint32_t src_y,
  525. uint32_t src_w, uint32_t src_h)
  526. {
  527. struct drm_device *dev = plane->dev;
  528. struct drm_i915_private *dev_priv = dev->dev_private;
  529. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  530. struct intel_plane *intel_plane = to_intel_plane(plane);
  531. struct intel_framebuffer *intel_fb;
  532. struct drm_i915_gem_object *obj, *old_obj;
  533. int pipe = intel_plane->pipe;
  534. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  535. pipe);
  536. int ret = 0;
  537. bool disable_primary = false;
  538. bool visible;
  539. int hscale, vscale;
  540. int max_scale, min_scale;
  541. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  542. struct drm_rect src = {
  543. /* sample coordinates in 16.16 fixed point */
  544. .x1 = src_x,
  545. .x2 = src_x + src_w,
  546. .y1 = src_y,
  547. .y2 = src_y + src_h,
  548. };
  549. struct drm_rect dst = {
  550. /* integer pixels */
  551. .x1 = crtc_x,
  552. .x2 = crtc_x + crtc_w,
  553. .y1 = crtc_y,
  554. .y2 = crtc_y + crtc_h,
  555. };
  556. const struct drm_rect clip = {
  557. .x2 = crtc->mode.hdisplay,
  558. .y2 = crtc->mode.vdisplay,
  559. };
  560. intel_fb = to_intel_framebuffer(fb);
  561. obj = intel_fb->obj;
  562. old_obj = intel_plane->obj;
  563. intel_plane->crtc_x = crtc_x;
  564. intel_plane->crtc_y = crtc_y;
  565. intel_plane->crtc_w = crtc_w;
  566. intel_plane->crtc_h = crtc_h;
  567. intel_plane->src_x = src_x;
  568. intel_plane->src_y = src_y;
  569. intel_plane->src_w = src_w;
  570. intel_plane->src_h = src_h;
  571. /* Pipe must be running... */
  572. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE)) {
  573. DRM_DEBUG_KMS("Pipe disabled\n");
  574. return -EINVAL;
  575. }
  576. /* Don't modify another pipe's plane */
  577. if (intel_plane->pipe != intel_crtc->pipe) {
  578. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  579. return -EINVAL;
  580. }
  581. /* FIXME check all gen limits */
  582. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  583. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  584. return -EINVAL;
  585. }
  586. /* Sprite planes can be linear or x-tiled surfaces */
  587. switch (obj->tiling_mode) {
  588. case I915_TILING_NONE:
  589. case I915_TILING_X:
  590. break;
  591. default:
  592. DRM_DEBUG_KMS("Unsupported tiling mode\n");
  593. return -EINVAL;
  594. }
  595. /*
  596. * FIXME the following code does a bunch of fuzzy adjustments to the
  597. * coordinates and sizes. We probably need some way to decide whether
  598. * more strict checking should be done instead.
  599. */
  600. max_scale = intel_plane->max_downscale << 16;
  601. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  602. hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
  603. BUG_ON(hscale < 0);
  604. vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
  605. BUG_ON(vscale < 0);
  606. visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
  607. crtc_x = dst.x1;
  608. crtc_y = dst.y1;
  609. crtc_w = drm_rect_width(&dst);
  610. crtc_h = drm_rect_height(&dst);
  611. if (visible) {
  612. /* check again in case clipping clamped the results */
  613. hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
  614. if (hscale < 0) {
  615. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  616. drm_rect_debug_print(&src, true);
  617. drm_rect_debug_print(&dst, false);
  618. return hscale;
  619. }
  620. vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
  621. if (vscale < 0) {
  622. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  623. drm_rect_debug_print(&src, true);
  624. drm_rect_debug_print(&dst, false);
  625. return vscale;
  626. }
  627. /* Make the source viewport size an exact multiple of the scaling factors. */
  628. drm_rect_adjust_size(&src,
  629. drm_rect_width(&dst) * hscale - drm_rect_width(&src),
  630. drm_rect_height(&dst) * vscale - drm_rect_height(&src));
  631. /* sanity check to make sure the src viewport wasn't enlarged */
  632. WARN_ON(src.x1 < (int) src_x ||
  633. src.y1 < (int) src_y ||
  634. src.x2 > (int) (src_x + src_w) ||
  635. src.y2 > (int) (src_y + src_h));
  636. /*
  637. * Hardware doesn't handle subpixel coordinates.
  638. * Adjust to (macro)pixel boundary, but be careful not to
  639. * increase the source viewport size, because that could
  640. * push the downscaling factor out of bounds.
  641. */
  642. src_x = src.x1 >> 16;
  643. src_w = drm_rect_width(&src) >> 16;
  644. src_y = src.y1 >> 16;
  645. src_h = drm_rect_height(&src) >> 16;
  646. if (format_is_yuv(fb->pixel_format)) {
  647. src_x &= ~1;
  648. src_w &= ~1;
  649. /*
  650. * Must keep src and dst the
  651. * same if we can't scale.
  652. */
  653. if (!intel_plane->can_scale)
  654. crtc_w &= ~1;
  655. if (crtc_w == 0)
  656. visible = false;
  657. }
  658. }
  659. /* Check size restrictions when scaling */
  660. if (visible && (src_w != crtc_w || src_h != crtc_h)) {
  661. unsigned int width_bytes;
  662. WARN_ON(!intel_plane->can_scale);
  663. /* FIXME interlacing min height is 6 */
  664. if (crtc_w < 3 || crtc_h < 3)
  665. visible = false;
  666. if (src_w < 3 || src_h < 3)
  667. visible = false;
  668. width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
  669. if (src_w > 2048 || src_h > 2048 ||
  670. width_bytes > 4096 || fb->pitches[0] > 4096) {
  671. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  672. return -EINVAL;
  673. }
  674. }
  675. dst.x1 = crtc_x;
  676. dst.x2 = crtc_x + crtc_w;
  677. dst.y1 = crtc_y;
  678. dst.y2 = crtc_y + crtc_h;
  679. /*
  680. * If the sprite is completely covering the primary plane,
  681. * we can disable the primary and save power.
  682. */
  683. disable_primary = drm_rect_equals(&dst, &clip);
  684. WARN_ON(disable_primary && !visible);
  685. mutex_lock(&dev->struct_mutex);
  686. /* Note that this will apply the VT-d workaround for scanouts,
  687. * which is more restrictive than required for sprites. (The
  688. * primary plane requires 256KiB alignment with 64 PTE padding,
  689. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  690. */
  691. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  692. if (ret)
  693. goto out_unlock;
  694. intel_plane->obj = obj;
  695. /*
  696. * Be sure to re-enable the primary before the sprite is no longer
  697. * covering it fully.
  698. */
  699. if (!disable_primary)
  700. intel_enable_primary(crtc);
  701. if (visible)
  702. intel_plane->update_plane(plane, crtc, fb, obj,
  703. crtc_x, crtc_y, crtc_w, crtc_h,
  704. src_x, src_y, src_w, src_h);
  705. else
  706. intel_plane->disable_plane(plane, crtc);
  707. if (disable_primary)
  708. intel_disable_primary(crtc);
  709. /* Unpin old obj after new one is active to avoid ugliness */
  710. if (old_obj) {
  711. /*
  712. * It's fairly common to simply update the position of
  713. * an existing object. In that case, we don't need to
  714. * wait for vblank to avoid ugliness, we only need to
  715. * do the pin & ref bookkeeping.
  716. */
  717. if (old_obj != obj) {
  718. mutex_unlock(&dev->struct_mutex);
  719. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  720. mutex_lock(&dev->struct_mutex);
  721. }
  722. intel_unpin_fb_obj(old_obj);
  723. }
  724. out_unlock:
  725. mutex_unlock(&dev->struct_mutex);
  726. return ret;
  727. }
  728. static int
  729. intel_disable_plane(struct drm_plane *plane)
  730. {
  731. struct drm_device *dev = plane->dev;
  732. struct intel_plane *intel_plane = to_intel_plane(plane);
  733. int ret = 0;
  734. if (!plane->fb)
  735. return 0;
  736. if (WARN_ON(!plane->crtc))
  737. return -EINVAL;
  738. intel_enable_primary(plane->crtc);
  739. intel_plane->disable_plane(plane, plane->crtc);
  740. if (!intel_plane->obj)
  741. goto out;
  742. intel_wait_for_vblank(dev, intel_plane->pipe);
  743. mutex_lock(&dev->struct_mutex);
  744. intel_unpin_fb_obj(intel_plane->obj);
  745. intel_plane->obj = NULL;
  746. mutex_unlock(&dev->struct_mutex);
  747. out:
  748. return ret;
  749. }
  750. static void intel_destroy_plane(struct drm_plane *plane)
  751. {
  752. struct intel_plane *intel_plane = to_intel_plane(plane);
  753. intel_disable_plane(plane);
  754. drm_plane_cleanup(plane);
  755. kfree(intel_plane);
  756. }
  757. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  758. struct drm_file *file_priv)
  759. {
  760. struct drm_intel_sprite_colorkey *set = data;
  761. struct drm_mode_object *obj;
  762. struct drm_plane *plane;
  763. struct intel_plane *intel_plane;
  764. int ret = 0;
  765. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  766. return -ENODEV;
  767. /* Make sure we don't try to enable both src & dest simultaneously */
  768. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  769. return -EINVAL;
  770. drm_modeset_lock_all(dev);
  771. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  772. if (!obj) {
  773. ret = -EINVAL;
  774. goto out_unlock;
  775. }
  776. plane = obj_to_plane(obj);
  777. intel_plane = to_intel_plane(plane);
  778. ret = intel_plane->update_colorkey(plane, set);
  779. out_unlock:
  780. drm_modeset_unlock_all(dev);
  781. return ret;
  782. }
  783. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  784. struct drm_file *file_priv)
  785. {
  786. struct drm_intel_sprite_colorkey *get = data;
  787. struct drm_mode_object *obj;
  788. struct drm_plane *plane;
  789. struct intel_plane *intel_plane;
  790. int ret = 0;
  791. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  792. return -ENODEV;
  793. drm_modeset_lock_all(dev);
  794. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  795. if (!obj) {
  796. ret = -EINVAL;
  797. goto out_unlock;
  798. }
  799. plane = obj_to_plane(obj);
  800. intel_plane = to_intel_plane(plane);
  801. intel_plane->get_colorkey(plane, get);
  802. out_unlock:
  803. drm_modeset_unlock_all(dev);
  804. return ret;
  805. }
  806. void intel_plane_restore(struct drm_plane *plane)
  807. {
  808. struct intel_plane *intel_plane = to_intel_plane(plane);
  809. if (!plane->crtc || !plane->fb)
  810. return;
  811. intel_update_plane(plane, plane->crtc, plane->fb,
  812. intel_plane->crtc_x, intel_plane->crtc_y,
  813. intel_plane->crtc_w, intel_plane->crtc_h,
  814. intel_plane->src_x, intel_plane->src_y,
  815. intel_plane->src_w, intel_plane->src_h);
  816. }
  817. void intel_plane_disable(struct drm_plane *plane)
  818. {
  819. if (!plane->crtc || !plane->fb)
  820. return;
  821. intel_disable_plane(plane);
  822. }
  823. static const struct drm_plane_funcs intel_plane_funcs = {
  824. .update_plane = intel_update_plane,
  825. .disable_plane = intel_disable_plane,
  826. .destroy = intel_destroy_plane,
  827. };
  828. static uint32_t ilk_plane_formats[] = {
  829. DRM_FORMAT_XRGB8888,
  830. DRM_FORMAT_YUYV,
  831. DRM_FORMAT_YVYU,
  832. DRM_FORMAT_UYVY,
  833. DRM_FORMAT_VYUY,
  834. };
  835. static uint32_t snb_plane_formats[] = {
  836. DRM_FORMAT_XBGR8888,
  837. DRM_FORMAT_XRGB8888,
  838. DRM_FORMAT_YUYV,
  839. DRM_FORMAT_YVYU,
  840. DRM_FORMAT_UYVY,
  841. DRM_FORMAT_VYUY,
  842. };
  843. static uint32_t vlv_plane_formats[] = {
  844. DRM_FORMAT_RGB565,
  845. DRM_FORMAT_ABGR8888,
  846. DRM_FORMAT_ARGB8888,
  847. DRM_FORMAT_XBGR8888,
  848. DRM_FORMAT_XRGB8888,
  849. DRM_FORMAT_XBGR2101010,
  850. DRM_FORMAT_ABGR2101010,
  851. DRM_FORMAT_YUYV,
  852. DRM_FORMAT_YVYU,
  853. DRM_FORMAT_UYVY,
  854. DRM_FORMAT_VYUY,
  855. };
  856. int
  857. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  858. {
  859. struct intel_plane *intel_plane;
  860. unsigned long possible_crtcs;
  861. const uint32_t *plane_formats;
  862. int num_plane_formats;
  863. int ret;
  864. if (INTEL_INFO(dev)->gen < 5)
  865. return -ENODEV;
  866. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  867. if (!intel_plane)
  868. return -ENOMEM;
  869. switch (INTEL_INFO(dev)->gen) {
  870. case 5:
  871. case 6:
  872. intel_plane->can_scale = true;
  873. intel_plane->max_downscale = 16;
  874. intel_plane->update_plane = ilk_update_plane;
  875. intel_plane->disable_plane = ilk_disable_plane;
  876. intel_plane->update_colorkey = ilk_update_colorkey;
  877. intel_plane->get_colorkey = ilk_get_colorkey;
  878. if (IS_GEN6(dev)) {
  879. plane_formats = snb_plane_formats;
  880. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  881. } else {
  882. plane_formats = ilk_plane_formats;
  883. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  884. }
  885. break;
  886. case 7:
  887. if (IS_IVYBRIDGE(dev)) {
  888. intel_plane->can_scale = true;
  889. intel_plane->max_downscale = 2;
  890. } else {
  891. intel_plane->can_scale = false;
  892. intel_plane->max_downscale = 1;
  893. }
  894. if (IS_VALLEYVIEW(dev)) {
  895. intel_plane->update_plane = vlv_update_plane;
  896. intel_plane->disable_plane = vlv_disable_plane;
  897. intel_plane->update_colorkey = vlv_update_colorkey;
  898. intel_plane->get_colorkey = vlv_get_colorkey;
  899. plane_formats = vlv_plane_formats;
  900. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  901. } else {
  902. intel_plane->update_plane = ivb_update_plane;
  903. intel_plane->disable_plane = ivb_disable_plane;
  904. intel_plane->update_colorkey = ivb_update_colorkey;
  905. intel_plane->get_colorkey = ivb_get_colorkey;
  906. plane_formats = snb_plane_formats;
  907. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  908. }
  909. break;
  910. default:
  911. kfree(intel_plane);
  912. return -ENODEV;
  913. }
  914. intel_plane->pipe = pipe;
  915. intel_plane->plane = plane;
  916. possible_crtcs = (1 << pipe);
  917. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  918. &intel_plane_funcs,
  919. plane_formats, num_plane_formats,
  920. false);
  921. if (ret)
  922. kfree(intel_plane);
  923. return ret;
  924. }