r600_cs.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "r600d.h"
  31. #include "avivod.h"
  32. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  33. struct radeon_cs_reloc **cs_reloc);
  34. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  35. struct radeon_cs_reloc **cs_reloc);
  36. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  37. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  38. /**
  39. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  40. * @parser: parser structure holding parsing context.
  41. * @pkt: where to store packet informations
  42. *
  43. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  44. * if packet is bigger than remaining ib size. or if packets is unknown.
  45. **/
  46. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  47. struct radeon_cs_packet *pkt,
  48. unsigned idx)
  49. {
  50. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  51. uint32_t header;
  52. if (idx >= ib_chunk->length_dw) {
  53. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  54. idx, ib_chunk->length_dw);
  55. return -EINVAL;
  56. }
  57. header = radeon_get_ib_value(p, idx);
  58. pkt->idx = idx;
  59. pkt->type = CP_PACKET_GET_TYPE(header);
  60. pkt->count = CP_PACKET_GET_COUNT(header);
  61. pkt->one_reg_wr = 0;
  62. switch (pkt->type) {
  63. case PACKET_TYPE0:
  64. pkt->reg = CP_PACKET0_GET_REG(header);
  65. break;
  66. case PACKET_TYPE3:
  67. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  68. break;
  69. case PACKET_TYPE2:
  70. pkt->count = -1;
  71. break;
  72. default:
  73. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  74. return -EINVAL;
  75. }
  76. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  77. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  78. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  79. return -EINVAL;
  80. }
  81. return 0;
  82. }
  83. /**
  84. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  85. * @parser: parser structure holding parsing context.
  86. * @data: pointer to relocation data
  87. * @offset_start: starting offset
  88. * @offset_mask: offset mask (to align start offset on)
  89. * @reloc: reloc informations
  90. *
  91. * Check next packet is relocation packet3, do bo validation and compute
  92. * GPU offset using the provided start.
  93. **/
  94. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  95. struct radeon_cs_reloc **cs_reloc)
  96. {
  97. struct radeon_cs_chunk *relocs_chunk;
  98. struct radeon_cs_packet p3reloc;
  99. unsigned idx;
  100. int r;
  101. if (p->chunk_relocs_idx == -1) {
  102. DRM_ERROR("No relocation chunk !\n");
  103. return -EINVAL;
  104. }
  105. *cs_reloc = NULL;
  106. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  107. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  108. if (r) {
  109. return r;
  110. }
  111. p->idx += p3reloc.count + 2;
  112. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  113. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  114. p3reloc.idx);
  115. return -EINVAL;
  116. }
  117. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  118. if (idx >= relocs_chunk->length_dw) {
  119. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  120. idx, relocs_chunk->length_dw);
  121. return -EINVAL;
  122. }
  123. /* FIXME: we assume reloc size is 4 dwords */
  124. *cs_reloc = p->relocs_ptr[(idx / 4)];
  125. return 0;
  126. }
  127. /**
  128. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  129. * @parser: parser structure holding parsing context.
  130. * @data: pointer to relocation data
  131. * @offset_start: starting offset
  132. * @offset_mask: offset mask (to align start offset on)
  133. * @reloc: reloc informations
  134. *
  135. * Check next packet is relocation packet3, do bo validation and compute
  136. * GPU offset using the provided start.
  137. **/
  138. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  139. struct radeon_cs_reloc **cs_reloc)
  140. {
  141. struct radeon_cs_chunk *relocs_chunk;
  142. struct radeon_cs_packet p3reloc;
  143. unsigned idx;
  144. int r;
  145. if (p->chunk_relocs_idx == -1) {
  146. DRM_ERROR("No relocation chunk !\n");
  147. return -EINVAL;
  148. }
  149. *cs_reloc = NULL;
  150. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  151. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  152. if (r) {
  153. return r;
  154. }
  155. p->idx += p3reloc.count + 2;
  156. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  157. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  158. p3reloc.idx);
  159. return -EINVAL;
  160. }
  161. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  162. if (idx >= relocs_chunk->length_dw) {
  163. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  164. idx, relocs_chunk->length_dw);
  165. return -EINVAL;
  166. }
  167. *cs_reloc = &p->relocs[0];
  168. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  169. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  170. return 0;
  171. }
  172. static int r600_packet0_check(struct radeon_cs_parser *p,
  173. struct radeon_cs_packet *pkt,
  174. unsigned idx, unsigned reg)
  175. {
  176. switch (reg) {
  177. case AVIVO_D1MODE_VLINE_START_END:
  178. case AVIVO_D2MODE_VLINE_START_END:
  179. break;
  180. default:
  181. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  182. reg, idx);
  183. return -EINVAL;
  184. }
  185. return 0;
  186. }
  187. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  188. struct radeon_cs_packet *pkt)
  189. {
  190. unsigned reg, i;
  191. unsigned idx;
  192. int r;
  193. idx = pkt->idx + 1;
  194. reg = pkt->reg;
  195. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  196. r = r600_packet0_check(p, pkt, idx, reg);
  197. if (r) {
  198. return r;
  199. }
  200. }
  201. return 0;
  202. }
  203. static int r600_packet3_check(struct radeon_cs_parser *p,
  204. struct radeon_cs_packet *pkt)
  205. {
  206. struct radeon_cs_reloc *reloc;
  207. volatile u32 *ib;
  208. unsigned idx;
  209. unsigned i;
  210. unsigned start_reg, end_reg, reg;
  211. int r;
  212. u32 idx_value;
  213. ib = p->ib->ptr;
  214. idx = pkt->idx + 1;
  215. idx_value = radeon_get_ib_value(p, idx);
  216. switch (pkt->opcode) {
  217. case PACKET3_START_3D_CMDBUF:
  218. if (p->family >= CHIP_RV770 || pkt->count) {
  219. DRM_ERROR("bad START_3D\n");
  220. return -EINVAL;
  221. }
  222. break;
  223. case PACKET3_CONTEXT_CONTROL:
  224. if (pkt->count != 1) {
  225. DRM_ERROR("bad CONTEXT_CONTROL\n");
  226. return -EINVAL;
  227. }
  228. break;
  229. case PACKET3_INDEX_TYPE:
  230. case PACKET3_NUM_INSTANCES:
  231. if (pkt->count) {
  232. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  233. return -EINVAL;
  234. }
  235. break;
  236. case PACKET3_DRAW_INDEX:
  237. if (pkt->count != 3) {
  238. DRM_ERROR("bad DRAW_INDEX\n");
  239. return -EINVAL;
  240. }
  241. r = r600_cs_packet_next_reloc(p, &reloc);
  242. if (r) {
  243. DRM_ERROR("bad DRAW_INDEX\n");
  244. return -EINVAL;
  245. }
  246. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  247. ib[idx+1] = upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  248. break;
  249. case PACKET3_DRAW_INDEX_AUTO:
  250. if (pkt->count != 1) {
  251. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  252. return -EINVAL;
  253. }
  254. break;
  255. case PACKET3_DRAW_INDEX_IMMD_BE:
  256. case PACKET3_DRAW_INDEX_IMMD:
  257. if (pkt->count < 2) {
  258. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  259. return -EINVAL;
  260. }
  261. break;
  262. case PACKET3_WAIT_REG_MEM:
  263. if (pkt->count != 5) {
  264. DRM_ERROR("bad WAIT_REG_MEM\n");
  265. return -EINVAL;
  266. }
  267. /* bit 4 is reg (0) or mem (1) */
  268. if (idx_value & 0x10) {
  269. r = r600_cs_packet_next_reloc(p, &reloc);
  270. if (r) {
  271. DRM_ERROR("bad WAIT_REG_MEM\n");
  272. return -EINVAL;
  273. }
  274. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  275. ib[idx+2] = upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  276. }
  277. break;
  278. case PACKET3_SURFACE_SYNC:
  279. if (pkt->count != 3) {
  280. DRM_ERROR("bad SURFACE_SYNC\n");
  281. return -EINVAL;
  282. }
  283. /* 0xffffffff/0x0 is flush all cache flag */
  284. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  285. radeon_get_ib_value(p, idx + 2) != 0) {
  286. r = r600_cs_packet_next_reloc(p, &reloc);
  287. if (r) {
  288. DRM_ERROR("bad SURFACE_SYNC\n");
  289. return -EINVAL;
  290. }
  291. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  292. }
  293. break;
  294. case PACKET3_EVENT_WRITE:
  295. if (pkt->count != 2 && pkt->count != 0) {
  296. DRM_ERROR("bad EVENT_WRITE\n");
  297. return -EINVAL;
  298. }
  299. if (pkt->count) {
  300. r = r600_cs_packet_next_reloc(p, &reloc);
  301. if (r) {
  302. DRM_ERROR("bad EVENT_WRITE\n");
  303. return -EINVAL;
  304. }
  305. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  306. ib[idx+2] |= upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  307. }
  308. break;
  309. case PACKET3_EVENT_WRITE_EOP:
  310. if (pkt->count != 4) {
  311. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  312. return -EINVAL;
  313. }
  314. r = r600_cs_packet_next_reloc(p, &reloc);
  315. if (r) {
  316. DRM_ERROR("bad EVENT_WRITE\n");
  317. return -EINVAL;
  318. }
  319. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  320. ib[idx+2] |= upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  321. break;
  322. case PACKET3_SET_CONFIG_REG:
  323. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  324. end_reg = 4 * pkt->count + start_reg - 4;
  325. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  326. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  327. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  328. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  329. return -EINVAL;
  330. }
  331. for (i = 0; i < pkt->count; i++) {
  332. reg = start_reg + (4 * i);
  333. switch (reg) {
  334. case CP_COHER_BASE:
  335. /* use PACKET3_SURFACE_SYNC */
  336. return -EINVAL;
  337. default:
  338. break;
  339. }
  340. }
  341. break;
  342. case PACKET3_SET_CONTEXT_REG:
  343. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  344. end_reg = 4 * pkt->count + start_reg - 4;
  345. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  346. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  347. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  348. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  349. return -EINVAL;
  350. }
  351. for (i = 0; i < pkt->count; i++) {
  352. reg = start_reg + (4 * i);
  353. switch (reg) {
  354. case DB_DEPTH_BASE:
  355. case CB_COLOR0_BASE:
  356. case CB_COLOR1_BASE:
  357. case CB_COLOR2_BASE:
  358. case CB_COLOR3_BASE:
  359. case CB_COLOR4_BASE:
  360. case CB_COLOR5_BASE:
  361. case CB_COLOR6_BASE:
  362. case CB_COLOR7_BASE:
  363. case SQ_PGM_START_FS:
  364. case SQ_PGM_START_ES:
  365. case SQ_PGM_START_VS:
  366. case SQ_PGM_START_GS:
  367. case SQ_PGM_START_PS:
  368. r = r600_cs_packet_next_reloc(p, &reloc);
  369. if (r) {
  370. DRM_ERROR("bad SET_CONTEXT_REG "
  371. "0x%04X\n", reg);
  372. return -EINVAL;
  373. }
  374. ib[idx+1+i] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  375. break;
  376. case VGT_DMA_BASE:
  377. case VGT_DMA_BASE_HI:
  378. /* These should be handled by DRAW_INDEX packet 3 */
  379. case VGT_STRMOUT_BASE_OFFSET_0:
  380. case VGT_STRMOUT_BASE_OFFSET_1:
  381. case VGT_STRMOUT_BASE_OFFSET_2:
  382. case VGT_STRMOUT_BASE_OFFSET_3:
  383. case VGT_STRMOUT_BASE_OFFSET_HI_0:
  384. case VGT_STRMOUT_BASE_OFFSET_HI_1:
  385. case VGT_STRMOUT_BASE_OFFSET_HI_2:
  386. case VGT_STRMOUT_BASE_OFFSET_HI_3:
  387. case VGT_STRMOUT_BUFFER_BASE_0:
  388. case VGT_STRMOUT_BUFFER_BASE_1:
  389. case VGT_STRMOUT_BUFFER_BASE_2:
  390. case VGT_STRMOUT_BUFFER_BASE_3:
  391. case VGT_STRMOUT_BUFFER_OFFSET_0:
  392. case VGT_STRMOUT_BUFFER_OFFSET_1:
  393. case VGT_STRMOUT_BUFFER_OFFSET_2:
  394. case VGT_STRMOUT_BUFFER_OFFSET_3:
  395. /* These should be handled by STRMOUT_BUFFER packet 3 */
  396. DRM_ERROR("bad context reg: 0x%08x\n", reg);
  397. return -EINVAL;
  398. default:
  399. break;
  400. }
  401. }
  402. break;
  403. case PACKET3_SET_RESOURCE:
  404. if (pkt->count % 7) {
  405. DRM_ERROR("bad SET_RESOURCE\n");
  406. return -EINVAL;
  407. }
  408. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  409. end_reg = 4 * pkt->count + start_reg - 4;
  410. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  411. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  412. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  413. DRM_ERROR("bad SET_RESOURCE\n");
  414. return -EINVAL;
  415. }
  416. for (i = 0; i < (pkt->count / 7); i++) {
  417. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  418. case SQ_TEX_VTX_VALID_TEXTURE:
  419. /* tex base */
  420. r = r600_cs_packet_next_reloc(p, &reloc);
  421. if (r) {
  422. DRM_ERROR("bad SET_RESOURCE\n");
  423. return -EINVAL;
  424. }
  425. ib[idx+1+(i*7)+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  426. /* tex mip base */
  427. r = r600_cs_packet_next_reloc(p, &reloc);
  428. if (r) {
  429. DRM_ERROR("bad SET_RESOURCE\n");
  430. return -EINVAL;
  431. }
  432. ib[idx+1+(i*7)+3] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  433. break;
  434. case SQ_TEX_VTX_VALID_BUFFER:
  435. /* vtx base */
  436. r = r600_cs_packet_next_reloc(p, &reloc);
  437. if (r) {
  438. DRM_ERROR("bad SET_RESOURCE\n");
  439. return -EINVAL;
  440. }
  441. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  442. ib[idx+1+(i*7)+2] |= upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  443. break;
  444. case SQ_TEX_VTX_INVALID_TEXTURE:
  445. case SQ_TEX_VTX_INVALID_BUFFER:
  446. default:
  447. DRM_ERROR("bad SET_RESOURCE\n");
  448. return -EINVAL;
  449. }
  450. }
  451. break;
  452. case PACKET3_SET_ALU_CONST:
  453. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  454. end_reg = 4 * pkt->count + start_reg - 4;
  455. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  456. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  457. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  458. DRM_ERROR("bad SET_ALU_CONST\n");
  459. return -EINVAL;
  460. }
  461. break;
  462. case PACKET3_SET_BOOL_CONST:
  463. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  464. end_reg = 4 * pkt->count + start_reg - 4;
  465. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  466. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  467. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  468. DRM_ERROR("bad SET_BOOL_CONST\n");
  469. return -EINVAL;
  470. }
  471. break;
  472. case PACKET3_SET_LOOP_CONST:
  473. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  474. end_reg = 4 * pkt->count + start_reg - 4;
  475. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  476. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  477. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  478. DRM_ERROR("bad SET_LOOP_CONST\n");
  479. return -EINVAL;
  480. }
  481. break;
  482. case PACKET3_SET_CTL_CONST:
  483. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  484. end_reg = 4 * pkt->count + start_reg - 4;
  485. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  486. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  487. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  488. DRM_ERROR("bad SET_CTL_CONST\n");
  489. return -EINVAL;
  490. }
  491. break;
  492. case PACKET3_SET_SAMPLER:
  493. if (pkt->count % 3) {
  494. DRM_ERROR("bad SET_SAMPLER\n");
  495. return -EINVAL;
  496. }
  497. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  498. end_reg = 4 * pkt->count + start_reg - 4;
  499. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  500. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  501. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  502. DRM_ERROR("bad SET_SAMPLER\n");
  503. return -EINVAL;
  504. }
  505. break;
  506. case PACKET3_SURFACE_BASE_UPDATE:
  507. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  508. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  509. return -EINVAL;
  510. }
  511. if (pkt->count) {
  512. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  513. return -EINVAL;
  514. }
  515. break;
  516. case PACKET3_NOP:
  517. break;
  518. default:
  519. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  520. return -EINVAL;
  521. }
  522. return 0;
  523. }
  524. int r600_cs_parse(struct radeon_cs_parser *p)
  525. {
  526. struct radeon_cs_packet pkt;
  527. int r;
  528. do {
  529. r = r600_cs_packet_parse(p, &pkt, p->idx);
  530. if (r) {
  531. return r;
  532. }
  533. p->idx += pkt.count + 2;
  534. switch (pkt.type) {
  535. case PACKET_TYPE0:
  536. r = r600_cs_parse_packet0(p, &pkt);
  537. break;
  538. case PACKET_TYPE2:
  539. break;
  540. case PACKET_TYPE3:
  541. r = r600_packet3_check(p, &pkt);
  542. break;
  543. default:
  544. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  545. return -EINVAL;
  546. }
  547. if (r) {
  548. return r;
  549. }
  550. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  551. #if 0
  552. for (r = 0; r < p->ib->length_dw; r++) {
  553. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  554. mdelay(1);
  555. }
  556. #endif
  557. return 0;
  558. }
  559. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  560. {
  561. if (p->chunk_relocs_idx == -1) {
  562. return 0;
  563. }
  564. p->relocs = kcalloc(1, sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  565. if (p->relocs == NULL) {
  566. return -ENOMEM;
  567. }
  568. return 0;
  569. }
  570. /**
  571. * cs_parser_fini() - clean parser states
  572. * @parser: parser structure holding parsing context.
  573. * @error: error number
  574. *
  575. * If error is set than unvalidate buffer, otherwise just free memory
  576. * used by parsing context.
  577. **/
  578. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  579. {
  580. unsigned i;
  581. kfree(parser->relocs);
  582. for (i = 0; i < parser->nchunks; i++) {
  583. kfree(parser->chunks[i].kdata);
  584. }
  585. kfree(parser->chunks);
  586. kfree(parser->chunks_array);
  587. }
  588. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  589. unsigned family, u32 *ib, int *l)
  590. {
  591. struct radeon_cs_parser parser;
  592. struct radeon_cs_chunk *ib_chunk;
  593. struct radeon_ib fake_ib;
  594. int r;
  595. /* initialize parser */
  596. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  597. parser.filp = filp;
  598. parser.rdev = NULL;
  599. parser.family = family;
  600. parser.ib = &fake_ib;
  601. fake_ib.ptr = ib;
  602. r = radeon_cs_parser_init(&parser, data);
  603. if (r) {
  604. DRM_ERROR("Failed to initialize parser !\n");
  605. r600_cs_parser_fini(&parser, r);
  606. return r;
  607. }
  608. r = r600_cs_parser_relocs_legacy(&parser);
  609. if (r) {
  610. DRM_ERROR("Failed to parse relocation !\n");
  611. r600_cs_parser_fini(&parser, r);
  612. return r;
  613. }
  614. /* Copy the packet into the IB, the parser will read from the
  615. * input memory (cached) and write to the IB (which can be
  616. * uncached). */
  617. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  618. parser.ib->length_dw = ib_chunk->length_dw;
  619. *l = parser.ib->length_dw;
  620. r = r600_cs_parse(&parser);
  621. if (r) {
  622. DRM_ERROR("Invalid command stream !\n");
  623. r600_cs_parser_fini(&parser, r);
  624. return r;
  625. }
  626. r = radeon_cs_finish_pages(&parser);
  627. if (r) {
  628. DRM_ERROR("Invalid command stream !\n");
  629. r600_cs_parser_fini(&parser, r);
  630. return r;
  631. }
  632. r600_cs_parser_fini(&parser, r);
  633. return r;
  634. }
  635. void r600_cs_legacy_init(void)
  636. {
  637. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  638. }