8250_pci.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * init function returns:
  34. * > 0 - number of ports
  35. * = 0 - use board->num_ports
  36. * < 0 - error
  37. */
  38. struct pci_serial_quirk {
  39. u32 vendor;
  40. u32 device;
  41. u32 subvendor;
  42. u32 subdevice;
  43. int (*init)(struct pci_dev *dev);
  44. int (*setup)(struct serial_private *, struct pciserial_board *,
  45. struct uart_port *, int);
  46. void (*exit)(struct pci_dev *dev);
  47. };
  48. #define PCI_NUM_BAR_RESOURCES 6
  49. struct serial_private {
  50. struct pci_dev *dev;
  51. unsigned int nr;
  52. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  53. struct pci_serial_quirk *quirk;
  54. int line[0];
  55. };
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING "%s: %s\n"
  59. KERN_WARNING "Please send the output of lspci -vv, this\n"
  60. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. KERN_WARNING "manufacturer and name of serial board or\n"
  62. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * AFAVLAB uses a different mixture of BARs and offsets
  97. * Not that ugly ;) -- HW
  98. */
  99. static int
  100. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  101. struct uart_port *port, int idx)
  102. {
  103. unsigned int bar, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 4)
  106. bar += idx;
  107. else {
  108. bar = 4;
  109. offset += (idx - 4) * board->uart_offset;
  110. }
  111. return setup_port(priv, port, bar, offset, board->reg_shift);
  112. }
  113. /*
  114. * HP's Remote Management Console. The Diva chip came in several
  115. * different versions. N-class, L2000 and A500 have two Diva chips, each
  116. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  117. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  118. * one Diva chip, but it has been expanded to 5 UARTs.
  119. */
  120. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  121. {
  122. int rc = 0;
  123. switch (dev->subsystem_device) {
  124. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  125. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  126. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  127. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  128. rc = 3;
  129. break;
  130. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  131. rc = 2;
  132. break;
  133. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  134. rc = 4;
  135. break;
  136. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  137. rc = 1;
  138. break;
  139. }
  140. return rc;
  141. }
  142. /*
  143. * HP's Diva chip puts the 4th/5th serial port further out, and
  144. * some serial ports are supposed to be hidden on certain models.
  145. */
  146. static int
  147. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  148. struct uart_port *port, int idx)
  149. {
  150. unsigned int offset = board->first_offset;
  151. unsigned int bar = FL_GET_BASE(board->flags);
  152. switch (priv->dev->subsystem_device) {
  153. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  154. if (idx == 3)
  155. idx++;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  158. if (idx > 0)
  159. idx++;
  160. if (idx > 2)
  161. idx++;
  162. break;
  163. }
  164. if (idx > 2)
  165. offset = 0x18;
  166. offset += idx * board->uart_offset;
  167. return setup_port(priv, port, bar, offset, board->reg_shift);
  168. }
  169. /*
  170. * Added for EKF Intel i960 serial boards
  171. */
  172. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  173. {
  174. unsigned long oldval;
  175. if (!(dev->subsystem_device & 0x1000))
  176. return -ENODEV;
  177. /* is firmware started? */
  178. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  179. if (oldval == 0x00001000L) { /* RESET value */
  180. printk(KERN_DEBUG "Local i960 firmware missing");
  181. return -ENODEV;
  182. }
  183. return 0;
  184. }
  185. /*
  186. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  187. * that the card interrupt be explicitly enabled or disabled. This
  188. * seems to be mainly needed on card using the PLX which also use I/O
  189. * mapped memory.
  190. */
  191. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  192. {
  193. u8 irq_config;
  194. void __iomem *p;
  195. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  196. moan_device("no memory in bar 0", dev);
  197. return 0;
  198. }
  199. irq_config = 0x41;
  200. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  201. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS) {
  202. irq_config = 0x43;
  203. }
  204. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  205. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  206. /*
  207. * As the megawolf cards have the int pins active
  208. * high, and have 2 UART chips, both ints must be
  209. * enabled on the 9050. Also, the UARTS are set in
  210. * 16450 mode by default, so we have to enable the
  211. * 16C950 'enhanced' mode so that we can use the
  212. * deep FIFOs
  213. */
  214. irq_config = 0x5b;
  215. }
  216. /*
  217. * enable/disable interrupts
  218. */
  219. p = ioremap(pci_resource_start(dev, 0), 0x80);
  220. if (p == NULL)
  221. return -ENOMEM;
  222. writel(irq_config, p + 0x4c);
  223. /*
  224. * Read the register back to ensure that it took effect.
  225. */
  226. readl(p + 0x4c);
  227. iounmap(p);
  228. return 0;
  229. }
  230. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  231. {
  232. u8 __iomem *p;
  233. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  234. return;
  235. /*
  236. * disable interrupts
  237. */
  238. p = ioremap(pci_resource_start(dev, 0), 0x80);
  239. if (p != NULL) {
  240. writel(0, p + 0x4c);
  241. /*
  242. * Read the register back to ensure that it took effect.
  243. */
  244. readl(p + 0x4c);
  245. iounmap(p);
  246. }
  247. }
  248. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  249. static int
  250. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  251. struct uart_port *port, int idx)
  252. {
  253. unsigned int bar, offset = board->first_offset;
  254. bar = 0;
  255. if (idx < 4) {
  256. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  257. offset += idx * board->uart_offset;
  258. } else if (idx < 8) {
  259. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  260. offset += idx * board->uart_offset + 0xC00;
  261. } else /* we have only 8 ports on PMC-OCTALPRO */
  262. return 1;
  263. return setup_port(priv, port, bar, offset, board->reg_shift);
  264. }
  265. /*
  266. * This does initialization for PMC OCTALPRO cards:
  267. * maps the device memory, resets the UARTs (needed, bc
  268. * if the module is removed and inserted again, the card
  269. * is in the sleep mode) and enables global interrupt.
  270. */
  271. /* global control register offset for SBS PMC-OctalPro */
  272. #define OCT_REG_CR_OFF 0x500
  273. static int __devinit sbs_init(struct pci_dev *dev)
  274. {
  275. u8 __iomem *p;
  276. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  277. if (p == NULL)
  278. return -ENOMEM;
  279. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  280. writeb(0x10,p + OCT_REG_CR_OFF);
  281. udelay(50);
  282. writeb(0x0,p + OCT_REG_CR_OFF);
  283. /* Set bit-2 (INTENABLE) of Control Register */
  284. writeb(0x4, p + OCT_REG_CR_OFF);
  285. iounmap(p);
  286. return 0;
  287. }
  288. /*
  289. * Disables the global interrupt of PMC-OctalPro
  290. */
  291. static void __devexit sbs_exit(struct pci_dev *dev)
  292. {
  293. u8 __iomem *p;
  294. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  295. if (p != NULL) {
  296. writeb(0, p + OCT_REG_CR_OFF);
  297. }
  298. iounmap(p);
  299. }
  300. /*
  301. * SIIG serial cards have an PCI interface chip which also controls
  302. * the UART clocking frequency. Each UART can be clocked independently
  303. * (except cards equiped with 4 UARTs) and initial clocking settings
  304. * are stored in the EEPROM chip. It can cause problems because this
  305. * version of serial driver doesn't support differently clocked UART's
  306. * on single PCI card. To prevent this, initialization functions set
  307. * high frequency clocking for all UART's on given card. It is safe (I
  308. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  309. * with other OSes (like M$ DOS).
  310. *
  311. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  312. *
  313. * There is two family of SIIG serial cards with different PCI
  314. * interface chip and different configuration methods:
  315. * - 10x cards have control registers in IO and/or memory space;
  316. * - 20x cards have control registers in standard PCI configuration space.
  317. *
  318. * Note: all 10x cards have PCI device ids 0x10..
  319. * all 20x cards have PCI device ids 0x20..
  320. *
  321. * There are also Quartet Serial cards which use Oxford Semiconductor
  322. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  323. *
  324. * Note: some SIIG cards are probed by the parport_serial object.
  325. */
  326. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  327. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  328. static int pci_siig10x_init(struct pci_dev *dev)
  329. {
  330. u16 data;
  331. void __iomem *p;
  332. switch (dev->device & 0xfff8) {
  333. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  334. data = 0xffdf;
  335. break;
  336. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  337. data = 0xf7ff;
  338. break;
  339. default: /* 1S1P, 4S */
  340. data = 0xfffb;
  341. break;
  342. }
  343. p = ioremap(pci_resource_start(dev, 0), 0x80);
  344. if (p == NULL)
  345. return -ENOMEM;
  346. writew(readw(p + 0x28) & data, p + 0x28);
  347. readw(p + 0x28);
  348. iounmap(p);
  349. return 0;
  350. }
  351. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  352. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  353. static int pci_siig20x_init(struct pci_dev *dev)
  354. {
  355. u8 data;
  356. /* Change clock frequency for the first UART. */
  357. pci_read_config_byte(dev, 0x6f, &data);
  358. pci_write_config_byte(dev, 0x6f, data & 0xef);
  359. /* If this card has 2 UART, we have to do the same with second UART. */
  360. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  361. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  362. pci_read_config_byte(dev, 0x73, &data);
  363. pci_write_config_byte(dev, 0x73, data & 0xef);
  364. }
  365. return 0;
  366. }
  367. static int pci_siig_init(struct pci_dev *dev)
  368. {
  369. unsigned int type = dev->device & 0xff00;
  370. if (type == 0x1000)
  371. return pci_siig10x_init(dev);
  372. else if (type == 0x2000)
  373. return pci_siig20x_init(dev);
  374. moan_device("Unknown SIIG card", dev);
  375. return -ENODEV;
  376. }
  377. /*
  378. * Timedia has an explosion of boards, and to avoid the PCI table from
  379. * growing *huge*, we use this function to collapse some 70 entries
  380. * in the PCI table into one, for sanity's and compactness's sake.
  381. */
  382. static unsigned short timedia_single_port[] = {
  383. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  384. };
  385. static unsigned short timedia_dual_port[] = {
  386. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  387. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  388. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  389. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  390. 0xD079, 0
  391. };
  392. static unsigned short timedia_quad_port[] = {
  393. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  394. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  395. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  396. 0xB157, 0
  397. };
  398. static unsigned short timedia_eight_port[] = {
  399. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  400. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  401. };
  402. static struct timedia_struct {
  403. int num;
  404. unsigned short *ids;
  405. } timedia_data[] = {
  406. { 1, timedia_single_port },
  407. { 2, timedia_dual_port },
  408. { 4, timedia_quad_port },
  409. { 8, timedia_eight_port },
  410. { 0, NULL }
  411. };
  412. static int __devinit pci_timedia_init(struct pci_dev *dev)
  413. {
  414. unsigned short *ids;
  415. int i, j;
  416. for (i = 0; timedia_data[i].num; i++) {
  417. ids = timedia_data[i].ids;
  418. for (j = 0; ids[j]; j++)
  419. if (dev->subsystem_device == ids[j])
  420. return timedia_data[i].num;
  421. }
  422. return 0;
  423. }
  424. /*
  425. * Timedia/SUNIX uses a mixture of BARs and offsets
  426. * Ugh, this is ugly as all hell --- TYT
  427. */
  428. static int
  429. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  430. struct uart_port *port, int idx)
  431. {
  432. unsigned int bar = 0, offset = board->first_offset;
  433. switch (idx) {
  434. case 0:
  435. bar = 0;
  436. break;
  437. case 1:
  438. offset = board->uart_offset;
  439. bar = 0;
  440. break;
  441. case 2:
  442. bar = 1;
  443. break;
  444. case 3:
  445. offset = board->uart_offset;
  446. bar = 1;
  447. case 4: /* BAR 2 */
  448. case 5: /* BAR 3 */
  449. case 6: /* BAR 4 */
  450. case 7: /* BAR 5 */
  451. bar = idx - 2;
  452. }
  453. return setup_port(priv, port, bar, offset, board->reg_shift);
  454. }
  455. /*
  456. * Some Titan cards are also a little weird
  457. */
  458. static int
  459. titan_400l_800l_setup(struct serial_private *priv,
  460. struct pciserial_board *board,
  461. struct uart_port *port, int idx)
  462. {
  463. unsigned int bar, offset = board->first_offset;
  464. switch (idx) {
  465. case 0:
  466. bar = 1;
  467. break;
  468. case 1:
  469. bar = 2;
  470. break;
  471. default:
  472. bar = 4;
  473. offset = (idx - 2) * board->uart_offset;
  474. }
  475. return setup_port(priv, port, bar, offset, board->reg_shift);
  476. }
  477. static int __devinit pci_xircom_init(struct pci_dev *dev)
  478. {
  479. msleep(100);
  480. return 0;
  481. }
  482. static int __devinit pci_netmos_init(struct pci_dev *dev)
  483. {
  484. /* subdevice 0x00PS means <P> parallel, <S> serial */
  485. unsigned int num_serial = dev->subsystem_device & 0xf;
  486. if (num_serial == 0)
  487. return -ENODEV;
  488. return num_serial;
  489. }
  490. static int
  491. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  492. struct uart_port *port, int idx)
  493. {
  494. unsigned int bar, offset = board->first_offset, maxnr;
  495. bar = FL_GET_BASE(board->flags);
  496. if (board->flags & FL_BASE_BARS)
  497. bar += idx;
  498. else
  499. offset += idx * board->uart_offset;
  500. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) /
  501. (8 << board->reg_shift);
  502. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  503. return 1;
  504. return setup_port(priv, port, bar, offset, board->reg_shift);
  505. }
  506. /* This should be in linux/pci_ids.h */
  507. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  508. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  509. #define PCI_DEVICE_ID_OCTPRO 0x0001
  510. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  511. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  512. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  513. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  514. /*
  515. * Master list of serial port init/setup/exit quirks.
  516. * This does not describe the general nature of the port.
  517. * (ie, baud base, number and location of ports, etc)
  518. *
  519. * This list is ordered alphabetically by vendor then device.
  520. * Specific entries must come before more generic entries.
  521. */
  522. static struct pci_serial_quirk pci_serial_quirks[] = {
  523. /*
  524. * AFAVLAB cards.
  525. * It is not clear whether this applies to all products.
  526. */
  527. {
  528. .vendor = PCI_VENDOR_ID_AFAVLAB,
  529. .device = PCI_ANY_ID,
  530. .subvendor = PCI_ANY_ID,
  531. .subdevice = PCI_ANY_ID,
  532. .setup = afavlab_setup,
  533. },
  534. /*
  535. * HP Diva
  536. */
  537. {
  538. .vendor = PCI_VENDOR_ID_HP,
  539. .device = PCI_DEVICE_ID_HP_DIVA,
  540. .subvendor = PCI_ANY_ID,
  541. .subdevice = PCI_ANY_ID,
  542. .init = pci_hp_diva_init,
  543. .setup = pci_hp_diva_setup,
  544. },
  545. /*
  546. * Intel
  547. */
  548. {
  549. .vendor = PCI_VENDOR_ID_INTEL,
  550. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  551. .subvendor = 0xe4bf,
  552. .subdevice = PCI_ANY_ID,
  553. .init = pci_inteli960ni_init,
  554. .setup = pci_default_setup,
  555. },
  556. /*
  557. * Panacom
  558. */
  559. {
  560. .vendor = PCI_VENDOR_ID_PANACOM,
  561. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  562. .subvendor = PCI_ANY_ID,
  563. .subdevice = PCI_ANY_ID,
  564. .init = pci_plx9050_init,
  565. .setup = pci_default_setup,
  566. .exit = __devexit_p(pci_plx9050_exit),
  567. },
  568. {
  569. .vendor = PCI_VENDOR_ID_PANACOM,
  570. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  571. .subvendor = PCI_ANY_ID,
  572. .subdevice = PCI_ANY_ID,
  573. .init = pci_plx9050_init,
  574. .setup = pci_default_setup,
  575. .exit = __devexit_p(pci_plx9050_exit),
  576. },
  577. /*
  578. * PLX
  579. */
  580. {
  581. .vendor = PCI_VENDOR_ID_PLX,
  582. .device = PCI_DEVICE_ID_PLX_9050,
  583. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  584. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  585. .init = pci_plx9050_init,
  586. .setup = pci_default_setup,
  587. .exit = __devexit_p(pci_plx9050_exit),
  588. },
  589. {
  590. .vendor = PCI_VENDOR_ID_PLX,
  591. .device = PCI_DEVICE_ID_PLX_9050,
  592. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  593. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  594. .init = pci_plx9050_init,
  595. .setup = pci_default_setup,
  596. .exit = __devexit_p(pci_plx9050_exit),
  597. },
  598. {
  599. .vendor = PCI_VENDOR_ID_PLX,
  600. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  601. .subvendor = PCI_VENDOR_ID_PLX,
  602. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  603. .init = pci_plx9050_init,
  604. .setup = pci_default_setup,
  605. .exit = __devexit_p(pci_plx9050_exit),
  606. },
  607. /*
  608. * SBS Technologies, Inc., PMC-OCTALPRO 232
  609. */
  610. {
  611. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  612. .device = PCI_DEVICE_ID_OCTPRO,
  613. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  614. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  615. .init = sbs_init,
  616. .setup = sbs_setup,
  617. .exit = __devexit_p(sbs_exit),
  618. },
  619. /*
  620. * SBS Technologies, Inc., PMC-OCTALPRO 422
  621. */
  622. {
  623. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  624. .device = PCI_DEVICE_ID_OCTPRO,
  625. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  626. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  627. .init = sbs_init,
  628. .setup = sbs_setup,
  629. .exit = __devexit_p(sbs_exit),
  630. },
  631. /*
  632. * SBS Technologies, Inc., P-Octal 232
  633. */
  634. {
  635. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  636. .device = PCI_DEVICE_ID_OCTPRO,
  637. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  638. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  639. .init = sbs_init,
  640. .setup = sbs_setup,
  641. .exit = __devexit_p(sbs_exit),
  642. },
  643. /*
  644. * SBS Technologies, Inc., P-Octal 422
  645. */
  646. {
  647. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  648. .device = PCI_DEVICE_ID_OCTPRO,
  649. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  650. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  651. .init = sbs_init,
  652. .setup = sbs_setup,
  653. .exit = __devexit_p(sbs_exit),
  654. },
  655. /*
  656. * SIIG cards.
  657. */
  658. {
  659. .vendor = PCI_VENDOR_ID_SIIG,
  660. .device = PCI_ANY_ID,
  661. .subvendor = PCI_ANY_ID,
  662. .subdevice = PCI_ANY_ID,
  663. .init = pci_siig_init,
  664. .setup = pci_default_setup,
  665. },
  666. /*
  667. * Titan cards
  668. */
  669. {
  670. .vendor = PCI_VENDOR_ID_TITAN,
  671. .device = PCI_DEVICE_ID_TITAN_400L,
  672. .subvendor = PCI_ANY_ID,
  673. .subdevice = PCI_ANY_ID,
  674. .setup = titan_400l_800l_setup,
  675. },
  676. {
  677. .vendor = PCI_VENDOR_ID_TITAN,
  678. .device = PCI_DEVICE_ID_TITAN_800L,
  679. .subvendor = PCI_ANY_ID,
  680. .subdevice = PCI_ANY_ID,
  681. .setup = titan_400l_800l_setup,
  682. },
  683. /*
  684. * Timedia cards
  685. */
  686. {
  687. .vendor = PCI_VENDOR_ID_TIMEDIA,
  688. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  689. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  690. .subdevice = PCI_ANY_ID,
  691. .init = pci_timedia_init,
  692. .setup = pci_timedia_setup,
  693. },
  694. {
  695. .vendor = PCI_VENDOR_ID_TIMEDIA,
  696. .device = PCI_ANY_ID,
  697. .subvendor = PCI_ANY_ID,
  698. .subdevice = PCI_ANY_ID,
  699. .setup = pci_timedia_setup,
  700. },
  701. /*
  702. * Xircom cards
  703. */
  704. {
  705. .vendor = PCI_VENDOR_ID_XIRCOM,
  706. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  707. .subvendor = PCI_ANY_ID,
  708. .subdevice = PCI_ANY_ID,
  709. .init = pci_xircom_init,
  710. .setup = pci_default_setup,
  711. },
  712. /*
  713. * Netmos cards
  714. */
  715. {
  716. .vendor = PCI_VENDOR_ID_NETMOS,
  717. .device = PCI_ANY_ID,
  718. .subvendor = PCI_ANY_ID,
  719. .subdevice = PCI_ANY_ID,
  720. .init = pci_netmos_init,
  721. .setup = pci_default_setup,
  722. },
  723. /*
  724. * Default "match everything" terminator entry
  725. */
  726. {
  727. .vendor = PCI_ANY_ID,
  728. .device = PCI_ANY_ID,
  729. .subvendor = PCI_ANY_ID,
  730. .subdevice = PCI_ANY_ID,
  731. .setup = pci_default_setup,
  732. }
  733. };
  734. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  735. {
  736. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  737. }
  738. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  739. {
  740. struct pci_serial_quirk *quirk;
  741. for (quirk = pci_serial_quirks; ; quirk++)
  742. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  743. quirk_id_matches(quirk->device, dev->device) &&
  744. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  745. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  746. break;
  747. return quirk;
  748. }
  749. static _INLINE_ int
  750. get_pci_irq(struct pci_dev *dev, struct pciserial_board *board)
  751. {
  752. if (board->flags & FL_NOIRQ)
  753. return 0;
  754. else
  755. return dev->irq;
  756. }
  757. /*
  758. * This is the configuration table for all of the PCI serial boards
  759. * which we support. It is directly indexed by the pci_board_num_t enum
  760. * value, which is encoded in the pci_device_id PCI probe table's
  761. * driver_data member.
  762. *
  763. * The makeup of these names are:
  764. * pbn_bn{_bt}_n_baud
  765. *
  766. * bn = PCI BAR number
  767. * bt = Index using PCI BARs
  768. * n = number of serial ports
  769. * baud = baud rate
  770. *
  771. * This table is sorted by (in order): baud, bt, bn, n.
  772. *
  773. * Please note: in theory if n = 1, _bt infix should make no difference.
  774. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  775. */
  776. enum pci_board_num_t {
  777. pbn_default = 0,
  778. pbn_b0_1_115200,
  779. pbn_b0_2_115200,
  780. pbn_b0_4_115200,
  781. pbn_b0_5_115200,
  782. pbn_b0_1_921600,
  783. pbn_b0_2_921600,
  784. pbn_b0_4_921600,
  785. pbn_b0_2_1130000,
  786. pbn_b0_4_1152000,
  787. pbn_b0_bt_1_115200,
  788. pbn_b0_bt_2_115200,
  789. pbn_b0_bt_8_115200,
  790. pbn_b0_bt_1_460800,
  791. pbn_b0_bt_2_460800,
  792. pbn_b0_bt_4_460800,
  793. pbn_b0_bt_1_921600,
  794. pbn_b0_bt_2_921600,
  795. pbn_b0_bt_4_921600,
  796. pbn_b0_bt_8_921600,
  797. pbn_b1_1_115200,
  798. pbn_b1_2_115200,
  799. pbn_b1_4_115200,
  800. pbn_b1_8_115200,
  801. pbn_b1_1_921600,
  802. pbn_b1_2_921600,
  803. pbn_b1_4_921600,
  804. pbn_b1_8_921600,
  805. pbn_b1_bt_2_921600,
  806. pbn_b1_1_1382400,
  807. pbn_b1_2_1382400,
  808. pbn_b1_4_1382400,
  809. pbn_b1_8_1382400,
  810. pbn_b2_1_115200,
  811. pbn_b2_8_115200,
  812. pbn_b2_1_460800,
  813. pbn_b2_4_460800,
  814. pbn_b2_8_460800,
  815. pbn_b2_16_460800,
  816. pbn_b2_1_921600,
  817. pbn_b2_4_921600,
  818. pbn_b2_8_921600,
  819. pbn_b2_bt_1_115200,
  820. pbn_b2_bt_2_115200,
  821. pbn_b2_bt_4_115200,
  822. pbn_b2_bt_2_921600,
  823. pbn_b2_bt_4_921600,
  824. pbn_b3_4_115200,
  825. pbn_b3_8_115200,
  826. /*
  827. * Board-specific versions.
  828. */
  829. pbn_panacom,
  830. pbn_panacom2,
  831. pbn_panacom4,
  832. pbn_exsys_4055,
  833. pbn_plx_romulus,
  834. pbn_oxsemi,
  835. pbn_intel_i960,
  836. pbn_sgi_ioc3,
  837. pbn_nec_nile4,
  838. pbn_computone_4,
  839. pbn_computone_6,
  840. pbn_computone_8,
  841. pbn_sbsxrsio,
  842. pbn_exar_XR17C152,
  843. pbn_exar_XR17C154,
  844. pbn_exar_XR17C158,
  845. };
  846. /*
  847. * uart_offset - the space between channels
  848. * reg_shift - describes how the UART registers are mapped
  849. * to PCI memory by the card.
  850. * For example IER register on SBS, Inc. PMC-OctPro is located at
  851. * offset 0x10 from the UART base, while UART_IER is defined as 1
  852. * in include/linux/serial_reg.h,
  853. * see first lines of serial_in() and serial_out() in 8250.c
  854. */
  855. static struct pciserial_board pci_boards[] __devinitdata = {
  856. [pbn_default] = {
  857. .flags = FL_BASE0,
  858. .num_ports = 1,
  859. .base_baud = 115200,
  860. .uart_offset = 8,
  861. },
  862. [pbn_b0_1_115200] = {
  863. .flags = FL_BASE0,
  864. .num_ports = 1,
  865. .base_baud = 115200,
  866. .uart_offset = 8,
  867. },
  868. [pbn_b0_2_115200] = {
  869. .flags = FL_BASE0,
  870. .num_ports = 2,
  871. .base_baud = 115200,
  872. .uart_offset = 8,
  873. },
  874. [pbn_b0_4_115200] = {
  875. .flags = FL_BASE0,
  876. .num_ports = 4,
  877. .base_baud = 115200,
  878. .uart_offset = 8,
  879. },
  880. [pbn_b0_5_115200] = {
  881. .flags = FL_BASE0,
  882. .num_ports = 5,
  883. .base_baud = 115200,
  884. .uart_offset = 8,
  885. },
  886. [pbn_b0_1_921600] = {
  887. .flags = FL_BASE0,
  888. .num_ports = 1,
  889. .base_baud = 921600,
  890. .uart_offset = 8,
  891. },
  892. [pbn_b0_2_921600] = {
  893. .flags = FL_BASE0,
  894. .num_ports = 2,
  895. .base_baud = 921600,
  896. .uart_offset = 8,
  897. },
  898. [pbn_b0_4_921600] = {
  899. .flags = FL_BASE0,
  900. .num_ports = 4,
  901. .base_baud = 921600,
  902. .uart_offset = 8,
  903. },
  904. [pbn_b0_2_1130000] = {
  905. .flags = FL_BASE0,
  906. .num_ports = 2,
  907. .base_baud = 1130000,
  908. .uart_offset = 8,
  909. },
  910. [pbn_b0_4_1152000] = {
  911. .flags = FL_BASE0,
  912. .num_ports = 4,
  913. .base_baud = 1152000,
  914. .uart_offset = 8,
  915. },
  916. [pbn_b0_bt_1_115200] = {
  917. .flags = FL_BASE0|FL_BASE_BARS,
  918. .num_ports = 1,
  919. .base_baud = 115200,
  920. .uart_offset = 8,
  921. },
  922. [pbn_b0_bt_2_115200] = {
  923. .flags = FL_BASE0|FL_BASE_BARS,
  924. .num_ports = 2,
  925. .base_baud = 115200,
  926. .uart_offset = 8,
  927. },
  928. [pbn_b0_bt_8_115200] = {
  929. .flags = FL_BASE0|FL_BASE_BARS,
  930. .num_ports = 8,
  931. .base_baud = 115200,
  932. .uart_offset = 8,
  933. },
  934. [pbn_b0_bt_1_460800] = {
  935. .flags = FL_BASE0|FL_BASE_BARS,
  936. .num_ports = 1,
  937. .base_baud = 460800,
  938. .uart_offset = 8,
  939. },
  940. [pbn_b0_bt_2_460800] = {
  941. .flags = FL_BASE0|FL_BASE_BARS,
  942. .num_ports = 2,
  943. .base_baud = 460800,
  944. .uart_offset = 8,
  945. },
  946. [pbn_b0_bt_4_460800] = {
  947. .flags = FL_BASE0|FL_BASE_BARS,
  948. .num_ports = 4,
  949. .base_baud = 460800,
  950. .uart_offset = 8,
  951. },
  952. [pbn_b0_bt_1_921600] = {
  953. .flags = FL_BASE0|FL_BASE_BARS,
  954. .num_ports = 1,
  955. .base_baud = 921600,
  956. .uart_offset = 8,
  957. },
  958. [pbn_b0_bt_2_921600] = {
  959. .flags = FL_BASE0|FL_BASE_BARS,
  960. .num_ports = 2,
  961. .base_baud = 921600,
  962. .uart_offset = 8,
  963. },
  964. [pbn_b0_bt_4_921600] = {
  965. .flags = FL_BASE0|FL_BASE_BARS,
  966. .num_ports = 4,
  967. .base_baud = 921600,
  968. .uart_offset = 8,
  969. },
  970. [pbn_b0_bt_8_921600] = {
  971. .flags = FL_BASE0|FL_BASE_BARS,
  972. .num_ports = 8,
  973. .base_baud = 921600,
  974. .uart_offset = 8,
  975. },
  976. [pbn_b1_1_115200] = {
  977. .flags = FL_BASE1,
  978. .num_ports = 1,
  979. .base_baud = 115200,
  980. .uart_offset = 8,
  981. },
  982. [pbn_b1_2_115200] = {
  983. .flags = FL_BASE1,
  984. .num_ports = 2,
  985. .base_baud = 115200,
  986. .uart_offset = 8,
  987. },
  988. [pbn_b1_4_115200] = {
  989. .flags = FL_BASE1,
  990. .num_ports = 4,
  991. .base_baud = 115200,
  992. .uart_offset = 8,
  993. },
  994. [pbn_b1_8_115200] = {
  995. .flags = FL_BASE1,
  996. .num_ports = 8,
  997. .base_baud = 115200,
  998. .uart_offset = 8,
  999. },
  1000. [pbn_b1_1_921600] = {
  1001. .flags = FL_BASE1,
  1002. .num_ports = 1,
  1003. .base_baud = 921600,
  1004. .uart_offset = 8,
  1005. },
  1006. [pbn_b1_2_921600] = {
  1007. .flags = FL_BASE1,
  1008. .num_ports = 2,
  1009. .base_baud = 921600,
  1010. .uart_offset = 8,
  1011. },
  1012. [pbn_b1_4_921600] = {
  1013. .flags = FL_BASE1,
  1014. .num_ports = 4,
  1015. .base_baud = 921600,
  1016. .uart_offset = 8,
  1017. },
  1018. [pbn_b1_8_921600] = {
  1019. .flags = FL_BASE1,
  1020. .num_ports = 8,
  1021. .base_baud = 921600,
  1022. .uart_offset = 8,
  1023. },
  1024. [pbn_b1_bt_2_921600] = {
  1025. .flags = FL_BASE1|FL_BASE_BARS,
  1026. .num_ports = 2,
  1027. .base_baud = 921600,
  1028. .uart_offset = 8,
  1029. },
  1030. [pbn_b1_1_1382400] = {
  1031. .flags = FL_BASE1,
  1032. .num_ports = 1,
  1033. .base_baud = 1382400,
  1034. .uart_offset = 8,
  1035. },
  1036. [pbn_b1_2_1382400] = {
  1037. .flags = FL_BASE1,
  1038. .num_ports = 2,
  1039. .base_baud = 1382400,
  1040. .uart_offset = 8,
  1041. },
  1042. [pbn_b1_4_1382400] = {
  1043. .flags = FL_BASE1,
  1044. .num_ports = 4,
  1045. .base_baud = 1382400,
  1046. .uart_offset = 8,
  1047. },
  1048. [pbn_b1_8_1382400] = {
  1049. .flags = FL_BASE1,
  1050. .num_ports = 8,
  1051. .base_baud = 1382400,
  1052. .uart_offset = 8,
  1053. },
  1054. [pbn_b2_1_115200] = {
  1055. .flags = FL_BASE2,
  1056. .num_ports = 1,
  1057. .base_baud = 115200,
  1058. .uart_offset = 8,
  1059. },
  1060. [pbn_b2_8_115200] = {
  1061. .flags = FL_BASE2,
  1062. .num_ports = 8,
  1063. .base_baud = 115200,
  1064. .uart_offset = 8,
  1065. },
  1066. [pbn_b2_1_460800] = {
  1067. .flags = FL_BASE2,
  1068. .num_ports = 1,
  1069. .base_baud = 460800,
  1070. .uart_offset = 8,
  1071. },
  1072. [pbn_b2_4_460800] = {
  1073. .flags = FL_BASE2,
  1074. .num_ports = 4,
  1075. .base_baud = 460800,
  1076. .uart_offset = 8,
  1077. },
  1078. [pbn_b2_8_460800] = {
  1079. .flags = FL_BASE2,
  1080. .num_ports = 8,
  1081. .base_baud = 460800,
  1082. .uart_offset = 8,
  1083. },
  1084. [pbn_b2_16_460800] = {
  1085. .flags = FL_BASE2,
  1086. .num_ports = 16,
  1087. .base_baud = 460800,
  1088. .uart_offset = 8,
  1089. },
  1090. [pbn_b2_1_921600] = {
  1091. .flags = FL_BASE2,
  1092. .num_ports = 1,
  1093. .base_baud = 921600,
  1094. .uart_offset = 8,
  1095. },
  1096. [pbn_b2_4_921600] = {
  1097. .flags = FL_BASE2,
  1098. .num_ports = 4,
  1099. .base_baud = 921600,
  1100. .uart_offset = 8,
  1101. },
  1102. [pbn_b2_8_921600] = {
  1103. .flags = FL_BASE2,
  1104. .num_ports = 8,
  1105. .base_baud = 921600,
  1106. .uart_offset = 8,
  1107. },
  1108. [pbn_b2_bt_1_115200] = {
  1109. .flags = FL_BASE2|FL_BASE_BARS,
  1110. .num_ports = 1,
  1111. .base_baud = 115200,
  1112. .uart_offset = 8,
  1113. },
  1114. [pbn_b2_bt_2_115200] = {
  1115. .flags = FL_BASE2|FL_BASE_BARS,
  1116. .num_ports = 2,
  1117. .base_baud = 115200,
  1118. .uart_offset = 8,
  1119. },
  1120. [pbn_b2_bt_4_115200] = {
  1121. .flags = FL_BASE2|FL_BASE_BARS,
  1122. .num_ports = 4,
  1123. .base_baud = 115200,
  1124. .uart_offset = 8,
  1125. },
  1126. [pbn_b2_bt_2_921600] = {
  1127. .flags = FL_BASE2|FL_BASE_BARS,
  1128. .num_ports = 2,
  1129. .base_baud = 921600,
  1130. .uart_offset = 8,
  1131. },
  1132. [pbn_b2_bt_4_921600] = {
  1133. .flags = FL_BASE2|FL_BASE_BARS,
  1134. .num_ports = 4,
  1135. .base_baud = 921600,
  1136. .uart_offset = 8,
  1137. },
  1138. [pbn_b3_4_115200] = {
  1139. .flags = FL_BASE3,
  1140. .num_ports = 4,
  1141. .base_baud = 115200,
  1142. .uart_offset = 8,
  1143. },
  1144. [pbn_b3_8_115200] = {
  1145. .flags = FL_BASE3,
  1146. .num_ports = 8,
  1147. .base_baud = 115200,
  1148. .uart_offset = 8,
  1149. },
  1150. /*
  1151. * Entries following this are board-specific.
  1152. */
  1153. /*
  1154. * Panacom - IOMEM
  1155. */
  1156. [pbn_panacom] = {
  1157. .flags = FL_BASE2,
  1158. .num_ports = 2,
  1159. .base_baud = 921600,
  1160. .uart_offset = 0x400,
  1161. .reg_shift = 7,
  1162. },
  1163. [pbn_panacom2] = {
  1164. .flags = FL_BASE2|FL_BASE_BARS,
  1165. .num_ports = 2,
  1166. .base_baud = 921600,
  1167. .uart_offset = 0x400,
  1168. .reg_shift = 7,
  1169. },
  1170. [pbn_panacom4] = {
  1171. .flags = FL_BASE2|FL_BASE_BARS,
  1172. .num_ports = 4,
  1173. .base_baud = 921600,
  1174. .uart_offset = 0x400,
  1175. .reg_shift = 7,
  1176. },
  1177. [pbn_exsys_4055] = {
  1178. .flags = FL_BASE2,
  1179. .num_ports = 4,
  1180. .base_baud = 115200,
  1181. .uart_offset = 8,
  1182. },
  1183. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1184. [pbn_plx_romulus] = {
  1185. .flags = FL_BASE2,
  1186. .num_ports = 4,
  1187. .base_baud = 921600,
  1188. .uart_offset = 8 << 2,
  1189. .reg_shift = 2,
  1190. .first_offset = 0x03,
  1191. },
  1192. /*
  1193. * This board uses the size of PCI Base region 0 to
  1194. * signal now many ports are available
  1195. */
  1196. [pbn_oxsemi] = {
  1197. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1198. .num_ports = 32,
  1199. .base_baud = 115200,
  1200. .uart_offset = 8,
  1201. },
  1202. /*
  1203. * EKF addition for i960 Boards form EKF with serial port.
  1204. * Max 256 ports.
  1205. */
  1206. [pbn_intel_i960] = {
  1207. .flags = FL_BASE0,
  1208. .num_ports = 32,
  1209. .base_baud = 921600,
  1210. .uart_offset = 8 << 2,
  1211. .reg_shift = 2,
  1212. .first_offset = 0x10000,
  1213. },
  1214. [pbn_sgi_ioc3] = {
  1215. .flags = FL_BASE0|FL_NOIRQ,
  1216. .num_ports = 1,
  1217. .base_baud = 458333,
  1218. .uart_offset = 8,
  1219. .reg_shift = 0,
  1220. .first_offset = 0x20178,
  1221. },
  1222. /*
  1223. * NEC Vrc-5074 (Nile 4) builtin UART.
  1224. */
  1225. [pbn_nec_nile4] = {
  1226. .flags = FL_BASE0,
  1227. .num_ports = 1,
  1228. .base_baud = 520833,
  1229. .uart_offset = 8 << 3,
  1230. .reg_shift = 3,
  1231. .first_offset = 0x300,
  1232. },
  1233. /*
  1234. * Computone - uses IOMEM.
  1235. */
  1236. [pbn_computone_4] = {
  1237. .flags = FL_BASE0,
  1238. .num_ports = 4,
  1239. .base_baud = 921600,
  1240. .uart_offset = 0x40,
  1241. .reg_shift = 2,
  1242. .first_offset = 0x200,
  1243. },
  1244. [pbn_computone_6] = {
  1245. .flags = FL_BASE0,
  1246. .num_ports = 6,
  1247. .base_baud = 921600,
  1248. .uart_offset = 0x40,
  1249. .reg_shift = 2,
  1250. .first_offset = 0x200,
  1251. },
  1252. [pbn_computone_8] = {
  1253. .flags = FL_BASE0,
  1254. .num_ports = 8,
  1255. .base_baud = 921600,
  1256. .uart_offset = 0x40,
  1257. .reg_shift = 2,
  1258. .first_offset = 0x200,
  1259. },
  1260. [pbn_sbsxrsio] = {
  1261. .flags = FL_BASE0,
  1262. .num_ports = 8,
  1263. .base_baud = 460800,
  1264. .uart_offset = 256,
  1265. .reg_shift = 4,
  1266. },
  1267. /*
  1268. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1269. * Only basic 16550A support.
  1270. * XR17C15[24] are not tested, but they should work.
  1271. */
  1272. [pbn_exar_XR17C152] = {
  1273. .flags = FL_BASE0,
  1274. .num_ports = 2,
  1275. .base_baud = 921600,
  1276. .uart_offset = 0x200,
  1277. },
  1278. [pbn_exar_XR17C154] = {
  1279. .flags = FL_BASE0,
  1280. .num_ports = 4,
  1281. .base_baud = 921600,
  1282. .uart_offset = 0x200,
  1283. },
  1284. [pbn_exar_XR17C158] = {
  1285. .flags = FL_BASE0,
  1286. .num_ports = 8,
  1287. .base_baud = 921600,
  1288. .uart_offset = 0x200,
  1289. },
  1290. };
  1291. /*
  1292. * Given a complete unknown PCI device, try to use some heuristics to
  1293. * guess what the configuration might be, based on the pitiful PCI
  1294. * serial specs. Returns 0 on success, 1 on failure.
  1295. */
  1296. static int __devinit
  1297. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1298. {
  1299. int num_iomem, num_port, first_port = -1, i;
  1300. /*
  1301. * If it is not a communications device or the programming
  1302. * interface is greater than 6, give up.
  1303. *
  1304. * (Should we try to make guesses for multiport serial devices
  1305. * later?)
  1306. */
  1307. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1308. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1309. (dev->class & 0xff) > 6)
  1310. return -ENODEV;
  1311. num_iomem = num_port = 0;
  1312. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1313. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1314. num_port++;
  1315. if (first_port == -1)
  1316. first_port = i;
  1317. }
  1318. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1319. num_iomem++;
  1320. }
  1321. /*
  1322. * If there is 1 or 0 iomem regions, and exactly one port,
  1323. * use it. We guess the number of ports based on the IO
  1324. * region size.
  1325. */
  1326. if (num_iomem <= 1 && num_port == 1) {
  1327. board->flags = first_port;
  1328. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1329. return 0;
  1330. }
  1331. /*
  1332. * Now guess if we've got a board which indexes by BARs.
  1333. * Each IO BAR should be 8 bytes, and they should follow
  1334. * consecutively.
  1335. */
  1336. first_port = -1;
  1337. num_port = 0;
  1338. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1339. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1340. pci_resource_len(dev, i) == 8 &&
  1341. (first_port == -1 || (first_port + num_port) == i)) {
  1342. num_port++;
  1343. if (first_port == -1)
  1344. first_port = i;
  1345. }
  1346. }
  1347. if (num_port > 1) {
  1348. board->flags = first_port | FL_BASE_BARS;
  1349. board->num_ports = num_port;
  1350. return 0;
  1351. }
  1352. return -ENODEV;
  1353. }
  1354. static inline int
  1355. serial_pci_matches(struct pciserial_board *board,
  1356. struct pciserial_board *guessed)
  1357. {
  1358. return
  1359. board->num_ports == guessed->num_ports &&
  1360. board->base_baud == guessed->base_baud &&
  1361. board->uart_offset == guessed->uart_offset &&
  1362. board->reg_shift == guessed->reg_shift &&
  1363. board->first_offset == guessed->first_offset;
  1364. }
  1365. struct serial_private *
  1366. pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
  1367. {
  1368. struct uart_port serial_port;
  1369. struct serial_private *priv;
  1370. struct pci_serial_quirk *quirk;
  1371. int rc, nr_ports, i;
  1372. nr_ports = board->num_ports;
  1373. /*
  1374. * Find an init and setup quirks.
  1375. */
  1376. quirk = find_quirk(dev);
  1377. /*
  1378. * Run the new-style initialization function.
  1379. * The initialization function returns:
  1380. * <0 - error
  1381. * 0 - use board->num_ports
  1382. * >0 - number of ports
  1383. */
  1384. if (quirk->init) {
  1385. rc = quirk->init(dev);
  1386. if (rc < 0) {
  1387. priv = ERR_PTR(rc);
  1388. goto err_out;
  1389. }
  1390. if (rc)
  1391. nr_ports = rc;
  1392. }
  1393. priv = kmalloc(sizeof(struct serial_private) +
  1394. sizeof(unsigned int) * nr_ports,
  1395. GFP_KERNEL);
  1396. if (!priv) {
  1397. priv = ERR_PTR(-ENOMEM);
  1398. goto err_deinit;
  1399. }
  1400. memset(priv, 0, sizeof(struct serial_private) +
  1401. sizeof(unsigned int) * nr_ports);
  1402. priv->dev = dev;
  1403. priv->quirk = quirk;
  1404. memset(&serial_port, 0, sizeof(struct uart_port));
  1405. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1406. serial_port.uartclk = board->base_baud * 16;
  1407. serial_port.irq = get_pci_irq(dev, board);
  1408. serial_port.dev = &dev->dev;
  1409. for (i = 0; i < nr_ports; i++) {
  1410. if (quirk->setup(priv, board, &serial_port, i))
  1411. break;
  1412. #ifdef SERIAL_DEBUG_PCI
  1413. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1414. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1415. #endif
  1416. priv->line[i] = serial8250_register_port(&serial_port);
  1417. if (priv->line[i] < 0) {
  1418. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1419. break;
  1420. }
  1421. }
  1422. priv->nr = i;
  1423. return priv;
  1424. err_deinit:
  1425. if (quirk->exit)
  1426. quirk->exit(dev);
  1427. err_out:
  1428. return priv;
  1429. }
  1430. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  1431. void pciserial_remove_ports(struct serial_private *priv)
  1432. {
  1433. struct pci_serial_quirk *quirk;
  1434. int i;
  1435. for (i = 0; i < priv->nr; i++)
  1436. serial8250_unregister_port(priv->line[i]);
  1437. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1438. if (priv->remapped_bar[i])
  1439. iounmap(priv->remapped_bar[i]);
  1440. priv->remapped_bar[i] = NULL;
  1441. }
  1442. /*
  1443. * Find the exit quirks.
  1444. */
  1445. quirk = find_quirk(priv->dev);
  1446. if (quirk->exit)
  1447. quirk->exit(priv->dev);
  1448. kfree(priv);
  1449. }
  1450. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  1451. void pciserial_suspend_ports(struct serial_private *priv)
  1452. {
  1453. int i;
  1454. for (i = 0; i < priv->nr; i++)
  1455. if (priv->line[i] >= 0)
  1456. serial8250_suspend_port(priv->line[i]);
  1457. }
  1458. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  1459. void pciserial_resume_ports(struct serial_private *priv)
  1460. {
  1461. int i;
  1462. /*
  1463. * Ensure that the board is correctly configured.
  1464. */
  1465. if (priv->quirk->init)
  1466. priv->quirk->init(priv->dev);
  1467. for (i = 0; i < priv->nr; i++)
  1468. if (priv->line[i] >= 0)
  1469. serial8250_resume_port(priv->line[i]);
  1470. }
  1471. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  1472. /*
  1473. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1474. * to the arrangement of serial ports on a PCI card.
  1475. */
  1476. static int __devinit
  1477. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1478. {
  1479. struct serial_private *priv;
  1480. struct pciserial_board *board, tmp;
  1481. int rc;
  1482. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1483. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1484. ent->driver_data);
  1485. return -EINVAL;
  1486. }
  1487. board = &pci_boards[ent->driver_data];
  1488. rc = pci_enable_device(dev);
  1489. if (rc)
  1490. return rc;
  1491. if (ent->driver_data == pbn_default) {
  1492. /*
  1493. * Use a copy of the pci_board entry for this;
  1494. * avoid changing entries in the table.
  1495. */
  1496. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1497. board = &tmp;
  1498. /*
  1499. * We matched one of our class entries. Try to
  1500. * determine the parameters of this board.
  1501. */
  1502. rc = serial_pci_guess_board(dev, board);
  1503. if (rc)
  1504. goto disable;
  1505. } else {
  1506. /*
  1507. * We matched an explicit entry. If we are able to
  1508. * detect this boards settings with our heuristic,
  1509. * then we no longer need this entry.
  1510. */
  1511. memcpy(&tmp, &pci_boards[pbn_default],
  1512. sizeof(struct pciserial_board));
  1513. rc = serial_pci_guess_board(dev, &tmp);
  1514. if (rc == 0 && serial_pci_matches(board, &tmp))
  1515. moan_device("Redundant entry in serial pci_table.",
  1516. dev);
  1517. }
  1518. priv = pciserial_init_ports(dev, board);
  1519. if (!IS_ERR(priv)) {
  1520. pci_set_drvdata(dev, priv);
  1521. return 0;
  1522. }
  1523. rc = PTR_ERR(priv);
  1524. disable:
  1525. pci_disable_device(dev);
  1526. return rc;
  1527. }
  1528. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1529. {
  1530. struct serial_private *priv = pci_get_drvdata(dev);
  1531. pci_set_drvdata(dev, NULL);
  1532. pciserial_remove_ports(priv);
  1533. pci_disable_device(dev);
  1534. }
  1535. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1536. {
  1537. struct serial_private *priv = pci_get_drvdata(dev);
  1538. if (priv)
  1539. pciserial_suspend_ports(priv);
  1540. pci_save_state(dev);
  1541. pci_set_power_state(dev, pci_choose_state(dev, state));
  1542. return 0;
  1543. }
  1544. static int pciserial_resume_one(struct pci_dev *dev)
  1545. {
  1546. struct serial_private *priv = pci_get_drvdata(dev);
  1547. pci_set_power_state(dev, PCI_D0);
  1548. pci_restore_state(dev);
  1549. if (priv) {
  1550. /*
  1551. * The device may have been disabled. Re-enable it.
  1552. */
  1553. pci_enable_device(dev);
  1554. pciserial_resume_ports(priv);
  1555. }
  1556. return 0;
  1557. }
  1558. static struct pci_device_id serial_pci_tbl[] = {
  1559. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1560. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1561. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1562. pbn_b1_8_1382400 },
  1563. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1564. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1565. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1566. pbn_b1_4_1382400 },
  1567. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1568. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1569. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1570. pbn_b1_2_1382400 },
  1571. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1572. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1573. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1574. pbn_b1_8_1382400 },
  1575. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1576. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1577. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1578. pbn_b1_4_1382400 },
  1579. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1580. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1581. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1582. pbn_b1_2_1382400 },
  1583. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1584. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1585. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1586. pbn_b1_8_921600 },
  1587. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1588. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1589. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1590. pbn_b1_8_921600 },
  1591. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1592. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1593. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1594. pbn_b1_4_921600 },
  1595. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1596. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1597. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1598. pbn_b1_4_921600 },
  1599. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1600. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1601. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1602. pbn_b1_2_921600 },
  1603. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1604. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1605. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1606. pbn_b1_8_921600 },
  1607. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1608. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1609. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1610. pbn_b1_8_921600 },
  1611. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1612. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1613. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1614. pbn_b1_4_921600 },
  1615. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1616. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1617. pbn_b2_bt_1_115200 },
  1618. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1619. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1620. pbn_b2_bt_2_115200 },
  1621. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1622. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1623. pbn_b2_bt_4_115200 },
  1624. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1625. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1626. pbn_b2_bt_2_115200 },
  1627. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1628. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1629. pbn_b2_bt_4_115200 },
  1630. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1631. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1632. pbn_b2_8_115200 },
  1633. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1634. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1635. pbn_b2_8_115200 },
  1636. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1637. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1638. pbn_b2_bt_2_115200 },
  1639. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1640. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1641. pbn_b2_bt_2_921600 },
  1642. /*
  1643. * VScom SPCOM800, from sl@s.pl
  1644. */
  1645. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1646. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1647. pbn_b2_8_921600 },
  1648. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1649. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1650. pbn_b2_4_921600 },
  1651. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1652. PCI_SUBVENDOR_ID_KEYSPAN,
  1653. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1654. pbn_panacom },
  1655. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1657. pbn_panacom4 },
  1658. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1660. pbn_panacom2 },
  1661. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1662. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1663. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1664. pbn_b2_4_460800 },
  1665. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1666. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1667. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1668. pbn_b2_8_460800 },
  1669. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1670. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1671. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1672. pbn_b2_16_460800 },
  1673. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1674. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1675. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1676. pbn_b2_16_460800 },
  1677. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1678. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1679. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1680. pbn_b2_4_460800 },
  1681. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1682. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1683. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1684. pbn_b2_8_460800 },
  1685. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1686. PCI_SUBVENDOR_ID_EXSYS,
  1687. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  1688. pbn_exsys_4055 },
  1689. /*
  1690. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1691. * (Exoray@isys.ca)
  1692. */
  1693. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1694. 0x10b5, 0x106a, 0, 0,
  1695. pbn_plx_romulus },
  1696. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1697. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1698. pbn_b1_4_115200 },
  1699. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1700. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1701. pbn_b1_2_115200 },
  1702. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1704. pbn_b1_8_115200 },
  1705. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1707. pbn_b1_8_115200 },
  1708. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1709. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1710. pbn_b0_4_921600 },
  1711. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1712. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1713. pbn_b0_4_1152000 },
  1714. /*
  1715. * The below card is a little controversial since it is the
  1716. * subject of a PCI vendor/device ID clash. (See
  1717. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  1718. * For now just used the hex ID 0x950a.
  1719. */
  1720. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  1721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1722. pbn_b0_2_1130000 },
  1723. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1725. pbn_b0_4_115200 },
  1726. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1728. pbn_b0_bt_2_921600 },
  1729. /*
  1730. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1731. * from skokodyn@yahoo.com
  1732. */
  1733. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1734. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1735. pbn_sbsxrsio },
  1736. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1737. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1738. pbn_sbsxrsio },
  1739. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1740. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1741. pbn_sbsxrsio },
  1742. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1743. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1744. pbn_sbsxrsio },
  1745. /*
  1746. * Digitan DS560-558, from jimd@esoft.com
  1747. */
  1748. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1750. pbn_b1_1_115200 },
  1751. /*
  1752. * Titan Electronic cards
  1753. * The 400L and 800L have a custom setup quirk.
  1754. */
  1755. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1756. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1757. pbn_b0_1_921600 },
  1758. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1759. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1760. pbn_b0_2_921600 },
  1761. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1762. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1763. pbn_b0_4_921600 },
  1764. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1765. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1766. pbn_b0_4_921600 },
  1767. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1768. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1769. pbn_b1_1_921600 },
  1770. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1771. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1772. pbn_b1_bt_2_921600 },
  1773. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1774. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1775. pbn_b0_bt_4_921600 },
  1776. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1777. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1778. pbn_b0_bt_8_921600 },
  1779. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1780. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1781. pbn_b2_1_460800 },
  1782. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1783. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1784. pbn_b2_1_460800 },
  1785. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1786. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1787. pbn_b2_1_460800 },
  1788. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1789. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1790. pbn_b2_bt_2_921600 },
  1791. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1792. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1793. pbn_b2_bt_2_921600 },
  1794. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1795. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1796. pbn_b2_bt_2_921600 },
  1797. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1798. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1799. pbn_b2_bt_4_921600 },
  1800. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1801. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1802. pbn_b2_bt_4_921600 },
  1803. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1805. pbn_b2_bt_4_921600 },
  1806. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1808. pbn_b0_1_921600 },
  1809. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1810. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1811. pbn_b0_1_921600 },
  1812. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1814. pbn_b0_1_921600 },
  1815. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1817. pbn_b0_bt_2_921600 },
  1818. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1820. pbn_b0_bt_2_921600 },
  1821. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1823. pbn_b0_bt_2_921600 },
  1824. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1826. pbn_b0_bt_4_921600 },
  1827. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1828. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1829. pbn_b0_bt_4_921600 },
  1830. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1831. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1832. pbn_b0_bt_4_921600 },
  1833. /*
  1834. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1835. */
  1836. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1837. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1838. 0, 0, pbn_computone_4 },
  1839. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1840. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1841. 0, 0, pbn_computone_8 },
  1842. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1843. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1844. 0, 0, pbn_computone_6 },
  1845. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1847. pbn_oxsemi },
  1848. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1849. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1850. pbn_b0_bt_1_921600 },
  1851. /*
  1852. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1853. */
  1854. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1855. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1856. pbn_b0_bt_8_115200 },
  1857. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1858. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1859. pbn_b0_bt_8_115200 },
  1860. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1861. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1862. pbn_b0_bt_2_115200 },
  1863. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1864. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1865. pbn_b0_bt_2_115200 },
  1866. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1867. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1868. pbn_b0_bt_2_115200 },
  1869. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  1870. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1871. pbn_b0_bt_4_460800 },
  1872. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  1873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1874. pbn_b0_bt_4_460800 },
  1875. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  1876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1877. pbn_b0_bt_2_460800 },
  1878. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  1879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1880. pbn_b0_bt_2_460800 },
  1881. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  1882. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1883. pbn_b0_bt_2_460800 },
  1884. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  1885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1886. pbn_b0_bt_1_115200 },
  1887. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  1888. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1889. pbn_b0_bt_1_460800 },
  1890. /*
  1891. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  1892. */
  1893. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  1894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1895. pbn_b1_1_1382400 },
  1896. /*
  1897. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  1898. */
  1899. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  1900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1901. pbn_b1_1_1382400 },
  1902. /*
  1903. * RAStel 2 port modem, gerg@moreton.com.au
  1904. */
  1905. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  1906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1907. pbn_b2_bt_2_115200 },
  1908. /*
  1909. * EKF addition for i960 Boards form EKF with serial port
  1910. */
  1911. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  1912. 0xE4BF, PCI_ANY_ID, 0, 0,
  1913. pbn_intel_i960 },
  1914. /*
  1915. * Xircom Cardbus/Ethernet combos
  1916. */
  1917. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1919. pbn_b0_1_115200 },
  1920. /*
  1921. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  1922. */
  1923. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  1924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1925. pbn_b0_1_115200 },
  1926. /*
  1927. * Untested PCI modems, sent in from various folks...
  1928. */
  1929. /*
  1930. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  1931. */
  1932. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  1933. 0x1048, 0x1500, 0, 0,
  1934. pbn_b1_1_115200 },
  1935. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  1936. 0xFF00, 0, 0, 0,
  1937. pbn_sgi_ioc3 },
  1938. /*
  1939. * HP Diva card
  1940. */
  1941. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  1942. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  1943. pbn_b1_1_115200 },
  1944. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  1945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1946. pbn_b0_5_115200 },
  1947. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  1948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1949. pbn_b2_1_115200 },
  1950. /*
  1951. * NEC Vrc-5074 (Nile 4) builtin UART.
  1952. */
  1953. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  1954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1955. pbn_nec_nile4 },
  1956. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  1957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1958. pbn_b3_4_115200 },
  1959. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  1960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1961. pbn_b3_8_115200 },
  1962. /*
  1963. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1964. */
  1965. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1966. PCI_ANY_ID, PCI_ANY_ID,
  1967. 0,
  1968. 0, pbn_exar_XR17C152 },
  1969. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1970. PCI_ANY_ID, PCI_ANY_ID,
  1971. 0,
  1972. 0, pbn_exar_XR17C154 },
  1973. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1974. PCI_ANY_ID, PCI_ANY_ID,
  1975. 0,
  1976. 0, pbn_exar_XR17C158 },
  1977. /*
  1978. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  1979. */
  1980. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  1981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1982. pbn_b0_1_115200 },
  1983. /*
  1984. * These entries match devices with class COMMUNICATION_SERIAL,
  1985. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  1986. */
  1987. { PCI_ANY_ID, PCI_ANY_ID,
  1988. PCI_ANY_ID, PCI_ANY_ID,
  1989. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  1990. 0xffff00, pbn_default },
  1991. { PCI_ANY_ID, PCI_ANY_ID,
  1992. PCI_ANY_ID, PCI_ANY_ID,
  1993. PCI_CLASS_COMMUNICATION_MODEM << 8,
  1994. 0xffff00, pbn_default },
  1995. { PCI_ANY_ID, PCI_ANY_ID,
  1996. PCI_ANY_ID, PCI_ANY_ID,
  1997. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  1998. 0xffff00, pbn_default },
  1999. { 0, }
  2000. };
  2001. static struct pci_driver serial_pci_driver = {
  2002. .name = "serial",
  2003. .probe = pciserial_init_one,
  2004. .remove = __devexit_p(pciserial_remove_one),
  2005. .suspend = pciserial_suspend_one,
  2006. .resume = pciserial_resume_one,
  2007. .id_table = serial_pci_tbl,
  2008. };
  2009. static int __init serial8250_pci_init(void)
  2010. {
  2011. return pci_register_driver(&serial_pci_driver);
  2012. }
  2013. static void __exit serial8250_pci_exit(void)
  2014. {
  2015. pci_unregister_driver(&serial_pci_driver);
  2016. }
  2017. module_init(serial8250_pci_init);
  2018. module_exit(serial8250_pci_exit);
  2019. MODULE_LICENSE("GPL");
  2020. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2021. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);