spi-sirf.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * SPI bus driver for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/clk.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/of.h>
  15. #include <linux/bitops.h>
  16. #include <linux/err.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/spi/spi_bitbang.h>
  21. #define DRIVER_NAME "sirfsoc_spi"
  22. #define SIRFSOC_SPI_CTRL 0x0000
  23. #define SIRFSOC_SPI_CMD 0x0004
  24. #define SIRFSOC_SPI_TX_RX_EN 0x0008
  25. #define SIRFSOC_SPI_INT_EN 0x000C
  26. #define SIRFSOC_SPI_INT_STATUS 0x0010
  27. #define SIRFSOC_SPI_TX_DMA_IO_CTRL 0x0100
  28. #define SIRFSOC_SPI_TX_DMA_IO_LEN 0x0104
  29. #define SIRFSOC_SPI_TXFIFO_CTRL 0x0108
  30. #define SIRFSOC_SPI_TXFIFO_LEVEL_CHK 0x010C
  31. #define SIRFSOC_SPI_TXFIFO_OP 0x0110
  32. #define SIRFSOC_SPI_TXFIFO_STATUS 0x0114
  33. #define SIRFSOC_SPI_TXFIFO_DATA 0x0118
  34. #define SIRFSOC_SPI_RX_DMA_IO_CTRL 0x0120
  35. #define SIRFSOC_SPI_RX_DMA_IO_LEN 0x0124
  36. #define SIRFSOC_SPI_RXFIFO_CTRL 0x0128
  37. #define SIRFSOC_SPI_RXFIFO_LEVEL_CHK 0x012C
  38. #define SIRFSOC_SPI_RXFIFO_OP 0x0130
  39. #define SIRFSOC_SPI_RXFIFO_STATUS 0x0134
  40. #define SIRFSOC_SPI_RXFIFO_DATA 0x0138
  41. #define SIRFSOC_SPI_DUMMY_DELAY_CTL 0x0144
  42. /* SPI CTRL register defines */
  43. #define SIRFSOC_SPI_SLV_MODE BIT(16)
  44. #define SIRFSOC_SPI_CMD_MODE BIT(17)
  45. #define SIRFSOC_SPI_CS_IO_OUT BIT(18)
  46. #define SIRFSOC_SPI_CS_IO_MODE BIT(19)
  47. #define SIRFSOC_SPI_CLK_IDLE_STAT BIT(20)
  48. #define SIRFSOC_SPI_CS_IDLE_STAT BIT(21)
  49. #define SIRFSOC_SPI_TRAN_MSB BIT(22)
  50. #define SIRFSOC_SPI_DRV_POS_EDGE BIT(23)
  51. #define SIRFSOC_SPI_CS_HOLD_TIME BIT(24)
  52. #define SIRFSOC_SPI_CLK_SAMPLE_MODE BIT(25)
  53. #define SIRFSOC_SPI_TRAN_DAT_FORMAT_8 (0 << 26)
  54. #define SIRFSOC_SPI_TRAN_DAT_FORMAT_12 (1 << 26)
  55. #define SIRFSOC_SPI_TRAN_DAT_FORMAT_16 (2 << 26)
  56. #define SIRFSOC_SPI_TRAN_DAT_FORMAT_32 (3 << 26)
  57. #define SIRFSOC_SPI_CMD_BYTE_NUM(x) ((x & 3) << 28)
  58. #define SIRFSOC_SPI_ENA_AUTO_CLR BIT(30)
  59. #define SIRFSOC_SPI_MUL_DAT_MODE BIT(31)
  60. /* Interrupt Enable */
  61. #define SIRFSOC_SPI_RX_DONE_INT_EN BIT(0)
  62. #define SIRFSOC_SPI_TX_DONE_INT_EN BIT(1)
  63. #define SIRFSOC_SPI_RX_OFLOW_INT_EN BIT(2)
  64. #define SIRFSOC_SPI_TX_UFLOW_INT_EN BIT(3)
  65. #define SIRFSOC_SPI_RX_IO_DMA_INT_EN BIT(4)
  66. #define SIRFSOC_SPI_TX_IO_DMA_INT_EN BIT(5)
  67. #define SIRFSOC_SPI_RXFIFO_FULL_INT_EN BIT(6)
  68. #define SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN BIT(7)
  69. #define SIRFSOC_SPI_RXFIFO_THD_INT_EN BIT(8)
  70. #define SIRFSOC_SPI_TXFIFO_THD_INT_EN BIT(9)
  71. #define SIRFSOC_SPI_FRM_END_INT_EN BIT(10)
  72. #define SIRFSOC_SPI_INT_MASK_ALL 0x1FFF
  73. /* Interrupt status */
  74. #define SIRFSOC_SPI_RX_DONE BIT(0)
  75. #define SIRFSOC_SPI_TX_DONE BIT(1)
  76. #define SIRFSOC_SPI_RX_OFLOW BIT(2)
  77. #define SIRFSOC_SPI_TX_UFLOW BIT(3)
  78. #define SIRFSOC_SPI_RX_FIFO_FULL BIT(6)
  79. #define SIRFSOC_SPI_TXFIFO_EMPTY BIT(7)
  80. #define SIRFSOC_SPI_RXFIFO_THD_REACH BIT(8)
  81. #define SIRFSOC_SPI_TXFIFO_THD_REACH BIT(9)
  82. #define SIRFSOC_SPI_FRM_END BIT(10)
  83. /* TX RX enable */
  84. #define SIRFSOC_SPI_RX_EN BIT(0)
  85. #define SIRFSOC_SPI_TX_EN BIT(1)
  86. #define SIRFSOC_SPI_CMD_TX_EN BIT(2)
  87. #define SIRFSOC_SPI_IO_MODE_SEL BIT(0)
  88. #define SIRFSOC_SPI_RX_DMA_FLUSH BIT(2)
  89. /* FIFO OPs */
  90. #define SIRFSOC_SPI_FIFO_RESET BIT(0)
  91. #define SIRFSOC_SPI_FIFO_START BIT(1)
  92. /* FIFO CTRL */
  93. #define SIRFSOC_SPI_FIFO_WIDTH_BYTE (0 << 0)
  94. #define SIRFSOC_SPI_FIFO_WIDTH_WORD (1 << 0)
  95. #define SIRFSOC_SPI_FIFO_WIDTH_DWORD (2 << 0)
  96. /* FIFO Status */
  97. #define SIRFSOC_SPI_FIFO_LEVEL_MASK 0xFF
  98. #define SIRFSOC_SPI_FIFO_FULL BIT(8)
  99. #define SIRFSOC_SPI_FIFO_EMPTY BIT(9)
  100. /* 256 bytes rx/tx FIFO */
  101. #define SIRFSOC_SPI_FIFO_SIZE 256
  102. #define SIRFSOC_SPI_DAT_FRM_LEN_MAX (64 * 1024)
  103. #define SIRFSOC_SPI_FIFO_SC(x) ((x) & 0x3F)
  104. #define SIRFSOC_SPI_FIFO_LC(x) (((x) & 0x3F) << 10)
  105. #define SIRFSOC_SPI_FIFO_HC(x) (((x) & 0x3F) << 20)
  106. #define SIRFSOC_SPI_FIFO_THD(x) (((x) & 0xFF) << 2)
  107. struct sirfsoc_spi {
  108. struct spi_bitbang bitbang;
  109. struct completion done;
  110. void __iomem *base;
  111. u32 ctrl_freq; /* SPI controller clock speed */
  112. struct clk *clk;
  113. /* rx & tx bufs from the spi_transfer */
  114. const void *tx;
  115. void *rx;
  116. /* place received word into rx buffer */
  117. void (*rx_word) (struct sirfsoc_spi *);
  118. /* get word from tx buffer for sending */
  119. void (*tx_word) (struct sirfsoc_spi *);
  120. /* number of words left to be tranmitted/received */
  121. unsigned int left_tx_cnt;
  122. unsigned int left_rx_cnt;
  123. int chipselect[0];
  124. };
  125. static void spi_sirfsoc_rx_word_u8(struct sirfsoc_spi *sspi)
  126. {
  127. u32 data;
  128. u8 *rx = sspi->rx;
  129. data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
  130. if (rx) {
  131. *rx++ = (u8) data;
  132. sspi->rx = rx;
  133. }
  134. sspi->left_rx_cnt--;
  135. }
  136. static void spi_sirfsoc_tx_word_u8(struct sirfsoc_spi *sspi)
  137. {
  138. u32 data = 0;
  139. const u8 *tx = sspi->tx;
  140. if (tx) {
  141. data = *tx++;
  142. sspi->tx = tx;
  143. }
  144. writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
  145. sspi->left_tx_cnt--;
  146. }
  147. static void spi_sirfsoc_rx_word_u16(struct sirfsoc_spi *sspi)
  148. {
  149. u32 data;
  150. u16 *rx = sspi->rx;
  151. data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
  152. if (rx) {
  153. *rx++ = (u16) data;
  154. sspi->rx = rx;
  155. }
  156. sspi->left_rx_cnt--;
  157. }
  158. static void spi_sirfsoc_tx_word_u16(struct sirfsoc_spi *sspi)
  159. {
  160. u32 data = 0;
  161. const u16 *tx = sspi->tx;
  162. if (tx) {
  163. data = *tx++;
  164. sspi->tx = tx;
  165. }
  166. writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
  167. sspi->left_tx_cnt--;
  168. }
  169. static void spi_sirfsoc_rx_word_u32(struct sirfsoc_spi *sspi)
  170. {
  171. u32 data;
  172. u32 *rx = sspi->rx;
  173. data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA);
  174. if (rx) {
  175. *rx++ = (u32) data;
  176. sspi->rx = rx;
  177. }
  178. sspi->left_rx_cnt--;
  179. }
  180. static void spi_sirfsoc_tx_word_u32(struct sirfsoc_spi *sspi)
  181. {
  182. u32 data = 0;
  183. const u32 *tx = sspi->tx;
  184. if (tx) {
  185. data = *tx++;
  186. sspi->tx = tx;
  187. }
  188. writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA);
  189. sspi->left_tx_cnt--;
  190. }
  191. static irqreturn_t spi_sirfsoc_irq(int irq, void *dev_id)
  192. {
  193. struct sirfsoc_spi *sspi = dev_id;
  194. u32 spi_stat = readl(sspi->base + SIRFSOC_SPI_INT_STATUS);
  195. writel(spi_stat, sspi->base + SIRFSOC_SPI_INT_STATUS);
  196. /* Error Conditions */
  197. if (spi_stat & SIRFSOC_SPI_RX_OFLOW ||
  198. spi_stat & SIRFSOC_SPI_TX_UFLOW) {
  199. complete(&sspi->done);
  200. writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN);
  201. }
  202. if (spi_stat & (SIRFSOC_SPI_FRM_END
  203. | SIRFSOC_SPI_RXFIFO_THD_REACH))
  204. while (!((readl(sspi->base + SIRFSOC_SPI_RXFIFO_STATUS)
  205. & SIRFSOC_SPI_FIFO_EMPTY)) &&
  206. sspi->left_rx_cnt)
  207. sspi->rx_word(sspi);
  208. if (spi_stat & (SIRFSOC_SPI_FIFO_EMPTY
  209. | SIRFSOC_SPI_TXFIFO_THD_REACH))
  210. while (!((readl(sspi->base + SIRFSOC_SPI_TXFIFO_STATUS)
  211. & SIRFSOC_SPI_FIFO_FULL)) &&
  212. sspi->left_tx_cnt)
  213. sspi->tx_word(sspi);
  214. /* Received all words */
  215. if ((sspi->left_rx_cnt == 0) && (sspi->left_tx_cnt == 0)) {
  216. complete(&sspi->done);
  217. writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN);
  218. }
  219. return IRQ_HANDLED;
  220. }
  221. static int spi_sirfsoc_transfer(struct spi_device *spi, struct spi_transfer *t)
  222. {
  223. struct sirfsoc_spi *sspi;
  224. int timeout = t->len * 10;
  225. sspi = spi_master_get_devdata(spi->master);
  226. sspi->tx = t->tx_buf;
  227. sspi->rx = t->rx_buf;
  228. sspi->left_tx_cnt = sspi->left_rx_cnt = t->len;
  229. INIT_COMPLETION(sspi->done);
  230. writel(SIRFSOC_SPI_INT_MASK_ALL, sspi->base + SIRFSOC_SPI_INT_STATUS);
  231. if (t->len == 1) {
  232. writel(readl(sspi->base + SIRFSOC_SPI_CTRL) |
  233. SIRFSOC_SPI_ENA_AUTO_CLR,
  234. sspi->base + SIRFSOC_SPI_CTRL);
  235. writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
  236. writel(0, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
  237. } else if ((t->len > 1) && (t->len < SIRFSOC_SPI_DAT_FRM_LEN_MAX)) {
  238. writel(readl(sspi->base + SIRFSOC_SPI_CTRL) |
  239. SIRFSOC_SPI_MUL_DAT_MODE |
  240. SIRFSOC_SPI_ENA_AUTO_CLR,
  241. sspi->base + SIRFSOC_SPI_CTRL);
  242. writel(t->len - 1, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
  243. writel(t->len - 1, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
  244. } else {
  245. writel(readl(sspi->base + SIRFSOC_SPI_CTRL),
  246. sspi->base + SIRFSOC_SPI_CTRL);
  247. writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN);
  248. writel(0, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN);
  249. }
  250. writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
  251. writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
  252. writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
  253. writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
  254. /* Send the first word to trigger the whole tx/rx process */
  255. sspi->tx_word(sspi);
  256. writel(SIRFSOC_SPI_RX_OFLOW_INT_EN | SIRFSOC_SPI_TX_UFLOW_INT_EN |
  257. SIRFSOC_SPI_RXFIFO_THD_INT_EN | SIRFSOC_SPI_TXFIFO_THD_INT_EN |
  258. SIRFSOC_SPI_FRM_END_INT_EN | SIRFSOC_SPI_RXFIFO_FULL_INT_EN |
  259. SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN, sspi->base + SIRFSOC_SPI_INT_EN);
  260. writel(SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN, sspi->base + SIRFSOC_SPI_TX_RX_EN);
  261. if (wait_for_completion_timeout(&sspi->done, timeout) == 0)
  262. dev_err(&spi->dev, "transfer timeout\n");
  263. /* TX, RX FIFO stop */
  264. writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
  265. writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
  266. writel(0, sspi->base + SIRFSOC_SPI_TX_RX_EN);
  267. writel(0, sspi->base + SIRFSOC_SPI_INT_EN);
  268. return t->len - sspi->left_rx_cnt;
  269. }
  270. static void spi_sirfsoc_chipselect(struct spi_device *spi, int value)
  271. {
  272. struct sirfsoc_spi *sspi = spi_master_get_devdata(spi->master);
  273. if (sspi->chipselect[spi->chip_select] == 0) {
  274. u32 regval = readl(sspi->base + SIRFSOC_SPI_CTRL);
  275. regval |= SIRFSOC_SPI_CS_IO_OUT;
  276. switch (value) {
  277. case BITBANG_CS_ACTIVE:
  278. if (spi->mode & SPI_CS_HIGH)
  279. regval |= SIRFSOC_SPI_CS_IO_OUT;
  280. else
  281. regval &= ~SIRFSOC_SPI_CS_IO_OUT;
  282. break;
  283. case BITBANG_CS_INACTIVE:
  284. if (spi->mode & SPI_CS_HIGH)
  285. regval &= ~SIRFSOC_SPI_CS_IO_OUT;
  286. else
  287. regval |= SIRFSOC_SPI_CS_IO_OUT;
  288. break;
  289. }
  290. writel(regval, sspi->base + SIRFSOC_SPI_CTRL);
  291. } else {
  292. int gpio = sspi->chipselect[spi->chip_select];
  293. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  294. }
  295. }
  296. static int
  297. spi_sirfsoc_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
  298. {
  299. struct sirfsoc_spi *sspi;
  300. u8 bits_per_word = 0;
  301. int hz = 0;
  302. u32 regval;
  303. u32 txfifo_ctrl, rxfifo_ctrl;
  304. u32 fifo_size = SIRFSOC_SPI_FIFO_SIZE / 4;
  305. sspi = spi_master_get_devdata(spi->master);
  306. bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
  307. hz = t && t->speed_hz ? t->speed_hz : spi->max_speed_hz;
  308. /* Enable IO mode for RX, TX */
  309. writel(SIRFSOC_SPI_IO_MODE_SEL, sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL);
  310. writel(SIRFSOC_SPI_IO_MODE_SEL, sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL);
  311. regval = (sspi->ctrl_freq / (2 * hz)) - 1;
  312. if (regval > 0xFFFF || regval < 0) {
  313. dev_err(&spi->dev, "Speed %d not supported\n", hz);
  314. return -EINVAL;
  315. }
  316. switch (bits_per_word) {
  317. case 8:
  318. regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_8;
  319. sspi->rx_word = spi_sirfsoc_rx_word_u8;
  320. sspi->tx_word = spi_sirfsoc_tx_word_u8;
  321. txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
  322. SIRFSOC_SPI_FIFO_WIDTH_BYTE;
  323. rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
  324. SIRFSOC_SPI_FIFO_WIDTH_BYTE;
  325. break;
  326. case 12:
  327. case 16:
  328. regval |= (bits_per_word == 12) ? SIRFSOC_SPI_TRAN_DAT_FORMAT_12 :
  329. SIRFSOC_SPI_TRAN_DAT_FORMAT_16;
  330. sspi->rx_word = spi_sirfsoc_rx_word_u16;
  331. sspi->tx_word = spi_sirfsoc_tx_word_u16;
  332. txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
  333. SIRFSOC_SPI_FIFO_WIDTH_WORD;
  334. rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
  335. SIRFSOC_SPI_FIFO_WIDTH_WORD;
  336. break;
  337. case 32:
  338. regval |= SIRFSOC_SPI_TRAN_DAT_FORMAT_32;
  339. sspi->rx_word = spi_sirfsoc_rx_word_u32;
  340. sspi->tx_word = spi_sirfsoc_tx_word_u32;
  341. txfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
  342. SIRFSOC_SPI_FIFO_WIDTH_DWORD;
  343. rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD(SIRFSOC_SPI_FIFO_SIZE / 2) |
  344. SIRFSOC_SPI_FIFO_WIDTH_DWORD;
  345. break;
  346. default:
  347. BUG();
  348. }
  349. if (!(spi->mode & SPI_CS_HIGH))
  350. regval |= SIRFSOC_SPI_CS_IDLE_STAT;
  351. if (!(spi->mode & SPI_LSB_FIRST))
  352. regval |= SIRFSOC_SPI_TRAN_MSB;
  353. if (spi->mode & SPI_CPOL)
  354. regval |= SIRFSOC_SPI_CLK_IDLE_STAT;
  355. /*
  356. * Data should be driven at least 1/2 cycle before the fetch edge to make
  357. * sure that data gets stable at the fetch edge.
  358. */
  359. if (((spi->mode & SPI_CPOL) && (spi->mode & SPI_CPHA)) ||
  360. (!(spi->mode & SPI_CPOL) && !(spi->mode & SPI_CPHA)))
  361. regval &= ~SIRFSOC_SPI_DRV_POS_EDGE;
  362. else
  363. regval |= SIRFSOC_SPI_DRV_POS_EDGE;
  364. writel(SIRFSOC_SPI_FIFO_SC(fifo_size - 2) |
  365. SIRFSOC_SPI_FIFO_LC(fifo_size / 2) |
  366. SIRFSOC_SPI_FIFO_HC(2),
  367. sspi->base + SIRFSOC_SPI_TXFIFO_LEVEL_CHK);
  368. writel(SIRFSOC_SPI_FIFO_SC(2) |
  369. SIRFSOC_SPI_FIFO_LC(fifo_size / 2) |
  370. SIRFSOC_SPI_FIFO_HC(fifo_size - 2),
  371. sspi->base + SIRFSOC_SPI_RXFIFO_LEVEL_CHK);
  372. writel(txfifo_ctrl, sspi->base + SIRFSOC_SPI_TXFIFO_CTRL);
  373. writel(rxfifo_ctrl, sspi->base + SIRFSOC_SPI_RXFIFO_CTRL);
  374. writel(regval, sspi->base + SIRFSOC_SPI_CTRL);
  375. return 0;
  376. }
  377. static int spi_sirfsoc_setup(struct spi_device *spi)
  378. {
  379. struct sirfsoc_spi *sspi;
  380. if (!spi->max_speed_hz)
  381. return -EINVAL;
  382. sspi = spi_master_get_devdata(spi->master);
  383. if (!spi->bits_per_word)
  384. spi->bits_per_word = 8;
  385. return spi_sirfsoc_setup_transfer(spi, NULL);
  386. }
  387. static int spi_sirfsoc_probe(struct platform_device *pdev)
  388. {
  389. struct sirfsoc_spi *sspi;
  390. struct spi_master *master;
  391. struct resource *mem_res;
  392. int num_cs, cs_gpio, irq;
  393. int i;
  394. int ret;
  395. ret = of_property_read_u32(pdev->dev.of_node,
  396. "sirf,spi-num-chipselects", &num_cs);
  397. if (ret < 0) {
  398. dev_err(&pdev->dev, "Unable to get chip select number\n");
  399. goto err_cs;
  400. }
  401. master = spi_alloc_master(&pdev->dev, sizeof(*sspi) + sizeof(int) * num_cs);
  402. if (!master) {
  403. dev_err(&pdev->dev, "Unable to allocate SPI master\n");
  404. return -ENOMEM;
  405. }
  406. platform_set_drvdata(pdev, master);
  407. sspi = spi_master_get_devdata(master);
  408. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  409. if (!mem_res) {
  410. dev_err(&pdev->dev, "Unable to get IO resource\n");
  411. ret = -ENODEV;
  412. goto free_master;
  413. }
  414. master->num_chipselect = num_cs;
  415. for (i = 0; i < master->num_chipselect; i++) {
  416. cs_gpio = of_get_named_gpio(pdev->dev.of_node, "cs-gpios", i);
  417. if (cs_gpio < 0) {
  418. dev_err(&pdev->dev, "can't get cs gpio from DT\n");
  419. ret = -ENODEV;
  420. goto free_master;
  421. }
  422. sspi->chipselect[i] = cs_gpio;
  423. if (cs_gpio == 0)
  424. continue; /* use cs from spi controller */
  425. ret = gpio_request(cs_gpio, DRIVER_NAME);
  426. if (ret) {
  427. while (i > 0) {
  428. i--;
  429. if (sspi->chipselect[i] > 0)
  430. gpio_free(sspi->chipselect[i]);
  431. }
  432. dev_err(&pdev->dev, "fail to request cs gpios\n");
  433. goto free_master;
  434. }
  435. }
  436. sspi->base = devm_ioremap_resource(&pdev->dev, mem_res);
  437. if (IS_ERR(sspi->base)) {
  438. ret = PTR_ERR(sspi->base);
  439. goto free_master;
  440. }
  441. irq = platform_get_irq(pdev, 0);
  442. if (irq < 0) {
  443. ret = -ENXIO;
  444. goto free_master;
  445. }
  446. ret = devm_request_irq(&pdev->dev, irq, spi_sirfsoc_irq, 0,
  447. DRIVER_NAME, sspi);
  448. if (ret)
  449. goto free_master;
  450. sspi->bitbang.master = spi_master_get(master);
  451. sspi->bitbang.chipselect = spi_sirfsoc_chipselect;
  452. sspi->bitbang.setup_transfer = spi_sirfsoc_setup_transfer;
  453. sspi->bitbang.txrx_bufs = spi_sirfsoc_transfer;
  454. sspi->bitbang.master->setup = spi_sirfsoc_setup;
  455. master->bus_num = pdev->id;
  456. master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(12) |
  457. SPI_BPW_MASK(16) | SPI_BPW_MASK(32);
  458. sspi->bitbang.master->dev.of_node = pdev->dev.of_node;
  459. sspi->clk = clk_get(&pdev->dev, NULL);
  460. if (IS_ERR(sspi->clk)) {
  461. ret = -EINVAL;
  462. goto free_master;
  463. }
  464. clk_prepare_enable(sspi->clk);
  465. sspi->ctrl_freq = clk_get_rate(sspi->clk);
  466. init_completion(&sspi->done);
  467. writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
  468. writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
  469. writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
  470. writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
  471. /* We are not using dummy delay between command and data */
  472. writel(0, sspi->base + SIRFSOC_SPI_DUMMY_DELAY_CTL);
  473. ret = spi_bitbang_start(&sspi->bitbang);
  474. if (ret)
  475. goto free_clk;
  476. dev_info(&pdev->dev, "registerred, bus number = %d\n", master->bus_num);
  477. return 0;
  478. free_clk:
  479. clk_disable_unprepare(sspi->clk);
  480. clk_put(sspi->clk);
  481. free_master:
  482. spi_master_put(master);
  483. err_cs:
  484. return ret;
  485. }
  486. static int spi_sirfsoc_remove(struct platform_device *pdev)
  487. {
  488. struct spi_master *master;
  489. struct sirfsoc_spi *sspi;
  490. int i;
  491. master = platform_get_drvdata(pdev);
  492. sspi = spi_master_get_devdata(master);
  493. spi_bitbang_stop(&sspi->bitbang);
  494. for (i = 0; i < master->num_chipselect; i++) {
  495. if (sspi->chipselect[i] > 0)
  496. gpio_free(sspi->chipselect[i]);
  497. }
  498. clk_disable_unprepare(sspi->clk);
  499. clk_put(sspi->clk);
  500. spi_master_put(master);
  501. return 0;
  502. }
  503. #ifdef CONFIG_PM
  504. static int spi_sirfsoc_suspend(struct device *dev)
  505. {
  506. struct platform_device *pdev = to_platform_device(dev);
  507. struct spi_master *master = platform_get_drvdata(pdev);
  508. struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
  509. clk_disable(sspi->clk);
  510. return 0;
  511. }
  512. static int spi_sirfsoc_resume(struct device *dev)
  513. {
  514. struct platform_device *pdev = to_platform_device(dev);
  515. struct spi_master *master = platform_get_drvdata(pdev);
  516. struct sirfsoc_spi *sspi = spi_master_get_devdata(master);
  517. clk_enable(sspi->clk);
  518. writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
  519. writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
  520. writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP);
  521. writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP);
  522. return 0;
  523. }
  524. static const struct dev_pm_ops spi_sirfsoc_pm_ops = {
  525. .suspend = spi_sirfsoc_suspend,
  526. .resume = spi_sirfsoc_resume,
  527. };
  528. #endif
  529. static const struct of_device_id spi_sirfsoc_of_match[] = {
  530. { .compatible = "sirf,prima2-spi", },
  531. { .compatible = "sirf,marco-spi", },
  532. {}
  533. };
  534. MODULE_DEVICE_TABLE(of, spi_sirfsoc_of_match);
  535. static struct platform_driver spi_sirfsoc_driver = {
  536. .driver = {
  537. .name = DRIVER_NAME,
  538. .owner = THIS_MODULE,
  539. #ifdef CONFIG_PM
  540. .pm = &spi_sirfsoc_pm_ops,
  541. #endif
  542. .of_match_table = spi_sirfsoc_of_match,
  543. },
  544. .probe = spi_sirfsoc_probe,
  545. .remove = spi_sirfsoc_remove,
  546. };
  547. module_platform_driver(spi_sirfsoc_driver);
  548. MODULE_DESCRIPTION("SiRF SoC SPI master driver");
  549. MODULE_AUTHOR("Zhiwu Song <Zhiwu.Song@csr.com>, "
  550. "Barry Song <Baohua.Song@csr.com>");
  551. MODULE_LICENSE("GPL v2");