mpparse.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/irq.h>
  17. #include <linux/init.h>
  18. #include <linux/acpi.h>
  19. #include <linux/delay.h>
  20. #include <linux/config.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/smp_lock.h>
  23. #include <linux/kernel_stat.h>
  24. #include <linux/mc146818rtc.h>
  25. #include <linux/bitops.h>
  26. #include <asm/smp.h>
  27. #include <asm/acpi.h>
  28. #include <asm/mtrr.h>
  29. #include <asm/mpspec.h>
  30. #include <asm/io_apic.h>
  31. #include <mach_apic.h>
  32. #include <mach_mpparse.h>
  33. #include <bios_ebda.h>
  34. /* Have we found an MP table */
  35. int smp_found_config;
  36. unsigned int __initdata maxcpus = NR_CPUS;
  37. /*
  38. * Various Linux-internal data structures created from the
  39. * MP-table.
  40. */
  41. int apic_version [MAX_APICS];
  42. int mp_bus_id_to_type [MAX_MP_BUSSES];
  43. int mp_bus_id_to_node [MAX_MP_BUSSES];
  44. int mp_bus_id_to_local [MAX_MP_BUSSES];
  45. int quad_local_to_mp_bus_id [NR_CPUS/4][4];
  46. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  47. static int mp_current_pci_id;
  48. /* I/O APIC entries */
  49. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  50. /* # of MP IRQ source entries */
  51. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  52. /* MP IRQ source entries */
  53. int mp_irq_entries;
  54. int nr_ioapics;
  55. int pic_mode;
  56. unsigned long mp_lapic_addr;
  57. /* Processor that is doing the boot up */
  58. unsigned int boot_cpu_physical_apicid = -1U;
  59. unsigned int boot_cpu_logical_apicid = -1U;
  60. /* Internal processor count */
  61. static unsigned int __initdata num_processors;
  62. /* Bitmask of physically existing CPUs */
  63. physid_mask_t phys_cpu_present_map;
  64. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  65. /*
  66. * Intel MP BIOS table parsing routines:
  67. */
  68. /*
  69. * Checksum an MP configuration block.
  70. */
  71. static int __init mpf_checksum(unsigned char *mp, int len)
  72. {
  73. int sum = 0;
  74. while (len--)
  75. sum += *mp++;
  76. return sum & 0xFF;
  77. }
  78. /*
  79. * Have to match translation table entries to main table entries by counter
  80. * hence the mpc_record variable .... can't see a less disgusting way of
  81. * doing this ....
  82. */
  83. static int mpc_record;
  84. static struct mpc_config_translation *translation_table[MAX_MPC_ENTRY] __initdata;
  85. #ifdef CONFIG_X86_NUMAQ
  86. static int MP_valid_apicid(int apicid, int version)
  87. {
  88. return hweight_long(apicid & 0xf) == 1 && (apicid >> 4) != 0xf;
  89. }
  90. #else
  91. static int MP_valid_apicid(int apicid, int version)
  92. {
  93. if (version >= 0x14)
  94. return apicid < 0xff;
  95. else
  96. return apicid < 0xf;
  97. }
  98. #endif
  99. static void __init MP_processor_info (struct mpc_config_processor *m)
  100. {
  101. int ver, apicid;
  102. physid_mask_t tmp;
  103. if (!(m->mpc_cpuflag & CPU_ENABLED))
  104. return;
  105. apicid = mpc_apic_id(m, translation_table[mpc_record]);
  106. if (m->mpc_featureflag&(1<<0))
  107. Dprintk(" Floating point unit present.\n");
  108. if (m->mpc_featureflag&(1<<7))
  109. Dprintk(" Machine Exception supported.\n");
  110. if (m->mpc_featureflag&(1<<8))
  111. Dprintk(" 64 bit compare & exchange supported.\n");
  112. if (m->mpc_featureflag&(1<<9))
  113. Dprintk(" Internal APIC present.\n");
  114. if (m->mpc_featureflag&(1<<11))
  115. Dprintk(" SEP present.\n");
  116. if (m->mpc_featureflag&(1<<12))
  117. Dprintk(" MTRR present.\n");
  118. if (m->mpc_featureflag&(1<<13))
  119. Dprintk(" PGE present.\n");
  120. if (m->mpc_featureflag&(1<<14))
  121. Dprintk(" MCA present.\n");
  122. if (m->mpc_featureflag&(1<<15))
  123. Dprintk(" CMOV present.\n");
  124. if (m->mpc_featureflag&(1<<16))
  125. Dprintk(" PAT present.\n");
  126. if (m->mpc_featureflag&(1<<17))
  127. Dprintk(" PSE present.\n");
  128. if (m->mpc_featureflag&(1<<18))
  129. Dprintk(" PSN present.\n");
  130. if (m->mpc_featureflag&(1<<19))
  131. Dprintk(" Cache Line Flush Instruction present.\n");
  132. /* 20 Reserved */
  133. if (m->mpc_featureflag&(1<<21))
  134. Dprintk(" Debug Trace and EMON Store present.\n");
  135. if (m->mpc_featureflag&(1<<22))
  136. Dprintk(" ACPI Thermal Throttle Registers present.\n");
  137. if (m->mpc_featureflag&(1<<23))
  138. Dprintk(" MMX present.\n");
  139. if (m->mpc_featureflag&(1<<24))
  140. Dprintk(" FXSR present.\n");
  141. if (m->mpc_featureflag&(1<<25))
  142. Dprintk(" XMM present.\n");
  143. if (m->mpc_featureflag&(1<<26))
  144. Dprintk(" Willamette New Instructions present.\n");
  145. if (m->mpc_featureflag&(1<<27))
  146. Dprintk(" Self Snoop present.\n");
  147. if (m->mpc_featureflag&(1<<28))
  148. Dprintk(" HT present.\n");
  149. if (m->mpc_featureflag&(1<<29))
  150. Dprintk(" Thermal Monitor present.\n");
  151. /* 30, 31 Reserved */
  152. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  153. Dprintk(" Bootup CPU\n");
  154. boot_cpu_physical_apicid = m->mpc_apicid;
  155. boot_cpu_logical_apicid = apicid;
  156. }
  157. if (num_processors >= NR_CPUS) {
  158. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  159. " Processor ignored.\n", NR_CPUS);
  160. return;
  161. }
  162. if (num_processors >= maxcpus) {
  163. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  164. " Processor ignored.\n", maxcpus);
  165. return;
  166. }
  167. num_processors++;
  168. ver = m->mpc_apicver;
  169. if (!MP_valid_apicid(apicid, ver)) {
  170. printk(KERN_WARNING "Processor #%d INVALID. (Max ID: %d).\n",
  171. m->mpc_apicid, MAX_APICS);
  172. --num_processors;
  173. return;
  174. }
  175. tmp = apicid_to_cpu_present(apicid);
  176. physids_or(phys_cpu_present_map, phys_cpu_present_map, tmp);
  177. /*
  178. * Validate version
  179. */
  180. if (ver == 0x0) {
  181. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! fixing up to 0x10. (tell your hw vendor)\n", m->mpc_apicid);
  182. ver = 0x10;
  183. }
  184. apic_version[m->mpc_apicid] = ver;
  185. bios_cpu_apicid[num_processors - 1] = m->mpc_apicid;
  186. }
  187. static void __init MP_bus_info (struct mpc_config_bus *m)
  188. {
  189. char str[7];
  190. memcpy(str, m->mpc_bustype, 6);
  191. str[6] = 0;
  192. mpc_oem_bus_info(m, str, translation_table[mpc_record]);
  193. if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA)-1) == 0) {
  194. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  195. } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA)-1) == 0) {
  196. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  197. } else if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI)-1) == 0) {
  198. mpc_oem_pci_bus(m, translation_table[mpc_record]);
  199. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  200. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  201. mp_current_pci_id++;
  202. } else if (strncmp(str, BUSTYPE_MCA, sizeof(BUSTYPE_MCA)-1) == 0) {
  203. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  204. } else if (strncmp(str, BUSTYPE_NEC98, sizeof(BUSTYPE_NEC98)-1) == 0) {
  205. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_NEC98;
  206. } else {
  207. printk(KERN_WARNING "Unknown bustype %s - ignoring\n", str);
  208. }
  209. }
  210. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  211. {
  212. if (!(m->mpc_flags & MPC_APIC_USABLE))
  213. return;
  214. printk(KERN_INFO "I/O APIC #%d Version %d at 0x%lX.\n",
  215. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  216. if (nr_ioapics >= MAX_IO_APICS) {
  217. printk(KERN_CRIT "Max # of I/O APICs (%d) exceeded (found %d).\n",
  218. MAX_IO_APICS, nr_ioapics);
  219. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  220. }
  221. if (!m->mpc_apicaddr) {
  222. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  223. " found in MP table, skipping!\n");
  224. return;
  225. }
  226. mp_ioapics[nr_ioapics] = *m;
  227. nr_ioapics++;
  228. }
  229. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  230. {
  231. mp_irqs [mp_irq_entries] = *m;
  232. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  233. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  234. m->mpc_irqtype, m->mpc_irqflag & 3,
  235. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  236. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  237. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  238. panic("Max # of irq sources exceeded!!\n");
  239. }
  240. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  241. {
  242. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  243. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  244. m->mpc_irqtype, m->mpc_irqflag & 3,
  245. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  246. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  247. /*
  248. * Well it seems all SMP boards in existence
  249. * use ExtINT/LVT1 == LINT0 and
  250. * NMI/LVT2 == LINT1 - the following check
  251. * will show us if this assumptions is false.
  252. * Until then we do not have to add baggage.
  253. */
  254. if ((m->mpc_irqtype == mp_ExtINT) &&
  255. (m->mpc_destapiclint != 0))
  256. BUG();
  257. if ((m->mpc_irqtype == mp_NMI) &&
  258. (m->mpc_destapiclint != 1))
  259. BUG();
  260. }
  261. #ifdef CONFIG_X86_NUMAQ
  262. static void __init MP_translation_info (struct mpc_config_translation *m)
  263. {
  264. printk(KERN_INFO "Translation: record %d, type %d, quad %d, global %d, local %d\n", mpc_record, m->trans_type, m->trans_quad, m->trans_global, m->trans_local);
  265. if (mpc_record >= MAX_MPC_ENTRY)
  266. printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
  267. else
  268. translation_table[mpc_record] = m; /* stash this for later */
  269. if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
  270. node_set_online(m->trans_quad);
  271. }
  272. /*
  273. * Read/parse the MPC oem tables
  274. */
  275. static void __init smp_read_mpc_oem(struct mp_config_oemtable *oemtable, \
  276. unsigned short oemsize)
  277. {
  278. int count = sizeof (*oemtable); /* the header size */
  279. unsigned char *oemptr = ((unsigned char *)oemtable)+count;
  280. mpc_record = 0;
  281. printk(KERN_INFO "Found an OEM MPC table at %8p - parsing it ... \n", oemtable);
  282. if (memcmp(oemtable->oem_signature,MPC_OEM_SIGNATURE,4))
  283. {
  284. printk(KERN_WARNING "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
  285. oemtable->oem_signature[0],
  286. oemtable->oem_signature[1],
  287. oemtable->oem_signature[2],
  288. oemtable->oem_signature[3]);
  289. return;
  290. }
  291. if (mpf_checksum((unsigned char *)oemtable,oemtable->oem_length))
  292. {
  293. printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
  294. return;
  295. }
  296. while (count < oemtable->oem_length) {
  297. switch (*oemptr) {
  298. case MP_TRANSLATION:
  299. {
  300. struct mpc_config_translation *m=
  301. (struct mpc_config_translation *)oemptr;
  302. MP_translation_info(m);
  303. oemptr += sizeof(*m);
  304. count += sizeof(*m);
  305. ++mpc_record;
  306. break;
  307. }
  308. default:
  309. {
  310. printk(KERN_WARNING "Unrecognised OEM table entry type! - %d\n", (int) *oemptr);
  311. return;
  312. }
  313. }
  314. }
  315. }
  316. static inline void mps_oem_check(struct mp_config_table *mpc, char *oem,
  317. char *productid)
  318. {
  319. if (strncmp(oem, "IBM NUMA", 8))
  320. printk("Warning! May not be a NUMA-Q system!\n");
  321. if (mpc->mpc_oemptr)
  322. smp_read_mpc_oem((struct mp_config_oemtable *) mpc->mpc_oemptr,
  323. mpc->mpc_oemsize);
  324. }
  325. #endif /* CONFIG_X86_NUMAQ */
  326. /*
  327. * Read/parse the MPC
  328. */
  329. static int __init smp_read_mpc(struct mp_config_table *mpc)
  330. {
  331. char str[16];
  332. char oem[10];
  333. int count=sizeof(*mpc);
  334. unsigned char *mpt=((unsigned char *)mpc)+count;
  335. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  336. printk(KERN_ERR "SMP mptable: bad signature [0x%x]!\n",
  337. *(u32 *)mpc->mpc_signature);
  338. return 0;
  339. }
  340. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  341. printk(KERN_ERR "SMP mptable: checksum error!\n");
  342. return 0;
  343. }
  344. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  345. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  346. mpc->mpc_spec);
  347. return 0;
  348. }
  349. if (!mpc->mpc_lapic) {
  350. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  351. return 0;
  352. }
  353. memcpy(oem,mpc->mpc_oem,8);
  354. oem[8]=0;
  355. printk(KERN_INFO "OEM ID: %s ",oem);
  356. memcpy(str,mpc->mpc_productid,12);
  357. str[12]=0;
  358. printk("Product ID: %s ",str);
  359. mps_oem_check(mpc, oem, str);
  360. printk("APIC at: 0x%lX\n",mpc->mpc_lapic);
  361. /*
  362. * Save the local APIC address (it might be non-default) -- but only
  363. * if we're not using ACPI.
  364. */
  365. if (!acpi_lapic)
  366. mp_lapic_addr = mpc->mpc_lapic;
  367. /*
  368. * Now process the configuration blocks.
  369. */
  370. mpc_record = 0;
  371. while (count < mpc->mpc_length) {
  372. switch(*mpt) {
  373. case MP_PROCESSOR:
  374. {
  375. struct mpc_config_processor *m=
  376. (struct mpc_config_processor *)mpt;
  377. /* ACPI may have already provided this data */
  378. if (!acpi_lapic)
  379. MP_processor_info(m);
  380. mpt += sizeof(*m);
  381. count += sizeof(*m);
  382. break;
  383. }
  384. case MP_BUS:
  385. {
  386. struct mpc_config_bus *m=
  387. (struct mpc_config_bus *)mpt;
  388. MP_bus_info(m);
  389. mpt += sizeof(*m);
  390. count += sizeof(*m);
  391. break;
  392. }
  393. case MP_IOAPIC:
  394. {
  395. struct mpc_config_ioapic *m=
  396. (struct mpc_config_ioapic *)mpt;
  397. MP_ioapic_info(m);
  398. mpt+=sizeof(*m);
  399. count+=sizeof(*m);
  400. break;
  401. }
  402. case MP_INTSRC:
  403. {
  404. struct mpc_config_intsrc *m=
  405. (struct mpc_config_intsrc *)mpt;
  406. MP_intsrc_info(m);
  407. mpt+=sizeof(*m);
  408. count+=sizeof(*m);
  409. break;
  410. }
  411. case MP_LINTSRC:
  412. {
  413. struct mpc_config_lintsrc *m=
  414. (struct mpc_config_lintsrc *)mpt;
  415. MP_lintsrc_info(m);
  416. mpt+=sizeof(*m);
  417. count+=sizeof(*m);
  418. break;
  419. }
  420. default:
  421. {
  422. count = mpc->mpc_length;
  423. break;
  424. }
  425. }
  426. ++mpc_record;
  427. }
  428. clustered_apic_check();
  429. if (!num_processors)
  430. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  431. return num_processors;
  432. }
  433. static int __init ELCR_trigger(unsigned int irq)
  434. {
  435. unsigned int port;
  436. port = 0x4d0 + (irq >> 3);
  437. return (inb(port) >> (irq & 7)) & 1;
  438. }
  439. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  440. {
  441. struct mpc_config_intsrc intsrc;
  442. int i;
  443. int ELCR_fallback = 0;
  444. intsrc.mpc_type = MP_INTSRC;
  445. intsrc.mpc_irqflag = 0; /* conforming */
  446. intsrc.mpc_srcbus = 0;
  447. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  448. intsrc.mpc_irqtype = mp_INT;
  449. /*
  450. * If true, we have an ISA/PCI system with no IRQ entries
  451. * in the MP table. To prevent the PCI interrupts from being set up
  452. * incorrectly, we try to use the ELCR. The sanity check to see if
  453. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  454. * never be level sensitive, so we simply see if the ELCR agrees.
  455. * If it does, we assume it's valid.
  456. */
  457. if (mpc_default_type == 5) {
  458. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  459. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  460. printk(KERN_WARNING "ELCR contains invalid data... not using ELCR\n");
  461. else {
  462. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  463. ELCR_fallback = 1;
  464. }
  465. }
  466. for (i = 0; i < 16; i++) {
  467. switch (mpc_default_type) {
  468. case 2:
  469. if (i == 0 || i == 13)
  470. continue; /* IRQ0 & IRQ13 not connected */
  471. /* fall through */
  472. default:
  473. if (i == 2)
  474. continue; /* IRQ2 is never connected */
  475. }
  476. if (ELCR_fallback) {
  477. /*
  478. * If the ELCR indicates a level-sensitive interrupt, we
  479. * copy that information over to the MP table in the
  480. * irqflag field (level sensitive, active high polarity).
  481. */
  482. if (ELCR_trigger(i))
  483. intsrc.mpc_irqflag = 13;
  484. else
  485. intsrc.mpc_irqflag = 0;
  486. }
  487. intsrc.mpc_srcbusirq = i;
  488. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  489. MP_intsrc_info(&intsrc);
  490. }
  491. intsrc.mpc_irqtype = mp_ExtINT;
  492. intsrc.mpc_srcbusirq = 0;
  493. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  494. MP_intsrc_info(&intsrc);
  495. }
  496. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  497. {
  498. struct mpc_config_processor processor;
  499. struct mpc_config_bus bus;
  500. struct mpc_config_ioapic ioapic;
  501. struct mpc_config_lintsrc lintsrc;
  502. int linttypes[2] = { mp_ExtINT, mp_NMI };
  503. int i;
  504. /*
  505. * local APIC has default address
  506. */
  507. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  508. /*
  509. * 2 CPUs, numbered 0 & 1.
  510. */
  511. processor.mpc_type = MP_PROCESSOR;
  512. /* Either an integrated APIC or a discrete 82489DX. */
  513. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  514. processor.mpc_cpuflag = CPU_ENABLED;
  515. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  516. (boot_cpu_data.x86_model << 4) |
  517. boot_cpu_data.x86_mask;
  518. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  519. processor.mpc_reserved[0] = 0;
  520. processor.mpc_reserved[1] = 0;
  521. for (i = 0; i < 2; i++) {
  522. processor.mpc_apicid = i;
  523. MP_processor_info(&processor);
  524. }
  525. bus.mpc_type = MP_BUS;
  526. bus.mpc_busid = 0;
  527. switch (mpc_default_type) {
  528. default:
  529. printk("???\n");
  530. printk(KERN_ERR "Unknown standard configuration %d\n",
  531. mpc_default_type);
  532. /* fall through */
  533. case 1:
  534. case 5:
  535. memcpy(bus.mpc_bustype, "ISA ", 6);
  536. break;
  537. case 2:
  538. case 6:
  539. case 3:
  540. memcpy(bus.mpc_bustype, "EISA ", 6);
  541. break;
  542. case 4:
  543. case 7:
  544. memcpy(bus.mpc_bustype, "MCA ", 6);
  545. }
  546. MP_bus_info(&bus);
  547. if (mpc_default_type > 4) {
  548. bus.mpc_busid = 1;
  549. memcpy(bus.mpc_bustype, "PCI ", 6);
  550. MP_bus_info(&bus);
  551. }
  552. ioapic.mpc_type = MP_IOAPIC;
  553. ioapic.mpc_apicid = 2;
  554. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  555. ioapic.mpc_flags = MPC_APIC_USABLE;
  556. ioapic.mpc_apicaddr = 0xFEC00000;
  557. MP_ioapic_info(&ioapic);
  558. /*
  559. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  560. */
  561. construct_default_ioirq_mptable(mpc_default_type);
  562. lintsrc.mpc_type = MP_LINTSRC;
  563. lintsrc.mpc_irqflag = 0; /* conforming */
  564. lintsrc.mpc_srcbusid = 0;
  565. lintsrc.mpc_srcbusirq = 0;
  566. lintsrc.mpc_destapic = MP_APIC_ALL;
  567. for (i = 0; i < 2; i++) {
  568. lintsrc.mpc_irqtype = linttypes[i];
  569. lintsrc.mpc_destapiclint = i;
  570. MP_lintsrc_info(&lintsrc);
  571. }
  572. }
  573. static struct intel_mp_floating *mpf_found;
  574. /*
  575. * Scan the memory blocks for an SMP configuration block.
  576. */
  577. void __init get_smp_config (void)
  578. {
  579. struct intel_mp_floating *mpf = mpf_found;
  580. /*
  581. * ACPI may be used to obtain the entire SMP configuration or just to
  582. * enumerate/configure processors (CONFIG_ACPI_BOOT). Note that
  583. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  584. * processors, where MPS only supports physical.
  585. */
  586. if (acpi_lapic && acpi_ioapic) {
  587. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  588. return;
  589. }
  590. else if (acpi_lapic)
  591. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  592. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  593. if (mpf->mpf_feature2 & (1<<7)) {
  594. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  595. pic_mode = 1;
  596. } else {
  597. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  598. pic_mode = 0;
  599. }
  600. /*
  601. * Now see if we need to read further.
  602. */
  603. if (mpf->mpf_feature1 != 0) {
  604. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  605. construct_default_ISA_mptable(mpf->mpf_feature1);
  606. } else if (mpf->mpf_physptr) {
  607. /*
  608. * Read the physical hardware table. Anything here will
  609. * override the defaults.
  610. */
  611. if (!smp_read_mpc((void *)mpf->mpf_physptr)) {
  612. smp_found_config = 0;
  613. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  614. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  615. return;
  616. }
  617. /*
  618. * If there are no explicit MP IRQ entries, then we are
  619. * broken. We set up most of the low 16 IO-APIC pins to
  620. * ISA defaults and hope it will work.
  621. */
  622. if (!mp_irq_entries) {
  623. struct mpc_config_bus bus;
  624. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  625. bus.mpc_type = MP_BUS;
  626. bus.mpc_busid = 0;
  627. memcpy(bus.mpc_bustype, "ISA ", 6);
  628. MP_bus_info(&bus);
  629. construct_default_ioirq_mptable(0);
  630. }
  631. } else
  632. BUG();
  633. printk(KERN_INFO "Processors: %d\n", num_processors);
  634. /*
  635. * Only use the first configuration found.
  636. */
  637. }
  638. static int __init smp_scan_config (unsigned long base, unsigned long length)
  639. {
  640. unsigned long *bp = phys_to_virt(base);
  641. struct intel_mp_floating *mpf;
  642. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  643. if (sizeof(*mpf) != 16)
  644. printk("Error: MPF size\n");
  645. while (length > 0) {
  646. mpf = (struct intel_mp_floating *)bp;
  647. if ((*bp == SMP_MAGIC_IDENT) &&
  648. (mpf->mpf_length == 1) &&
  649. !mpf_checksum((unsigned char *)bp, 16) &&
  650. ((mpf->mpf_specification == 1)
  651. || (mpf->mpf_specification == 4)) ) {
  652. smp_found_config = 1;
  653. printk(KERN_INFO "found SMP MP-table at %08lx\n",
  654. virt_to_phys(mpf));
  655. reserve_bootmem(virt_to_phys(mpf), PAGE_SIZE);
  656. if (mpf->mpf_physptr) {
  657. /*
  658. * We cannot access to MPC table to compute
  659. * table size yet, as only few megabytes from
  660. * the bottom is mapped now.
  661. * PC-9800's MPC table places on the very last
  662. * of physical memory; so that simply reserving
  663. * PAGE_SIZE from mpg->mpf_physptr yields BUG()
  664. * in reserve_bootmem.
  665. */
  666. unsigned long size = PAGE_SIZE;
  667. unsigned long end = max_low_pfn * PAGE_SIZE;
  668. if (mpf->mpf_physptr + size > end)
  669. size = end - mpf->mpf_physptr;
  670. reserve_bootmem(mpf->mpf_physptr, size);
  671. }
  672. mpf_found = mpf;
  673. return 1;
  674. }
  675. bp += 4;
  676. length -= 16;
  677. }
  678. return 0;
  679. }
  680. void __init find_smp_config (void)
  681. {
  682. unsigned int address;
  683. /*
  684. * FIXME: Linux assumes you have 640K of base ram..
  685. * this continues the error...
  686. *
  687. * 1) Scan the bottom 1K for a signature
  688. * 2) Scan the top 1K of base RAM
  689. * 3) Scan the 64K of bios
  690. */
  691. if (smp_scan_config(0x0,0x400) ||
  692. smp_scan_config(639*0x400,0x400) ||
  693. smp_scan_config(0xF0000,0x10000))
  694. return;
  695. /*
  696. * If it is an SMP machine we should know now, unless the
  697. * configuration is in an EISA/MCA bus machine with an
  698. * extended bios data area.
  699. *
  700. * there is a real-mode segmented pointer pointing to the
  701. * 4K EBDA area at 0x40E, calculate and scan it here.
  702. *
  703. * NOTE! There are Linux loaders that will corrupt the EBDA
  704. * area, and as such this kind of SMP config may be less
  705. * trustworthy, simply because the SMP table may have been
  706. * stomped on during early boot. These loaders are buggy and
  707. * should be fixed.
  708. *
  709. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  710. */
  711. address = get_bios_ebda();
  712. if (address)
  713. smp_scan_config(address, 0x400);
  714. }
  715. /* --------------------------------------------------------------------------
  716. ACPI-based MP Configuration
  717. -------------------------------------------------------------------------- */
  718. #ifdef CONFIG_ACPI_BOOT
  719. void __init mp_register_lapic_address (
  720. u64 address)
  721. {
  722. mp_lapic_addr = (unsigned long) address;
  723. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  724. if (boot_cpu_physical_apicid == -1U)
  725. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  726. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  727. }
  728. void __init mp_register_lapic (
  729. u8 id,
  730. u8 enabled)
  731. {
  732. struct mpc_config_processor processor;
  733. int boot_cpu = 0;
  734. if (MAX_APICS - id <= 0) {
  735. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  736. id, MAX_APICS);
  737. return;
  738. }
  739. if (id == boot_cpu_physical_apicid)
  740. boot_cpu = 1;
  741. processor.mpc_type = MP_PROCESSOR;
  742. processor.mpc_apicid = id;
  743. processor.mpc_apicver = GET_APIC_VERSION(apic_read(APIC_LVR));
  744. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  745. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  746. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  747. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  748. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  749. processor.mpc_reserved[0] = 0;
  750. processor.mpc_reserved[1] = 0;
  751. MP_processor_info(&processor);
  752. }
  753. #if defined(CONFIG_X86_IO_APIC) && (defined(CONFIG_ACPI_INTERPRETER) || defined(CONFIG_ACPI_BOOT))
  754. #define MP_ISA_BUS 0
  755. #define MP_MAX_IOAPIC_PIN 127
  756. static struct mp_ioapic_routing {
  757. int apic_id;
  758. int gsi_base;
  759. int gsi_end;
  760. u32 pin_programmed[4];
  761. } mp_ioapic_routing[MAX_IO_APICS];
  762. static int mp_find_ioapic (
  763. int gsi)
  764. {
  765. int i = 0;
  766. /* Find the IOAPIC that manages this GSI. */
  767. for (i = 0; i < nr_ioapics; i++) {
  768. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  769. && (gsi <= mp_ioapic_routing[i].gsi_end))
  770. return i;
  771. }
  772. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  773. return -1;
  774. }
  775. void __init mp_register_ioapic (
  776. u8 id,
  777. u32 address,
  778. u32 gsi_base)
  779. {
  780. int idx = 0;
  781. if (nr_ioapics >= MAX_IO_APICS) {
  782. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  783. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  784. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  785. }
  786. if (!address) {
  787. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  788. " found in MADT table, skipping!\n");
  789. return;
  790. }
  791. idx = nr_ioapics++;
  792. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  793. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  794. mp_ioapics[idx].mpc_apicaddr = address;
  795. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  796. mp_ioapics[idx].mpc_apicid = io_apic_get_unique_id(idx, id);
  797. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  798. /*
  799. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  800. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  801. */
  802. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  803. mp_ioapic_routing[idx].gsi_base = gsi_base;
  804. mp_ioapic_routing[idx].gsi_end = gsi_base +
  805. io_apic_get_redir_entries(idx);
  806. printk("IOAPIC[%d]: apic_id %d, version %d, address 0x%lx, "
  807. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  808. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  809. mp_ioapic_routing[idx].gsi_base,
  810. mp_ioapic_routing[idx].gsi_end);
  811. return;
  812. }
  813. void __init mp_override_legacy_irq (
  814. u8 bus_irq,
  815. u8 polarity,
  816. u8 trigger,
  817. u32 gsi)
  818. {
  819. struct mpc_config_intsrc intsrc;
  820. int ioapic = -1;
  821. int pin = -1;
  822. /*
  823. * Convert 'gsi' to 'ioapic.pin'.
  824. */
  825. ioapic = mp_find_ioapic(gsi);
  826. if (ioapic < 0)
  827. return;
  828. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  829. /*
  830. * TBD: This check is for faulty timer entries, where the override
  831. * erroneously sets the trigger to level, resulting in a HUGE
  832. * increase of timer interrupts!
  833. */
  834. if ((bus_irq == 0) && (trigger == 3))
  835. trigger = 1;
  836. intsrc.mpc_type = MP_INTSRC;
  837. intsrc.mpc_irqtype = mp_INT;
  838. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  839. intsrc.mpc_srcbus = MP_ISA_BUS;
  840. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  841. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  842. intsrc.mpc_dstirq = pin; /* INTIN# */
  843. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  844. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  845. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  846. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  847. mp_irqs[mp_irq_entries] = intsrc;
  848. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  849. panic("Max # of irq sources exceeded!\n");
  850. return;
  851. }
  852. int es7000_plat;
  853. void __init mp_config_acpi_legacy_irqs (void)
  854. {
  855. struct mpc_config_intsrc intsrc;
  856. int i = 0;
  857. int ioapic = -1;
  858. /*
  859. * Fabricate the legacy ISA bus (bus #31).
  860. */
  861. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  862. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  863. /*
  864. * Older generations of ES7000 have no legacy identity mappings
  865. */
  866. if (es7000_plat == 1)
  867. return;
  868. /*
  869. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  870. */
  871. ioapic = mp_find_ioapic(0);
  872. if (ioapic < 0)
  873. return;
  874. intsrc.mpc_type = MP_INTSRC;
  875. intsrc.mpc_irqflag = 0; /* Conforming */
  876. intsrc.mpc_srcbus = MP_ISA_BUS;
  877. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  878. /*
  879. * Use the default configuration for the IRQs 0-15. Unless
  880. * overriden by (MADT) interrupt source override entries.
  881. */
  882. for (i = 0; i < 16; i++) {
  883. int idx;
  884. for (idx = 0; idx < mp_irq_entries; idx++) {
  885. struct mpc_config_intsrc *irq = mp_irqs + idx;
  886. /* Do we already have a mapping for this ISA IRQ? */
  887. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  888. break;
  889. /* Do we already have a mapping for this IOAPIC pin */
  890. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  891. (irq->mpc_dstirq == i))
  892. break;
  893. }
  894. if (idx != mp_irq_entries) {
  895. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  896. continue; /* IRQ already used */
  897. }
  898. intsrc.mpc_irqtype = mp_INT;
  899. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  900. intsrc.mpc_dstirq = i;
  901. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  902. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  903. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  904. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  905. intsrc.mpc_dstirq);
  906. mp_irqs[mp_irq_entries] = intsrc;
  907. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  908. panic("Max # of irq sources exceeded!\n");
  909. }
  910. }
  911. int mp_register_gsi (u32 gsi, int edge_level, int active_high_low)
  912. {
  913. int ioapic = -1;
  914. int ioapic_pin = 0;
  915. int idx, bit = 0;
  916. #ifdef CONFIG_ACPI_BUS
  917. /* Don't set up the ACPI SCI because it's already set up */
  918. if (acpi_fadt.sci_int == gsi)
  919. return gsi;
  920. #endif
  921. ioapic = mp_find_ioapic(gsi);
  922. if (ioapic < 0) {
  923. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  924. return gsi;
  925. }
  926. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  927. if (ioapic_renumber_irq)
  928. gsi = ioapic_renumber_irq(ioapic, gsi);
  929. /*
  930. * Avoid pin reprogramming. PRTs typically include entries
  931. * with redundant pin->gsi mappings (but unique PCI devices);
  932. * we only program the IOAPIC on the first.
  933. */
  934. bit = ioapic_pin % 32;
  935. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  936. if (idx > 3) {
  937. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  938. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  939. ioapic_pin);
  940. return gsi;
  941. }
  942. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  943. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  944. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  945. return gsi;
  946. }
  947. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  948. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  949. edge_level == ACPI_EDGE_SENSITIVE ? 0 : 1,
  950. active_high_low == ACPI_ACTIVE_HIGH ? 0 : 1);
  951. return gsi;
  952. }
  953. #endif /*CONFIG_X86_IO_APIC && (CONFIG_ACPI_INTERPRETER || CONFIG_ACPI_BOOT)*/
  954. #endif /*CONFIG_ACPI_BOOT*/