main.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <asm-generic/kmap_types.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/io-mapping.h>
  40. #include <linux/sched.h>
  41. #include <rdma/ib_user_verbs.h>
  42. #include <rdma/ib_smi.h>
  43. #include <rdma/ib_umem.h>
  44. #include "user.h"
  45. #include "mlx5_ib.h"
  46. #define DRIVER_NAME "mlx5_ib"
  47. #define DRIVER_VERSION "1.0"
  48. #define DRIVER_RELDATE "June 2013"
  49. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  50. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRIVER_VERSION);
  53. static int prof_sel = 2;
  54. module_param_named(prof_sel, prof_sel, int, 0444);
  55. MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");
  56. static char mlx5_version[] =
  57. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  58. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  59. static struct mlx5_profile profile[] = {
  60. [0] = {
  61. .mask = 0,
  62. },
  63. [1] = {
  64. .mask = MLX5_PROF_MASK_QP_SIZE,
  65. .log_max_qp = 12,
  66. },
  67. [2] = {
  68. .mask = MLX5_PROF_MASK_QP_SIZE |
  69. MLX5_PROF_MASK_MR_CACHE,
  70. .log_max_qp = 17,
  71. .mr_cache[0] = {
  72. .size = 500,
  73. .limit = 250
  74. },
  75. .mr_cache[1] = {
  76. .size = 500,
  77. .limit = 250
  78. },
  79. .mr_cache[2] = {
  80. .size = 500,
  81. .limit = 250
  82. },
  83. .mr_cache[3] = {
  84. .size = 500,
  85. .limit = 250
  86. },
  87. .mr_cache[4] = {
  88. .size = 500,
  89. .limit = 250
  90. },
  91. .mr_cache[5] = {
  92. .size = 500,
  93. .limit = 250
  94. },
  95. .mr_cache[6] = {
  96. .size = 500,
  97. .limit = 250
  98. },
  99. .mr_cache[7] = {
  100. .size = 500,
  101. .limit = 250
  102. },
  103. .mr_cache[8] = {
  104. .size = 500,
  105. .limit = 250
  106. },
  107. .mr_cache[9] = {
  108. .size = 500,
  109. .limit = 250
  110. },
  111. .mr_cache[10] = {
  112. .size = 500,
  113. .limit = 250
  114. },
  115. .mr_cache[11] = {
  116. .size = 500,
  117. .limit = 250
  118. },
  119. .mr_cache[12] = {
  120. .size = 64,
  121. .limit = 32
  122. },
  123. .mr_cache[13] = {
  124. .size = 32,
  125. .limit = 16
  126. },
  127. .mr_cache[14] = {
  128. .size = 16,
  129. .limit = 8
  130. },
  131. .mr_cache[15] = {
  132. .size = 8,
  133. .limit = 4
  134. },
  135. },
  136. };
  137. int mlx5_vector2eqn(struct mlx5_ib_dev *dev, int vector, int *eqn, int *irqn)
  138. {
  139. struct mlx5_eq_table *table = &dev->mdev.priv.eq_table;
  140. struct mlx5_eq *eq, *n;
  141. int err = -ENOENT;
  142. spin_lock(&table->lock);
  143. list_for_each_entry_safe(eq, n, &dev->eqs_list, list) {
  144. if (eq->index == vector) {
  145. *eqn = eq->eqn;
  146. *irqn = eq->irqn;
  147. err = 0;
  148. break;
  149. }
  150. }
  151. spin_unlock(&table->lock);
  152. return err;
  153. }
  154. static int alloc_comp_eqs(struct mlx5_ib_dev *dev)
  155. {
  156. struct mlx5_eq_table *table = &dev->mdev.priv.eq_table;
  157. char name[MLX5_MAX_EQ_NAME];
  158. struct mlx5_eq *eq, *n;
  159. int ncomp_vec;
  160. int nent;
  161. int err;
  162. int i;
  163. INIT_LIST_HEAD(&dev->eqs_list);
  164. ncomp_vec = table->num_comp_vectors;
  165. nent = MLX5_COMP_EQ_SIZE;
  166. for (i = 0; i < ncomp_vec; i++) {
  167. eq = kzalloc(sizeof(*eq), GFP_KERNEL);
  168. if (!eq) {
  169. err = -ENOMEM;
  170. goto clean;
  171. }
  172. snprintf(name, MLX5_MAX_EQ_NAME, "mlx5_comp%d", i);
  173. err = mlx5_create_map_eq(&dev->mdev, eq,
  174. i + MLX5_EQ_VEC_COMP_BASE, nent, 0,
  175. name, &dev->mdev.priv.uuari.uars[0]);
  176. if (err) {
  177. kfree(eq);
  178. goto clean;
  179. }
  180. mlx5_ib_dbg(dev, "allocated completion EQN %d\n", eq->eqn);
  181. eq->index = i;
  182. spin_lock(&table->lock);
  183. list_add_tail(&eq->list, &dev->eqs_list);
  184. spin_unlock(&table->lock);
  185. }
  186. dev->num_comp_vectors = ncomp_vec;
  187. return 0;
  188. clean:
  189. spin_lock(&table->lock);
  190. list_for_each_entry_safe(eq, n, &dev->eqs_list, list) {
  191. list_del(&eq->list);
  192. spin_unlock(&table->lock);
  193. if (mlx5_destroy_unmap_eq(&dev->mdev, eq))
  194. mlx5_ib_warn(dev, "failed to destroy EQ 0x%x\n", eq->eqn);
  195. kfree(eq);
  196. spin_lock(&table->lock);
  197. }
  198. spin_unlock(&table->lock);
  199. return err;
  200. }
  201. static void free_comp_eqs(struct mlx5_ib_dev *dev)
  202. {
  203. struct mlx5_eq_table *table = &dev->mdev.priv.eq_table;
  204. struct mlx5_eq *eq, *n;
  205. spin_lock(&table->lock);
  206. list_for_each_entry_safe(eq, n, &dev->eqs_list, list) {
  207. list_del(&eq->list);
  208. spin_unlock(&table->lock);
  209. if (mlx5_destroy_unmap_eq(&dev->mdev, eq))
  210. mlx5_ib_warn(dev, "failed to destroy EQ 0x%x\n", eq->eqn);
  211. kfree(eq);
  212. spin_lock(&table->lock);
  213. }
  214. spin_unlock(&table->lock);
  215. }
  216. static int mlx5_ib_query_device(struct ib_device *ibdev,
  217. struct ib_device_attr *props)
  218. {
  219. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  220. struct ib_smp *in_mad = NULL;
  221. struct ib_smp *out_mad = NULL;
  222. int err = -ENOMEM;
  223. int max_rq_sg;
  224. int max_sq_sg;
  225. u64 flags;
  226. in_mad = kzalloc(sizeof(*in_mad), GFP_KERNEL);
  227. out_mad = kmalloc(sizeof(*out_mad), GFP_KERNEL);
  228. if (!in_mad || !out_mad)
  229. goto out;
  230. init_query_mad(in_mad);
  231. in_mad->attr_id = IB_SMP_ATTR_NODE_INFO;
  232. err = mlx5_MAD_IFC(to_mdev(ibdev), 1, 1, 1, NULL, NULL, in_mad, out_mad);
  233. if (err)
  234. goto out;
  235. memset(props, 0, sizeof(*props));
  236. props->fw_ver = ((u64)fw_rev_maj(&dev->mdev) << 32) |
  237. (fw_rev_min(&dev->mdev) << 16) |
  238. fw_rev_sub(&dev->mdev);
  239. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  240. IB_DEVICE_PORT_ACTIVE_EVENT |
  241. IB_DEVICE_SYS_IMAGE_GUID |
  242. IB_DEVICE_RC_RNR_NAK_GEN |
  243. IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  244. flags = dev->mdev.caps.flags;
  245. if (flags & MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR)
  246. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  247. if (flags & MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR)
  248. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  249. if (flags & MLX5_DEV_CAP_FLAG_APM)
  250. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  251. props->device_cap_flags |= IB_DEVICE_LOCAL_DMA_LKEY;
  252. if (flags & MLX5_DEV_CAP_FLAG_XRC)
  253. props->device_cap_flags |= IB_DEVICE_XRC;
  254. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  255. props->vendor_id = be32_to_cpup((__be32 *)(out_mad->data + 36)) &
  256. 0xffffff;
  257. props->vendor_part_id = be16_to_cpup((__be16 *)(out_mad->data + 30));
  258. props->hw_ver = be32_to_cpup((__be32 *)(out_mad->data + 32));
  259. memcpy(&props->sys_image_guid, out_mad->data + 4, 8);
  260. props->max_mr_size = ~0ull;
  261. props->page_size_cap = dev->mdev.caps.min_page_sz;
  262. props->max_qp = 1 << dev->mdev.caps.log_max_qp;
  263. props->max_qp_wr = dev->mdev.caps.max_wqes;
  264. max_rq_sg = dev->mdev.caps.max_rq_desc_sz / sizeof(struct mlx5_wqe_data_seg);
  265. max_sq_sg = (dev->mdev.caps.max_sq_desc_sz - sizeof(struct mlx5_wqe_ctrl_seg)) /
  266. sizeof(struct mlx5_wqe_data_seg);
  267. props->max_sge = min(max_rq_sg, max_sq_sg);
  268. props->max_cq = 1 << dev->mdev.caps.log_max_cq;
  269. props->max_cqe = dev->mdev.caps.max_cqes - 1;
  270. props->max_mr = 1 << dev->mdev.caps.log_max_mkey;
  271. props->max_pd = 1 << dev->mdev.caps.log_max_pd;
  272. props->max_qp_rd_atom = dev->mdev.caps.max_ra_req_qp;
  273. props->max_qp_init_rd_atom = dev->mdev.caps.max_ra_res_qp;
  274. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  275. props->max_srq = 1 << dev->mdev.caps.log_max_srq;
  276. props->max_srq_wr = dev->mdev.caps.max_srq_wqes - 1;
  277. props->max_srq_sge = max_rq_sg - 1;
  278. props->max_fast_reg_page_list_len = (unsigned int)-1;
  279. props->local_ca_ack_delay = dev->mdev.caps.local_ca_ack_delay;
  280. props->atomic_cap = IB_ATOMIC_NONE;
  281. props->masked_atomic_cap = IB_ATOMIC_NONE;
  282. props->max_pkeys = be16_to_cpup((__be16 *)(out_mad->data + 28));
  283. props->max_mcast_grp = 1 << dev->mdev.caps.log_max_mcg;
  284. props->max_mcast_qp_attach = dev->mdev.caps.max_qp_mcg;
  285. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  286. props->max_mcast_grp;
  287. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  288. out:
  289. kfree(in_mad);
  290. kfree(out_mad);
  291. return err;
  292. }
  293. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  294. struct ib_port_attr *props)
  295. {
  296. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  297. struct ib_smp *in_mad = NULL;
  298. struct ib_smp *out_mad = NULL;
  299. int ext_active_speed;
  300. int err = -ENOMEM;
  301. if (port < 1 || port > dev->mdev.caps.num_ports) {
  302. mlx5_ib_warn(dev, "invalid port number %d\n", port);
  303. return -EINVAL;
  304. }
  305. in_mad = kzalloc(sizeof(*in_mad), GFP_KERNEL);
  306. out_mad = kmalloc(sizeof(*out_mad), GFP_KERNEL);
  307. if (!in_mad || !out_mad)
  308. goto out;
  309. memset(props, 0, sizeof(*props));
  310. init_query_mad(in_mad);
  311. in_mad->attr_id = IB_SMP_ATTR_PORT_INFO;
  312. in_mad->attr_mod = cpu_to_be32(port);
  313. err = mlx5_MAD_IFC(dev, 1, 1, port, NULL, NULL, in_mad, out_mad);
  314. if (err) {
  315. mlx5_ib_warn(dev, "err %d\n", err);
  316. goto out;
  317. }
  318. props->lid = be16_to_cpup((__be16 *)(out_mad->data + 16));
  319. props->lmc = out_mad->data[34] & 0x7;
  320. props->sm_lid = be16_to_cpup((__be16 *)(out_mad->data + 18));
  321. props->sm_sl = out_mad->data[36] & 0xf;
  322. props->state = out_mad->data[32] & 0xf;
  323. props->phys_state = out_mad->data[33] >> 4;
  324. props->port_cap_flags = be32_to_cpup((__be32 *)(out_mad->data + 20));
  325. props->gid_tbl_len = out_mad->data[50];
  326. props->max_msg_sz = 1 << to_mdev(ibdev)->mdev.caps.log_max_msg;
  327. props->pkey_tbl_len = to_mdev(ibdev)->mdev.caps.port[port - 1].pkey_table_len;
  328. props->bad_pkey_cntr = be16_to_cpup((__be16 *)(out_mad->data + 46));
  329. props->qkey_viol_cntr = be16_to_cpup((__be16 *)(out_mad->data + 48));
  330. props->active_width = out_mad->data[31] & 0xf;
  331. props->active_speed = out_mad->data[35] >> 4;
  332. props->max_mtu = out_mad->data[41] & 0xf;
  333. props->active_mtu = out_mad->data[36] >> 4;
  334. props->subnet_timeout = out_mad->data[51] & 0x1f;
  335. props->max_vl_num = out_mad->data[37] >> 4;
  336. props->init_type_reply = out_mad->data[41] >> 4;
  337. /* Check if extended speeds (EDR/FDR/...) are supported */
  338. if (props->port_cap_flags & IB_PORT_EXTENDED_SPEEDS_SUP) {
  339. ext_active_speed = out_mad->data[62] >> 4;
  340. switch (ext_active_speed) {
  341. case 1:
  342. props->active_speed = 16; /* FDR */
  343. break;
  344. case 2:
  345. props->active_speed = 32; /* EDR */
  346. break;
  347. }
  348. }
  349. /* If reported active speed is QDR, check if is FDR-10 */
  350. if (props->active_speed == 4) {
  351. if (dev->mdev.caps.ext_port_cap[port - 1] &
  352. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO) {
  353. init_query_mad(in_mad);
  354. in_mad->attr_id = MLX5_ATTR_EXTENDED_PORT_INFO;
  355. in_mad->attr_mod = cpu_to_be32(port);
  356. err = mlx5_MAD_IFC(dev, 1, 1, port,
  357. NULL, NULL, in_mad, out_mad);
  358. if (err)
  359. goto out;
  360. /* Checking LinkSpeedActive for FDR-10 */
  361. if (out_mad->data[15] & 0x1)
  362. props->active_speed = 8;
  363. }
  364. }
  365. out:
  366. kfree(in_mad);
  367. kfree(out_mad);
  368. return err;
  369. }
  370. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  371. union ib_gid *gid)
  372. {
  373. struct ib_smp *in_mad = NULL;
  374. struct ib_smp *out_mad = NULL;
  375. int err = -ENOMEM;
  376. in_mad = kzalloc(sizeof(*in_mad), GFP_KERNEL);
  377. out_mad = kmalloc(sizeof(*out_mad), GFP_KERNEL);
  378. if (!in_mad || !out_mad)
  379. goto out;
  380. init_query_mad(in_mad);
  381. in_mad->attr_id = IB_SMP_ATTR_PORT_INFO;
  382. in_mad->attr_mod = cpu_to_be32(port);
  383. err = mlx5_MAD_IFC(to_mdev(ibdev), 1, 1, port, NULL, NULL, in_mad, out_mad);
  384. if (err)
  385. goto out;
  386. memcpy(gid->raw, out_mad->data + 8, 8);
  387. init_query_mad(in_mad);
  388. in_mad->attr_id = IB_SMP_ATTR_GUID_INFO;
  389. in_mad->attr_mod = cpu_to_be32(index / 8);
  390. err = mlx5_MAD_IFC(to_mdev(ibdev), 1, 1, port, NULL, NULL, in_mad, out_mad);
  391. if (err)
  392. goto out;
  393. memcpy(gid->raw + 8, out_mad->data + (index % 8) * 8, 8);
  394. out:
  395. kfree(in_mad);
  396. kfree(out_mad);
  397. return err;
  398. }
  399. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  400. u16 *pkey)
  401. {
  402. struct ib_smp *in_mad = NULL;
  403. struct ib_smp *out_mad = NULL;
  404. int err = -ENOMEM;
  405. in_mad = kzalloc(sizeof(*in_mad), GFP_KERNEL);
  406. out_mad = kmalloc(sizeof(*out_mad), GFP_KERNEL);
  407. if (!in_mad || !out_mad)
  408. goto out;
  409. init_query_mad(in_mad);
  410. in_mad->attr_id = IB_SMP_ATTR_PKEY_TABLE;
  411. in_mad->attr_mod = cpu_to_be32(index / 32);
  412. err = mlx5_MAD_IFC(to_mdev(ibdev), 1, 1, port, NULL, NULL, in_mad, out_mad);
  413. if (err)
  414. goto out;
  415. *pkey = be16_to_cpu(((__be16 *)out_mad->data)[index % 32]);
  416. out:
  417. kfree(in_mad);
  418. kfree(out_mad);
  419. return err;
  420. }
  421. struct mlx5_reg_node_desc {
  422. u8 desc[64];
  423. };
  424. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  425. struct ib_device_modify *props)
  426. {
  427. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  428. struct mlx5_reg_node_desc in;
  429. struct mlx5_reg_node_desc out;
  430. int err;
  431. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  432. return -EOPNOTSUPP;
  433. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  434. return 0;
  435. /*
  436. * If possible, pass node desc to FW, so it can generate
  437. * a 144 trap. If cmd fails, just ignore.
  438. */
  439. memcpy(&in, props->node_desc, 64);
  440. err = mlx5_core_access_reg(&dev->mdev, &in, sizeof(in), &out,
  441. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  442. if (err)
  443. return err;
  444. memcpy(ibdev->node_desc, props->node_desc, 64);
  445. return err;
  446. }
  447. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  448. struct ib_port_modify *props)
  449. {
  450. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  451. struct ib_port_attr attr;
  452. u32 tmp;
  453. int err;
  454. mutex_lock(&dev->cap_mask_mutex);
  455. err = mlx5_ib_query_port(ibdev, port, &attr);
  456. if (err)
  457. goto out;
  458. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  459. ~props->clr_port_cap_mask;
  460. err = mlx5_set_port_caps(&dev->mdev, port, tmp);
  461. out:
  462. mutex_unlock(&dev->cap_mask_mutex);
  463. return err;
  464. }
  465. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  466. struct ib_udata *udata)
  467. {
  468. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  469. struct mlx5_ib_alloc_ucontext_req req;
  470. struct mlx5_ib_alloc_ucontext_resp resp;
  471. struct mlx5_ib_ucontext *context;
  472. struct mlx5_uuar_info *uuari;
  473. struct mlx5_uar *uars;
  474. int num_uars;
  475. int uuarn;
  476. int err;
  477. int i;
  478. if (!dev->ib_active)
  479. return ERR_PTR(-EAGAIN);
  480. err = ib_copy_from_udata(&req, udata, sizeof(req));
  481. if (err)
  482. return ERR_PTR(err);
  483. if (req.total_num_uuars > MLX5_MAX_UUARS)
  484. return ERR_PTR(-ENOMEM);
  485. if (req.total_num_uuars == 0)
  486. return ERR_PTR(-EINVAL);
  487. req.total_num_uuars = ALIGN(req.total_num_uuars, MLX5_BF_REGS_PER_PAGE);
  488. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  489. return ERR_PTR(-EINVAL);
  490. num_uars = req.total_num_uuars / MLX5_BF_REGS_PER_PAGE;
  491. resp.qp_tab_size = 1 << dev->mdev.caps.log_max_qp;
  492. resp.bf_reg_size = dev->mdev.caps.bf_reg_size;
  493. resp.cache_line_size = L1_CACHE_BYTES;
  494. resp.max_sq_desc_sz = dev->mdev.caps.max_sq_desc_sz;
  495. resp.max_rq_desc_sz = dev->mdev.caps.max_rq_desc_sz;
  496. resp.max_send_wqebb = dev->mdev.caps.max_wqes;
  497. resp.max_recv_wr = dev->mdev.caps.max_wqes;
  498. resp.max_srq_recv_wr = dev->mdev.caps.max_srq_wqes;
  499. context = kzalloc(sizeof(*context), GFP_KERNEL);
  500. if (!context)
  501. return ERR_PTR(-ENOMEM);
  502. uuari = &context->uuari;
  503. mutex_init(&uuari->lock);
  504. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  505. if (!uars) {
  506. err = -ENOMEM;
  507. goto out_ctx;
  508. }
  509. uuari->bitmap = kcalloc(BITS_TO_LONGS(req.total_num_uuars),
  510. sizeof(*uuari->bitmap),
  511. GFP_KERNEL);
  512. if (!uuari->bitmap) {
  513. err = -ENOMEM;
  514. goto out_uar_ctx;
  515. }
  516. /*
  517. * clear all fast path uuars
  518. */
  519. for (i = 0; i < req.total_num_uuars; i++) {
  520. uuarn = i & 3;
  521. if (uuarn == 2 || uuarn == 3)
  522. set_bit(i, uuari->bitmap);
  523. }
  524. uuari->count = kcalloc(req.total_num_uuars, sizeof(*uuari->count), GFP_KERNEL);
  525. if (!uuari->count) {
  526. err = -ENOMEM;
  527. goto out_bitmap;
  528. }
  529. for (i = 0; i < num_uars; i++) {
  530. err = mlx5_cmd_alloc_uar(&dev->mdev, &uars[i].index);
  531. if (err)
  532. goto out_count;
  533. }
  534. INIT_LIST_HEAD(&context->db_page_list);
  535. mutex_init(&context->db_page_mutex);
  536. resp.tot_uuars = req.total_num_uuars;
  537. resp.num_ports = dev->mdev.caps.num_ports;
  538. err = ib_copy_to_udata(udata, &resp,
  539. sizeof(resp) - sizeof(resp.reserved));
  540. if (err)
  541. goto out_uars;
  542. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  543. uuari->uars = uars;
  544. uuari->num_uars = num_uars;
  545. return &context->ibucontext;
  546. out_uars:
  547. for (i--; i >= 0; i--)
  548. mlx5_cmd_free_uar(&dev->mdev, uars[i].index);
  549. out_count:
  550. kfree(uuari->count);
  551. out_bitmap:
  552. kfree(uuari->bitmap);
  553. out_uar_ctx:
  554. kfree(uars);
  555. out_ctx:
  556. kfree(context);
  557. return ERR_PTR(err);
  558. }
  559. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  560. {
  561. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  562. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  563. struct mlx5_uuar_info *uuari = &context->uuari;
  564. int i;
  565. for (i = 0; i < uuari->num_uars; i++) {
  566. if (mlx5_cmd_free_uar(&dev->mdev, uuari->uars[i].index))
  567. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  568. }
  569. kfree(uuari->count);
  570. kfree(uuari->bitmap);
  571. kfree(uuari->uars);
  572. kfree(context);
  573. return 0;
  574. }
  575. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  576. {
  577. return (pci_resource_start(dev->mdev.pdev, 0) >> PAGE_SHIFT) + index;
  578. }
  579. static int get_command(unsigned long offset)
  580. {
  581. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  582. }
  583. static int get_arg(unsigned long offset)
  584. {
  585. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  586. }
  587. static int get_index(unsigned long offset)
  588. {
  589. return get_arg(offset);
  590. }
  591. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  592. {
  593. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  594. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  595. struct mlx5_uuar_info *uuari = &context->uuari;
  596. unsigned long command;
  597. unsigned long idx;
  598. phys_addr_t pfn;
  599. command = get_command(vma->vm_pgoff);
  600. switch (command) {
  601. case MLX5_IB_MMAP_REGULAR_PAGE:
  602. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  603. return -EINVAL;
  604. idx = get_index(vma->vm_pgoff);
  605. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  606. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn 0x%llx\n", idx,
  607. (unsigned long long)pfn);
  608. if (idx >= uuari->num_uars)
  609. return -EINVAL;
  610. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  611. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  612. PAGE_SIZE, vma->vm_page_prot))
  613. return -EAGAIN;
  614. mlx5_ib_dbg(dev, "mapped WC at 0x%lx, PA 0x%llx\n",
  615. vma->vm_start,
  616. (unsigned long long)pfn << PAGE_SHIFT);
  617. break;
  618. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  619. return -ENOSYS;
  620. default:
  621. return -EINVAL;
  622. }
  623. return 0;
  624. }
  625. static int alloc_pa_mkey(struct mlx5_ib_dev *dev, u32 *key, u32 pdn)
  626. {
  627. struct mlx5_create_mkey_mbox_in *in;
  628. struct mlx5_mkey_seg *seg;
  629. struct mlx5_core_mr mr;
  630. int err;
  631. in = kzalloc(sizeof(*in), GFP_KERNEL);
  632. if (!in)
  633. return -ENOMEM;
  634. seg = &in->seg;
  635. seg->flags = MLX5_PERM_LOCAL_READ | MLX5_ACCESS_MODE_PA;
  636. seg->flags_pd = cpu_to_be32(pdn | MLX5_MKEY_LEN64);
  637. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff << 8);
  638. seg->start_addr = 0;
  639. err = mlx5_core_create_mkey(&dev->mdev, &mr, in, sizeof(*in));
  640. if (err) {
  641. mlx5_ib_warn(dev, "failed to create mkey, %d\n", err);
  642. goto err_in;
  643. }
  644. kfree(in);
  645. *key = mr.key;
  646. return 0;
  647. err_in:
  648. kfree(in);
  649. return err;
  650. }
  651. static void free_pa_mkey(struct mlx5_ib_dev *dev, u32 key)
  652. {
  653. struct mlx5_core_mr mr;
  654. int err;
  655. memset(&mr, 0, sizeof(mr));
  656. mr.key = key;
  657. err = mlx5_core_destroy_mkey(&dev->mdev, &mr);
  658. if (err)
  659. mlx5_ib_warn(dev, "failed to destroy mkey 0x%x\n", key);
  660. }
  661. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  662. struct ib_ucontext *context,
  663. struct ib_udata *udata)
  664. {
  665. struct mlx5_ib_alloc_pd_resp resp;
  666. struct mlx5_ib_pd *pd;
  667. int err;
  668. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  669. if (!pd)
  670. return ERR_PTR(-ENOMEM);
  671. err = mlx5_core_alloc_pd(&to_mdev(ibdev)->mdev, &pd->pdn);
  672. if (err) {
  673. kfree(pd);
  674. return ERR_PTR(err);
  675. }
  676. if (context) {
  677. resp.pdn = pd->pdn;
  678. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  679. mlx5_core_dealloc_pd(&to_mdev(ibdev)->mdev, pd->pdn);
  680. kfree(pd);
  681. return ERR_PTR(-EFAULT);
  682. }
  683. } else {
  684. err = alloc_pa_mkey(to_mdev(ibdev), &pd->pa_lkey, pd->pdn);
  685. if (err) {
  686. mlx5_core_dealloc_pd(&to_mdev(ibdev)->mdev, pd->pdn);
  687. kfree(pd);
  688. return ERR_PTR(err);
  689. }
  690. }
  691. return &pd->ibpd;
  692. }
  693. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  694. {
  695. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  696. struct mlx5_ib_pd *mpd = to_mpd(pd);
  697. if (!pd->uobject)
  698. free_pa_mkey(mdev, mpd->pa_lkey);
  699. mlx5_core_dealloc_pd(&mdev->mdev, mpd->pdn);
  700. kfree(mpd);
  701. return 0;
  702. }
  703. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  704. {
  705. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  706. int err;
  707. err = mlx5_core_attach_mcg(&dev->mdev, gid, ibqp->qp_num);
  708. if (err)
  709. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  710. ibqp->qp_num, gid->raw);
  711. return err;
  712. }
  713. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  714. {
  715. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  716. int err;
  717. err = mlx5_core_detach_mcg(&dev->mdev, gid, ibqp->qp_num);
  718. if (err)
  719. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  720. ibqp->qp_num, gid->raw);
  721. return err;
  722. }
  723. static int init_node_data(struct mlx5_ib_dev *dev)
  724. {
  725. struct ib_smp *in_mad = NULL;
  726. struct ib_smp *out_mad = NULL;
  727. int err = -ENOMEM;
  728. in_mad = kzalloc(sizeof(*in_mad), GFP_KERNEL);
  729. out_mad = kmalloc(sizeof(*out_mad), GFP_KERNEL);
  730. if (!in_mad || !out_mad)
  731. goto out;
  732. init_query_mad(in_mad);
  733. in_mad->attr_id = IB_SMP_ATTR_NODE_DESC;
  734. err = mlx5_MAD_IFC(dev, 1, 1, 1, NULL, NULL, in_mad, out_mad);
  735. if (err)
  736. goto out;
  737. memcpy(dev->ib_dev.node_desc, out_mad->data, 64);
  738. in_mad->attr_id = IB_SMP_ATTR_NODE_INFO;
  739. err = mlx5_MAD_IFC(dev, 1, 1, 1, NULL, NULL, in_mad, out_mad);
  740. if (err)
  741. goto out;
  742. dev->mdev.rev_id = be32_to_cpup((__be32 *)(out_mad->data + 32));
  743. memcpy(&dev->ib_dev.node_guid, out_mad->data + 12, 8);
  744. out:
  745. kfree(in_mad);
  746. kfree(out_mad);
  747. return err;
  748. }
  749. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  750. char *buf)
  751. {
  752. struct mlx5_ib_dev *dev =
  753. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  754. return sprintf(buf, "%d\n", dev->mdev.priv.fw_pages);
  755. }
  756. static ssize_t show_reg_pages(struct device *device,
  757. struct device_attribute *attr, char *buf)
  758. {
  759. struct mlx5_ib_dev *dev =
  760. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  761. return sprintf(buf, "%d\n", dev->mdev.priv.reg_pages);
  762. }
  763. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  764. char *buf)
  765. {
  766. struct mlx5_ib_dev *dev =
  767. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  768. return sprintf(buf, "MT%d\n", dev->mdev.pdev->device);
  769. }
  770. static ssize_t show_fw_ver(struct device *device, struct device_attribute *attr,
  771. char *buf)
  772. {
  773. struct mlx5_ib_dev *dev =
  774. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  775. return sprintf(buf, "%d.%d.%d\n", fw_rev_maj(&dev->mdev),
  776. fw_rev_min(&dev->mdev), fw_rev_sub(&dev->mdev));
  777. }
  778. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  779. char *buf)
  780. {
  781. struct mlx5_ib_dev *dev =
  782. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  783. return sprintf(buf, "%x\n", dev->mdev.rev_id);
  784. }
  785. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  786. char *buf)
  787. {
  788. struct mlx5_ib_dev *dev =
  789. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  790. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  791. dev->mdev.board_id);
  792. }
  793. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  794. static DEVICE_ATTR(fw_ver, S_IRUGO, show_fw_ver, NULL);
  795. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  796. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  797. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  798. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  799. static struct device_attribute *mlx5_class_attributes[] = {
  800. &dev_attr_hw_rev,
  801. &dev_attr_fw_ver,
  802. &dev_attr_hca_type,
  803. &dev_attr_board_id,
  804. &dev_attr_fw_pages,
  805. &dev_attr_reg_pages,
  806. };
  807. static void mlx5_ib_event(struct mlx5_core_dev *dev, enum mlx5_dev_event event,
  808. void *data)
  809. {
  810. struct mlx5_ib_dev *ibdev = container_of(dev, struct mlx5_ib_dev, mdev);
  811. struct ib_event ibev;
  812. u8 port = 0;
  813. switch (event) {
  814. case MLX5_DEV_EVENT_SYS_ERROR:
  815. ibdev->ib_active = false;
  816. ibev.event = IB_EVENT_DEVICE_FATAL;
  817. break;
  818. case MLX5_DEV_EVENT_PORT_UP:
  819. ibev.event = IB_EVENT_PORT_ACTIVE;
  820. port = *(u8 *)data;
  821. break;
  822. case MLX5_DEV_EVENT_PORT_DOWN:
  823. ibev.event = IB_EVENT_PORT_ERR;
  824. port = *(u8 *)data;
  825. break;
  826. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  827. /* not used by ULPs */
  828. return;
  829. case MLX5_DEV_EVENT_LID_CHANGE:
  830. ibev.event = IB_EVENT_LID_CHANGE;
  831. port = *(u8 *)data;
  832. break;
  833. case MLX5_DEV_EVENT_PKEY_CHANGE:
  834. ibev.event = IB_EVENT_PKEY_CHANGE;
  835. port = *(u8 *)data;
  836. break;
  837. case MLX5_DEV_EVENT_GUID_CHANGE:
  838. ibev.event = IB_EVENT_GID_CHANGE;
  839. port = *(u8 *)data;
  840. break;
  841. case MLX5_DEV_EVENT_CLIENT_REREG:
  842. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  843. port = *(u8 *)data;
  844. break;
  845. }
  846. ibev.device = &ibdev->ib_dev;
  847. ibev.element.port_num = port;
  848. if (port < 1 || port > ibdev->num_ports) {
  849. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  850. return;
  851. }
  852. if (ibdev->ib_active)
  853. ib_dispatch_event(&ibev);
  854. }
  855. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  856. {
  857. int port;
  858. for (port = 1; port <= dev->mdev.caps.num_ports; port++)
  859. mlx5_query_ext_port_caps(dev, port);
  860. }
  861. static int get_port_caps(struct mlx5_ib_dev *dev)
  862. {
  863. struct ib_device_attr *dprops = NULL;
  864. struct ib_port_attr *pprops = NULL;
  865. int err = 0;
  866. int port;
  867. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  868. if (!pprops)
  869. goto out;
  870. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  871. if (!dprops)
  872. goto out;
  873. err = mlx5_ib_query_device(&dev->ib_dev, dprops);
  874. if (err) {
  875. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  876. goto out;
  877. }
  878. for (port = 1; port <= dev->mdev.caps.num_ports; port++) {
  879. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  880. if (err) {
  881. mlx5_ib_warn(dev, "query_port %d failed %d\n", port, err);
  882. break;
  883. }
  884. dev->mdev.caps.port[port - 1].pkey_table_len = dprops->max_pkeys;
  885. dev->mdev.caps.port[port - 1].gid_table_len = pprops->gid_tbl_len;
  886. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  887. dprops->max_pkeys, pprops->gid_tbl_len);
  888. }
  889. out:
  890. kfree(pprops);
  891. kfree(dprops);
  892. return err;
  893. }
  894. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  895. {
  896. int err;
  897. err = mlx5_mr_cache_cleanup(dev);
  898. if (err)
  899. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  900. mlx5_ib_destroy_qp(dev->umrc.qp);
  901. ib_destroy_cq(dev->umrc.cq);
  902. ib_dereg_mr(dev->umrc.mr);
  903. ib_dealloc_pd(dev->umrc.pd);
  904. }
  905. enum {
  906. MAX_UMR_WR = 128,
  907. };
  908. static int create_umr_res(struct mlx5_ib_dev *dev)
  909. {
  910. struct ib_qp_init_attr *init_attr = NULL;
  911. struct ib_qp_attr *attr = NULL;
  912. struct ib_pd *pd;
  913. struct ib_cq *cq;
  914. struct ib_qp *qp;
  915. struct ib_mr *mr;
  916. int ret;
  917. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  918. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  919. if (!attr || !init_attr) {
  920. ret = -ENOMEM;
  921. goto error_0;
  922. }
  923. pd = ib_alloc_pd(&dev->ib_dev);
  924. if (IS_ERR(pd)) {
  925. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  926. ret = PTR_ERR(pd);
  927. goto error_0;
  928. }
  929. mr = ib_get_dma_mr(pd, IB_ACCESS_LOCAL_WRITE);
  930. if (IS_ERR(mr)) {
  931. mlx5_ib_dbg(dev, "Couldn't create DMA MR for sync UMR QP\n");
  932. ret = PTR_ERR(mr);
  933. goto error_1;
  934. }
  935. cq = ib_create_cq(&dev->ib_dev, mlx5_umr_cq_handler, NULL, NULL, 128,
  936. 0);
  937. if (IS_ERR(cq)) {
  938. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  939. ret = PTR_ERR(cq);
  940. goto error_2;
  941. }
  942. ib_req_notify_cq(cq, IB_CQ_NEXT_COMP);
  943. init_attr->send_cq = cq;
  944. init_attr->recv_cq = cq;
  945. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  946. init_attr->cap.max_send_wr = MAX_UMR_WR;
  947. init_attr->cap.max_send_sge = 1;
  948. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  949. init_attr->port_num = 1;
  950. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  951. if (IS_ERR(qp)) {
  952. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  953. ret = PTR_ERR(qp);
  954. goto error_3;
  955. }
  956. qp->device = &dev->ib_dev;
  957. qp->real_qp = qp;
  958. qp->uobject = NULL;
  959. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  960. attr->qp_state = IB_QPS_INIT;
  961. attr->port_num = 1;
  962. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  963. IB_QP_PORT, NULL);
  964. if (ret) {
  965. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  966. goto error_4;
  967. }
  968. memset(attr, 0, sizeof(*attr));
  969. attr->qp_state = IB_QPS_RTR;
  970. attr->path_mtu = IB_MTU_256;
  971. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  972. if (ret) {
  973. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  974. goto error_4;
  975. }
  976. memset(attr, 0, sizeof(*attr));
  977. attr->qp_state = IB_QPS_RTS;
  978. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  979. if (ret) {
  980. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  981. goto error_4;
  982. }
  983. dev->umrc.qp = qp;
  984. dev->umrc.cq = cq;
  985. dev->umrc.mr = mr;
  986. dev->umrc.pd = pd;
  987. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  988. ret = mlx5_mr_cache_init(dev);
  989. if (ret) {
  990. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  991. goto error_4;
  992. }
  993. kfree(attr);
  994. kfree(init_attr);
  995. return 0;
  996. error_4:
  997. mlx5_ib_destroy_qp(qp);
  998. error_3:
  999. ib_destroy_cq(cq);
  1000. error_2:
  1001. ib_dereg_mr(mr);
  1002. error_1:
  1003. ib_dealloc_pd(pd);
  1004. error_0:
  1005. kfree(attr);
  1006. kfree(init_attr);
  1007. return ret;
  1008. }
  1009. static int create_dev_resources(struct mlx5_ib_resources *devr)
  1010. {
  1011. struct ib_srq_init_attr attr;
  1012. struct mlx5_ib_dev *dev;
  1013. int ret = 0;
  1014. dev = container_of(devr, struct mlx5_ib_dev, devr);
  1015. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  1016. if (IS_ERR(devr->p0)) {
  1017. ret = PTR_ERR(devr->p0);
  1018. goto error0;
  1019. }
  1020. devr->p0->device = &dev->ib_dev;
  1021. devr->p0->uobject = NULL;
  1022. atomic_set(&devr->p0->usecnt, 0);
  1023. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, 1, 0, NULL, NULL);
  1024. if (IS_ERR(devr->c0)) {
  1025. ret = PTR_ERR(devr->c0);
  1026. goto error1;
  1027. }
  1028. devr->c0->device = &dev->ib_dev;
  1029. devr->c0->uobject = NULL;
  1030. devr->c0->comp_handler = NULL;
  1031. devr->c0->event_handler = NULL;
  1032. devr->c0->cq_context = NULL;
  1033. atomic_set(&devr->c0->usecnt, 0);
  1034. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1035. if (IS_ERR(devr->x0)) {
  1036. ret = PTR_ERR(devr->x0);
  1037. goto error2;
  1038. }
  1039. devr->x0->device = &dev->ib_dev;
  1040. devr->x0->inode = NULL;
  1041. atomic_set(&devr->x0->usecnt, 0);
  1042. mutex_init(&devr->x0->tgt_qp_mutex);
  1043. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  1044. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1045. if (IS_ERR(devr->x1)) {
  1046. ret = PTR_ERR(devr->x1);
  1047. goto error3;
  1048. }
  1049. devr->x1->device = &dev->ib_dev;
  1050. devr->x1->inode = NULL;
  1051. atomic_set(&devr->x1->usecnt, 0);
  1052. mutex_init(&devr->x1->tgt_qp_mutex);
  1053. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  1054. memset(&attr, 0, sizeof(attr));
  1055. attr.attr.max_sge = 1;
  1056. attr.attr.max_wr = 1;
  1057. attr.srq_type = IB_SRQT_XRC;
  1058. attr.ext.xrc.cq = devr->c0;
  1059. attr.ext.xrc.xrcd = devr->x0;
  1060. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  1061. if (IS_ERR(devr->s0)) {
  1062. ret = PTR_ERR(devr->s0);
  1063. goto error4;
  1064. }
  1065. devr->s0->device = &dev->ib_dev;
  1066. devr->s0->pd = devr->p0;
  1067. devr->s0->uobject = NULL;
  1068. devr->s0->event_handler = NULL;
  1069. devr->s0->srq_context = NULL;
  1070. devr->s0->srq_type = IB_SRQT_XRC;
  1071. devr->s0->ext.xrc.xrcd = devr->x0;
  1072. devr->s0->ext.xrc.cq = devr->c0;
  1073. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  1074. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  1075. atomic_inc(&devr->p0->usecnt);
  1076. atomic_set(&devr->s0->usecnt, 0);
  1077. return 0;
  1078. error4:
  1079. mlx5_ib_dealloc_xrcd(devr->x1);
  1080. error3:
  1081. mlx5_ib_dealloc_xrcd(devr->x0);
  1082. error2:
  1083. mlx5_ib_destroy_cq(devr->c0);
  1084. error1:
  1085. mlx5_ib_dealloc_pd(devr->p0);
  1086. error0:
  1087. return ret;
  1088. }
  1089. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  1090. {
  1091. mlx5_ib_destroy_srq(devr->s0);
  1092. mlx5_ib_dealloc_xrcd(devr->x0);
  1093. mlx5_ib_dealloc_xrcd(devr->x1);
  1094. mlx5_ib_destroy_cq(devr->c0);
  1095. mlx5_ib_dealloc_pd(devr->p0);
  1096. }
  1097. static int init_one(struct pci_dev *pdev,
  1098. const struct pci_device_id *id)
  1099. {
  1100. struct mlx5_core_dev *mdev;
  1101. struct mlx5_ib_dev *dev;
  1102. int err;
  1103. int i;
  1104. printk_once(KERN_INFO "%s", mlx5_version);
  1105. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  1106. if (!dev)
  1107. return -ENOMEM;
  1108. mdev = &dev->mdev;
  1109. mdev->event = mlx5_ib_event;
  1110. if (prof_sel >= ARRAY_SIZE(profile)) {
  1111. pr_warn("selected pofile out of range, selceting default\n");
  1112. prof_sel = 0;
  1113. }
  1114. mdev->profile = &profile[prof_sel];
  1115. err = mlx5_dev_init(mdev, pdev);
  1116. if (err)
  1117. goto err_free;
  1118. err = get_port_caps(dev);
  1119. if (err)
  1120. goto err_cleanup;
  1121. get_ext_port_caps(dev);
  1122. err = alloc_comp_eqs(dev);
  1123. if (err)
  1124. goto err_cleanup;
  1125. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  1126. strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
  1127. dev->ib_dev.owner = THIS_MODULE;
  1128. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  1129. dev->ib_dev.local_dma_lkey = mdev->caps.reserved_lkey;
  1130. dev->num_ports = mdev->caps.num_ports;
  1131. dev->ib_dev.phys_port_cnt = dev->num_ports;
  1132. dev->ib_dev.num_comp_vectors = dev->num_comp_vectors;
  1133. dev->ib_dev.dma_device = &mdev->pdev->dev;
  1134. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  1135. dev->ib_dev.uverbs_cmd_mask =
  1136. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1137. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1138. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1139. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1140. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1141. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1142. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1143. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1144. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1145. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1146. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1147. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1148. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1149. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1150. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1151. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1152. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1153. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1154. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1155. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1156. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1157. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  1158. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  1159. dev->ib_dev.query_device = mlx5_ib_query_device;
  1160. dev->ib_dev.query_port = mlx5_ib_query_port;
  1161. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  1162. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  1163. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  1164. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  1165. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  1166. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  1167. dev->ib_dev.mmap = mlx5_ib_mmap;
  1168. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  1169. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  1170. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  1171. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  1172. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  1173. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  1174. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  1175. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  1176. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  1177. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  1178. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  1179. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  1180. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  1181. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  1182. dev->ib_dev.post_send = mlx5_ib_post_send;
  1183. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  1184. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  1185. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  1186. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  1187. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  1188. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  1189. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  1190. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  1191. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  1192. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  1193. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  1194. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  1195. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  1196. dev->ib_dev.alloc_fast_reg_mr = mlx5_ib_alloc_fast_reg_mr;
  1197. dev->ib_dev.alloc_fast_reg_page_list = mlx5_ib_alloc_fast_reg_page_list;
  1198. dev->ib_dev.free_fast_reg_page_list = mlx5_ib_free_fast_reg_page_list;
  1199. if (mdev->caps.flags & MLX5_DEV_CAP_FLAG_XRC) {
  1200. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  1201. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  1202. dev->ib_dev.uverbs_cmd_mask |=
  1203. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  1204. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  1205. }
  1206. err = init_node_data(dev);
  1207. if (err)
  1208. goto err_eqs;
  1209. mutex_init(&dev->cap_mask_mutex);
  1210. spin_lock_init(&dev->mr_lock);
  1211. err = create_dev_resources(&dev->devr);
  1212. if (err)
  1213. goto err_eqs;
  1214. err = ib_register_device(&dev->ib_dev, NULL);
  1215. if (err)
  1216. goto err_rsrc;
  1217. err = create_umr_res(dev);
  1218. if (err)
  1219. goto err_dev;
  1220. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  1221. err = device_create_file(&dev->ib_dev.dev,
  1222. mlx5_class_attributes[i]);
  1223. if (err)
  1224. goto err_umrc;
  1225. }
  1226. dev->ib_active = true;
  1227. return 0;
  1228. err_umrc:
  1229. destroy_umrc_res(dev);
  1230. err_dev:
  1231. ib_unregister_device(&dev->ib_dev);
  1232. err_rsrc:
  1233. destroy_dev_resources(&dev->devr);
  1234. err_eqs:
  1235. free_comp_eqs(dev);
  1236. err_cleanup:
  1237. mlx5_dev_cleanup(mdev);
  1238. err_free:
  1239. ib_dealloc_device((struct ib_device *)dev);
  1240. return err;
  1241. }
  1242. static void remove_one(struct pci_dev *pdev)
  1243. {
  1244. struct mlx5_ib_dev *dev = mlx5_pci2ibdev(pdev);
  1245. destroy_umrc_res(dev);
  1246. ib_unregister_device(&dev->ib_dev);
  1247. destroy_dev_resources(&dev->devr);
  1248. free_comp_eqs(dev);
  1249. mlx5_dev_cleanup(&dev->mdev);
  1250. ib_dealloc_device(&dev->ib_dev);
  1251. }
  1252. static DEFINE_PCI_DEVICE_TABLE(mlx5_ib_pci_table) = {
  1253. { PCI_VDEVICE(MELLANOX, 4113) }, /* MT4113 Connect-IB */
  1254. { 0, }
  1255. };
  1256. MODULE_DEVICE_TABLE(pci, mlx5_ib_pci_table);
  1257. static struct pci_driver mlx5_ib_driver = {
  1258. .name = DRIVER_NAME,
  1259. .id_table = mlx5_ib_pci_table,
  1260. .probe = init_one,
  1261. .remove = remove_one
  1262. };
  1263. static int __init mlx5_ib_init(void)
  1264. {
  1265. return pci_register_driver(&mlx5_ib_driver);
  1266. }
  1267. static void __exit mlx5_ib_cleanup(void)
  1268. {
  1269. pci_unregister_driver(&mlx5_ib_driver);
  1270. }
  1271. module_init(mlx5_ib_init);
  1272. module_exit(mlx5_ib_cleanup);