mach_apic.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. #ifndef __ASM_MACH_APIC_H
  2. #define __ASM_MACH_APIC_H
  3. #include <linux/config.h>
  4. #include <asm/smp.h>
  5. #define esr_disable (1)
  6. #define NO_BALANCE_IRQ (0)
  7. #define NO_IOAPIC_CHECK (1) /* Don't check I/O APIC ID for xAPIC */
  8. /* In clustered mode, the high nibble of APIC ID is a cluster number.
  9. * The low nibble is a 4-bit bitmap. */
  10. #define XAPIC_DEST_CPUS_SHIFT 4
  11. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  12. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  13. #define APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  14. static inline cpumask_t target_cpus(void)
  15. {
  16. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  17. * dest_LowestPrio mode logical clustered apic interrupt routing
  18. * Just start on cpu 0. IRQ balancing will spread load
  19. */
  20. return cpumask_of_cpu(0);
  21. }
  22. #define TARGET_CPUS (target_cpus())
  23. #define INT_DELIVERY_MODE (dest_LowestPrio)
  24. #define INT_DEST_MODE 1 /* logical delivery broadcast to all procs */
  25. static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
  26. {
  27. return 0;
  28. }
  29. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  30. static inline unsigned long check_apicid_present(int bit)
  31. {
  32. return 1;
  33. }
  34. #define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  35. extern u8 bios_cpu_apicid[];
  36. extern u8 cpu_2_logical_apicid[];
  37. static inline void init_apic_ldr(void)
  38. {
  39. unsigned long val, id;
  40. int i, count;
  41. u8 lid;
  42. u8 my_id = (u8)hard_smp_processor_id();
  43. u8 my_cluster = (u8)apicid_cluster(my_id);
  44. /* Create logical APIC IDs by counting CPUs already in cluster. */
  45. for (count = 0, i = NR_CPUS; --i >= 0; ) {
  46. lid = cpu_2_logical_apicid[i];
  47. if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
  48. ++count;
  49. }
  50. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  51. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  52. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  53. id = my_cluster | (1UL << count);
  54. apic_write_around(APIC_DFR, APIC_DFR_VALUE);
  55. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  56. val |= SET_APIC_LOGICAL_ID(id);
  57. apic_write_around(APIC_LDR, val);
  58. }
  59. static inline int multi_timer_check(int apic, int irq)
  60. {
  61. return 0;
  62. }
  63. static inline int apic_id_registered(void)
  64. {
  65. return 1;
  66. }
  67. static inline void clustered_apic_check(void)
  68. {
  69. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  70. nr_ioapics);
  71. }
  72. static inline int apicid_to_node(int logical_apicid)
  73. {
  74. return logical_apicid >> 5; /* 2 clusterids per CEC */
  75. }
  76. /* Mapping from cpu number to logical apicid */
  77. static inline int cpu_to_logical_apicid(int cpu)
  78. {
  79. if (cpu >= NR_CPUS)
  80. return BAD_APICID;
  81. return (int)cpu_2_logical_apicid[cpu];
  82. }
  83. static inline int cpu_present_to_apicid(int mps_cpu)
  84. {
  85. if (mps_cpu < NR_CPUS)
  86. return (int)bios_cpu_apicid[mps_cpu];
  87. else
  88. return BAD_APICID;
  89. }
  90. static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_id_map)
  91. {
  92. /* For clustered we don't have a good way to do this yet - hack */
  93. return physids_promote(0x0F);
  94. }
  95. static inline physid_mask_t apicid_to_cpu_present(int apicid)
  96. {
  97. return physid_mask_of_physid(0);
  98. }
  99. static inline int mpc_apic_id(struct mpc_config_processor *m,
  100. struct mpc_config_translation *translation_record)
  101. {
  102. printk("Processor #%d %ld:%ld APIC version %d\n",
  103. m->mpc_apicid,
  104. (m->mpc_cpufeature & CPU_FAMILY_MASK) >> 8,
  105. (m->mpc_cpufeature & CPU_MODEL_MASK) >> 4,
  106. m->mpc_apicver);
  107. return (m->mpc_apicid);
  108. }
  109. static inline void setup_portio_remap(void)
  110. {
  111. }
  112. static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
  113. {
  114. return 1;
  115. }
  116. static inline void enable_apic_mode(void)
  117. {
  118. }
  119. static inline unsigned int cpu_mask_to_apicid(cpumask_t cpumask)
  120. {
  121. int num_bits_set;
  122. int cpus_found = 0;
  123. int cpu;
  124. int apicid;
  125. num_bits_set = cpus_weight(cpumask);
  126. /* Return id to all */
  127. if (num_bits_set == NR_CPUS)
  128. return (int) 0xFF;
  129. /*
  130. * The cpus in the mask must all be on the apic cluster. If are not
  131. * on the same apicid cluster return default value of TARGET_CPUS.
  132. */
  133. cpu = first_cpu(cpumask);
  134. apicid = cpu_to_logical_apicid(cpu);
  135. while (cpus_found < num_bits_set) {
  136. if (cpu_isset(cpu, cpumask)) {
  137. int new_apicid = cpu_to_logical_apicid(cpu);
  138. if (apicid_cluster(apicid) !=
  139. apicid_cluster(new_apicid)){
  140. printk ("%s: Not a valid mask!\n",__FUNCTION__);
  141. return 0xFF;
  142. }
  143. apicid = apicid | new_apicid;
  144. cpus_found++;
  145. }
  146. cpu++;
  147. }
  148. return apicid;
  149. }
  150. /* cpuid returns the value latched in the HW at reset, not the APIC ID
  151. * register's value. For any box whose BIOS changes APIC IDs, like
  152. * clustered APIC systems, we must use hard_smp_processor_id.
  153. *
  154. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  155. */
  156. static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
  157. {
  158. return hard_smp_processor_id() >> index_msb;
  159. }
  160. #endif /* __ASM_MACH_APIC_H */