apicdef.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. #ifndef __ASM_APICDEF_H
  2. #define __ASM_APICDEF_H
  3. /*
  4. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  5. *
  6. * Alan Cox <Alan.Cox@linux.org>, 1995.
  7. * Ingo Molnar <mingo@redhat.com>, 1999, 2000
  8. */
  9. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  10. #define APIC_ID 0x20
  11. #define APIC_LVR 0x30
  12. #define APIC_LVR_MASK 0xFF00FF
  13. #define GET_APIC_VERSION(x) ((x)&0xFF)
  14. #define GET_APIC_MAXLVT(x) (((x)>>16)&0xFF)
  15. #define APIC_INTEGRATED(x) ((x)&0xF0)
  16. #define APIC_TASKPRI 0x80
  17. #define APIC_TPRI_MASK 0xFF
  18. #define APIC_ARBPRI 0x90
  19. #define APIC_ARBPRI_MASK 0xFF
  20. #define APIC_PROCPRI 0xA0
  21. #define APIC_EOI 0xB0
  22. #define APIC_EIO_ACK 0x0 /* Write this to the EOI register */
  23. #define APIC_RRR 0xC0
  24. #define APIC_LDR 0xD0
  25. #define APIC_LDR_MASK (0xFF<<24)
  26. #define GET_APIC_LOGICAL_ID(x) (((x)>>24)&0xFF)
  27. #define SET_APIC_LOGICAL_ID(x) (((x)<<24))
  28. #define APIC_ALL_CPUS 0xFF
  29. #define APIC_DFR 0xE0
  30. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  31. #define APIC_DFR_FLAT 0xFFFFFFFFul
  32. #define APIC_SPIV 0xF0
  33. #define APIC_SPIV_FOCUS_DISABLED (1<<9)
  34. #define APIC_SPIV_APIC_ENABLED (1<<8)
  35. #define APIC_ISR 0x100
  36. #define APIC_TMR 0x180
  37. #define APIC_IRR 0x200
  38. #define APIC_ESR 0x280
  39. #define APIC_ESR_SEND_CS 0x00001
  40. #define APIC_ESR_RECV_CS 0x00002
  41. #define APIC_ESR_SEND_ACC 0x00004
  42. #define APIC_ESR_RECV_ACC 0x00008
  43. #define APIC_ESR_SENDILL 0x00020
  44. #define APIC_ESR_RECVILL 0x00040
  45. #define APIC_ESR_ILLREGA 0x00080
  46. #define APIC_ICR 0x300
  47. #define APIC_DEST_SELF 0x40000
  48. #define APIC_DEST_ALLINC 0x80000
  49. #define APIC_DEST_ALLBUT 0xC0000
  50. #define APIC_ICR_RR_MASK 0x30000
  51. #define APIC_ICR_RR_INVALID 0x00000
  52. #define APIC_ICR_RR_INPROG 0x10000
  53. #define APIC_ICR_RR_VALID 0x20000
  54. #define APIC_INT_LEVELTRIG 0x08000
  55. #define APIC_INT_ASSERT 0x04000
  56. #define APIC_ICR_BUSY 0x01000
  57. #define APIC_DEST_LOGICAL 0x00800
  58. #define APIC_DM_FIXED 0x00000
  59. #define APIC_DM_LOWEST 0x00100
  60. #define APIC_DM_SMI 0x00200
  61. #define APIC_DM_REMRD 0x00300
  62. #define APIC_DM_NMI 0x00400
  63. #define APIC_DM_INIT 0x00500
  64. #define APIC_DM_STARTUP 0x00600
  65. #define APIC_DM_EXTINT 0x00700
  66. #define APIC_VECTOR_MASK 0x000FF
  67. #define APIC_ICR2 0x310
  68. #define GET_APIC_DEST_FIELD(x) (((x)>>24)&0xFF)
  69. #define SET_APIC_DEST_FIELD(x) ((x)<<24)
  70. #define APIC_LVTT 0x320
  71. #define APIC_LVTTHMR 0x330
  72. #define APIC_LVTPC 0x340
  73. #define APIC_LVT0 0x350
  74. #define APIC_LVT_TIMER_BASE_MASK (0x3<<18)
  75. #define GET_APIC_TIMER_BASE(x) (((x)>>18)&0x3)
  76. #define SET_APIC_TIMER_BASE(x) (((x)<<18))
  77. #define APIC_TIMER_BASE_CLKIN 0x0
  78. #define APIC_TIMER_BASE_TMBASE 0x1
  79. #define APIC_TIMER_BASE_DIV 0x2
  80. #define APIC_LVT_TIMER_PERIODIC (1<<17)
  81. #define APIC_LVT_MASKED (1<<16)
  82. #define APIC_LVT_LEVEL_TRIGGER (1<<15)
  83. #define APIC_LVT_REMOTE_IRR (1<<14)
  84. #define APIC_INPUT_POLARITY (1<<13)
  85. #define APIC_SEND_PENDING (1<<12)
  86. #define GET_APIC_DELIVERY_MODE(x) (((x)>>8)&0x7)
  87. #define SET_APIC_DELIVERY_MODE(x,y) (((x)&~0x700)|((y)<<8))
  88. #define APIC_MODE_FIXED 0x0
  89. #define APIC_MODE_NMI 0x4
  90. #define APIC_MODE_EXINT 0x7
  91. #define APIC_LVT1 0x360
  92. #define APIC_LVTERR 0x370
  93. #define APIC_TMICT 0x380
  94. #define APIC_TMCCT 0x390
  95. #define APIC_TDCR 0x3E0
  96. #define APIC_TDR_DIV_TMBASE (1<<2)
  97. #define APIC_TDR_DIV_1 0xB
  98. #define APIC_TDR_DIV_2 0x0
  99. #define APIC_TDR_DIV_4 0x1
  100. #define APIC_TDR_DIV_8 0x2
  101. #define APIC_TDR_DIV_16 0x3
  102. #define APIC_TDR_DIV_32 0x8
  103. #define APIC_TDR_DIV_64 0x9
  104. #define APIC_TDR_DIV_128 0xA
  105. #define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
  106. #ifdef CONFIG_NUMA
  107. #define MAX_IO_APICS 32
  108. #else
  109. #define MAX_IO_APICS 8
  110. #endif
  111. /*
  112. * the local APIC register structure, memory mapped. Not terribly well
  113. * tested, but we might eventually use this one in the future - the
  114. * problem why we cannot use it right now is the P5 APIC, it has an
  115. * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
  116. */
  117. #define u32 unsigned int
  118. #define lapic ((volatile struct local_apic *)APIC_BASE)
  119. struct local_apic {
  120. /*000*/ struct { u32 __reserved[4]; } __reserved_01;
  121. /*010*/ struct { u32 __reserved[4]; } __reserved_02;
  122. /*020*/ struct { /* APIC ID Register */
  123. u32 __reserved_1 : 24,
  124. phys_apic_id : 4,
  125. __reserved_2 : 4;
  126. u32 __reserved[3];
  127. } id;
  128. /*030*/ const
  129. struct { /* APIC Version Register */
  130. u32 version : 8,
  131. __reserved_1 : 8,
  132. max_lvt : 8,
  133. __reserved_2 : 8;
  134. u32 __reserved[3];
  135. } version;
  136. /*040*/ struct { u32 __reserved[4]; } __reserved_03;
  137. /*050*/ struct { u32 __reserved[4]; } __reserved_04;
  138. /*060*/ struct { u32 __reserved[4]; } __reserved_05;
  139. /*070*/ struct { u32 __reserved[4]; } __reserved_06;
  140. /*080*/ struct { /* Task Priority Register */
  141. u32 priority : 8,
  142. __reserved_1 : 24;
  143. u32 __reserved_2[3];
  144. } tpr;
  145. /*090*/ const
  146. struct { /* Arbitration Priority Register */
  147. u32 priority : 8,
  148. __reserved_1 : 24;
  149. u32 __reserved_2[3];
  150. } apr;
  151. /*0A0*/ const
  152. struct { /* Processor Priority Register */
  153. u32 priority : 8,
  154. __reserved_1 : 24;
  155. u32 __reserved_2[3];
  156. } ppr;
  157. /*0B0*/ struct { /* End Of Interrupt Register */
  158. u32 eoi;
  159. u32 __reserved[3];
  160. } eoi;
  161. /*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
  162. /*0D0*/ struct { /* Logical Destination Register */
  163. u32 __reserved_1 : 24,
  164. logical_dest : 8;
  165. u32 __reserved_2[3];
  166. } ldr;
  167. /*0E0*/ struct { /* Destination Format Register */
  168. u32 __reserved_1 : 28,
  169. model : 4;
  170. u32 __reserved_2[3];
  171. } dfr;
  172. /*0F0*/ struct { /* Spurious Interrupt Vector Register */
  173. u32 spurious_vector : 8,
  174. apic_enabled : 1,
  175. focus_cpu : 1,
  176. __reserved_2 : 22;
  177. u32 __reserved_3[3];
  178. } svr;
  179. /*100*/ struct { /* In Service Register */
  180. /*170*/ u32 bitfield;
  181. u32 __reserved[3];
  182. } isr [8];
  183. /*180*/ struct { /* Trigger Mode Register */
  184. /*1F0*/ u32 bitfield;
  185. u32 __reserved[3];
  186. } tmr [8];
  187. /*200*/ struct { /* Interrupt Request Register */
  188. /*270*/ u32 bitfield;
  189. u32 __reserved[3];
  190. } irr [8];
  191. /*280*/ union { /* Error Status Register */
  192. struct {
  193. u32 send_cs_error : 1,
  194. receive_cs_error : 1,
  195. send_accept_error : 1,
  196. receive_accept_error : 1,
  197. __reserved_1 : 1,
  198. send_illegal_vector : 1,
  199. receive_illegal_vector : 1,
  200. illegal_register_address : 1,
  201. __reserved_2 : 24;
  202. u32 __reserved_3[3];
  203. } error_bits;
  204. struct {
  205. u32 errors;
  206. u32 __reserved_3[3];
  207. } all_errors;
  208. } esr;
  209. /*290*/ struct { u32 __reserved[4]; } __reserved_08;
  210. /*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
  211. /*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
  212. /*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
  213. /*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
  214. /*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
  215. /*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
  216. /*300*/ struct { /* Interrupt Command Register 1 */
  217. u32 vector : 8,
  218. delivery_mode : 3,
  219. destination_mode : 1,
  220. delivery_status : 1,
  221. __reserved_1 : 1,
  222. level : 1,
  223. trigger : 1,
  224. __reserved_2 : 2,
  225. shorthand : 2,
  226. __reserved_3 : 12;
  227. u32 __reserved_4[3];
  228. } icr1;
  229. /*310*/ struct { /* Interrupt Command Register 2 */
  230. union {
  231. u32 __reserved_1 : 24,
  232. phys_dest : 4,
  233. __reserved_2 : 4;
  234. u32 __reserved_3 : 24,
  235. logical_dest : 8;
  236. } dest;
  237. u32 __reserved_4[3];
  238. } icr2;
  239. /*320*/ struct { /* LVT - Timer */
  240. u32 vector : 8,
  241. __reserved_1 : 4,
  242. delivery_status : 1,
  243. __reserved_2 : 3,
  244. mask : 1,
  245. timer_mode : 1,
  246. __reserved_3 : 14;
  247. u32 __reserved_4[3];
  248. } lvt_timer;
  249. /*330*/ struct { /* LVT - Thermal Sensor */
  250. u32 vector : 8,
  251. delivery_mode : 3,
  252. __reserved_1 : 1,
  253. delivery_status : 1,
  254. __reserved_2 : 3,
  255. mask : 1,
  256. __reserved_3 : 15;
  257. u32 __reserved_4[3];
  258. } lvt_thermal;
  259. /*340*/ struct { /* LVT - Performance Counter */
  260. u32 vector : 8,
  261. delivery_mode : 3,
  262. __reserved_1 : 1,
  263. delivery_status : 1,
  264. __reserved_2 : 3,
  265. mask : 1,
  266. __reserved_3 : 15;
  267. u32 __reserved_4[3];
  268. } lvt_pc;
  269. /*350*/ struct { /* LVT - LINT0 */
  270. u32 vector : 8,
  271. delivery_mode : 3,
  272. __reserved_1 : 1,
  273. delivery_status : 1,
  274. polarity : 1,
  275. remote_irr : 1,
  276. trigger : 1,
  277. mask : 1,
  278. __reserved_2 : 15;
  279. u32 __reserved_3[3];
  280. } lvt_lint0;
  281. /*360*/ struct { /* LVT - LINT1 */
  282. u32 vector : 8,
  283. delivery_mode : 3,
  284. __reserved_1 : 1,
  285. delivery_status : 1,
  286. polarity : 1,
  287. remote_irr : 1,
  288. trigger : 1,
  289. mask : 1,
  290. __reserved_2 : 15;
  291. u32 __reserved_3[3];
  292. } lvt_lint1;
  293. /*370*/ struct { /* LVT - Error */
  294. u32 vector : 8,
  295. __reserved_1 : 4,
  296. delivery_status : 1,
  297. __reserved_2 : 3,
  298. mask : 1,
  299. __reserved_3 : 15;
  300. u32 __reserved_4[3];
  301. } lvt_error;
  302. /*380*/ struct { /* Timer Initial Count Register */
  303. u32 initial_count;
  304. u32 __reserved_2[3];
  305. } timer_icr;
  306. /*390*/ const
  307. struct { /* Timer Current Count Register */
  308. u32 curr_count;
  309. u32 __reserved_2[3];
  310. } timer_ccr;
  311. /*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
  312. /*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
  313. /*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
  314. /*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
  315. /*3E0*/ struct { /* Timer Divide Configuration Register */
  316. u32 divisor : 4,
  317. __reserved_1 : 28;
  318. u32 __reserved_2[3];
  319. } timer_dcr;
  320. /*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
  321. } __attribute__ ((packed));
  322. #undef u32
  323. #endif