entry.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@fsmlabs.com) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@fsmlabs.com>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/config.h>
  22. #include <linux/errno.h>
  23. #include <linux/sys.h>
  24. #include <linux/threads.h>
  25. #include <asm/processor.h>
  26. #include <asm/page.h>
  27. #include <asm/mmu.h>
  28. #include <asm/cputable.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/ppc_asm.h>
  31. #include <asm/offsets.h>
  32. #include <asm/unistd.h>
  33. #undef SHOW_SYSCALLS
  34. #undef SHOW_SYSCALLS_TASK
  35. /*
  36. * MSR_KERNEL is > 0x10000 on 4xx/Book-E since it include MSR_CE.
  37. */
  38. #if MSR_KERNEL >= 0x10000
  39. #define LOAD_MSR_KERNEL(r, x) lis r,(x)@h; ori r,r,(x)@l
  40. #else
  41. #define LOAD_MSR_KERNEL(r, x) li r,(x)
  42. #endif
  43. #ifdef CONFIG_BOOKE
  44. #include "head_booke.h"
  45. #define TRANSFER_TO_HANDLER_EXC_LEVEL(exc_level) \
  46. mtspr exc_level##_SPRG,r8; \
  47. BOOKE_LOAD_EXC_LEVEL_STACK(exc_level); \
  48. lwz r0,GPR10-INT_FRAME_SIZE(r8); \
  49. stw r0,GPR10(r11); \
  50. lwz r0,GPR11-INT_FRAME_SIZE(r8); \
  51. stw r0,GPR11(r11); \
  52. mfspr r8,exc_level##_SPRG
  53. .globl mcheck_transfer_to_handler
  54. mcheck_transfer_to_handler:
  55. TRANSFER_TO_HANDLER_EXC_LEVEL(MCHECK)
  56. b transfer_to_handler_full
  57. .globl crit_transfer_to_handler
  58. crit_transfer_to_handler:
  59. TRANSFER_TO_HANDLER_EXC_LEVEL(CRIT)
  60. /* fall through */
  61. #endif
  62. #ifdef CONFIG_40x
  63. .globl crit_transfer_to_handler
  64. crit_transfer_to_handler:
  65. lwz r0,crit_r10@l(0)
  66. stw r0,GPR10(r11)
  67. lwz r0,crit_r11@l(0)
  68. stw r0,GPR11(r11)
  69. /* fall through */
  70. #endif
  71. /*
  72. * This code finishes saving the registers to the exception frame
  73. * and jumps to the appropriate handler for the exception, turning
  74. * on address translation.
  75. * Note that we rely on the caller having set cr0.eq iff the exception
  76. * occurred in kernel mode (i.e. MSR:PR = 0).
  77. */
  78. .globl transfer_to_handler_full
  79. transfer_to_handler_full:
  80. SAVE_NVGPRS(r11)
  81. /* fall through */
  82. .globl transfer_to_handler
  83. transfer_to_handler:
  84. stw r2,GPR2(r11)
  85. stw r12,_NIP(r11)
  86. stw r9,_MSR(r11)
  87. andi. r2,r9,MSR_PR
  88. mfctr r12
  89. mfspr r2,SPRN_XER
  90. stw r12,_CTR(r11)
  91. stw r2,_XER(r11)
  92. mfspr r12,SPRN_SPRG3
  93. addi r2,r12,-THREAD
  94. tovirt(r2,r2) /* set r2 to current */
  95. beq 2f /* if from user, fix up THREAD.regs */
  96. addi r11,r1,STACK_FRAME_OVERHEAD
  97. stw r11,PT_REGS(r12)
  98. #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
  99. /* Check to see if the dbcr0 register is set up to debug. Use the
  100. single-step bit to do this. */
  101. lwz r12,THREAD_DBCR0(r12)
  102. andis. r12,r12,DBCR0_IC@h
  103. beq+ 3f
  104. /* From user and task is ptraced - load up global dbcr0 */
  105. li r12,-1 /* clear all pending debug events */
  106. mtspr SPRN_DBSR,r12
  107. lis r11,global_dbcr0@ha
  108. tophys(r11,r11)
  109. addi r11,r11,global_dbcr0@l
  110. lwz r12,0(r11)
  111. mtspr SPRN_DBCR0,r12
  112. lwz r12,4(r11)
  113. addi r12,r12,-1
  114. stw r12,4(r11)
  115. #endif
  116. b 3f
  117. 2: /* if from kernel, check interrupted DOZE/NAP mode and
  118. * check for stack overflow
  119. */
  120. #ifdef CONFIG_6xx
  121. mfspr r11,SPRN_HID0
  122. mtcr r11
  123. BEGIN_FTR_SECTION
  124. bt- 8,power_save_6xx_restore /* Check DOZE */
  125. END_FTR_SECTION_IFSET(CPU_FTR_CAN_DOZE)
  126. BEGIN_FTR_SECTION
  127. bt- 9,power_save_6xx_restore /* Check NAP */
  128. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  129. #endif /* CONFIG_6xx */
  130. .globl transfer_to_handler_cont
  131. transfer_to_handler_cont:
  132. lwz r11,THREAD_INFO-THREAD(r12)
  133. cmplw r1,r11 /* if r1 <= current->thread_info */
  134. ble- stack_ovf /* then the kernel stack overflowed */
  135. 3:
  136. mflr r9
  137. lwz r11,0(r9) /* virtual address of handler */
  138. lwz r9,4(r9) /* where to go when done */
  139. FIX_SRR1(r10,r12)
  140. mtspr SPRN_SRR0,r11
  141. mtspr SPRN_SRR1,r10
  142. mtlr r9
  143. SYNC
  144. RFI /* jump to handler, enable MMU */
  145. /*
  146. * On kernel stack overflow, load up an initial stack pointer
  147. * and call StackOverflow(regs), which should not return.
  148. */
  149. stack_ovf:
  150. /* sometimes we use a statically-allocated stack, which is OK. */
  151. lis r11,_end@h
  152. ori r11,r11,_end@l
  153. cmplw r1,r11
  154. ble 3b /* r1 <= &_end is OK */
  155. SAVE_NVGPRS(r11)
  156. addi r3,r1,STACK_FRAME_OVERHEAD
  157. lis r1,init_thread_union@ha
  158. addi r1,r1,init_thread_union@l
  159. addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
  160. lis r9,StackOverflow@ha
  161. addi r9,r9,StackOverflow@l
  162. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  163. FIX_SRR1(r10,r12)
  164. mtspr SPRN_SRR0,r9
  165. mtspr SPRN_SRR1,r10
  166. SYNC
  167. RFI
  168. /*
  169. * Handle a system call.
  170. */
  171. .stabs "arch/ppc/kernel/",N_SO,0,0,0f
  172. .stabs "entry.S",N_SO,0,0,0f
  173. 0:
  174. _GLOBAL(DoSyscall)
  175. stw r0,THREAD+LAST_SYSCALL(r2)
  176. stw r3,ORIG_GPR3(r1)
  177. li r12,0
  178. stw r12,RESULT(r1)
  179. lwz r11,_CCR(r1) /* Clear SO bit in CR */
  180. rlwinm r11,r11,0,4,2
  181. stw r11,_CCR(r1)
  182. #ifdef SHOW_SYSCALLS
  183. bl do_show_syscall
  184. #endif /* SHOW_SYSCALLS */
  185. rlwinm r10,r1,0,0,18 /* current_thread_info() */
  186. lwz r11,TI_LOCAL_FLAGS(r10)
  187. rlwinm r11,r11,0,~_TIFL_FORCE_NOERROR
  188. stw r11,TI_LOCAL_FLAGS(r10)
  189. lwz r11,TI_FLAGS(r10)
  190. andi. r11,r11,_TIF_SYSCALL_T_OR_A
  191. bne- syscall_dotrace
  192. syscall_dotrace_cont:
  193. cmplwi 0,r0,NR_syscalls
  194. lis r10,sys_call_table@h
  195. ori r10,r10,sys_call_table@l
  196. slwi r0,r0,2
  197. bge- 66f
  198. lwzx r10,r10,r0 /* Fetch system call handler [ptr] */
  199. mtlr r10
  200. addi r9,r1,STACK_FRAME_OVERHEAD
  201. blrl /* Call handler */
  202. .globl ret_from_syscall
  203. ret_from_syscall:
  204. #ifdef SHOW_SYSCALLS
  205. bl do_show_syscall_exit
  206. #endif
  207. mr r6,r3
  208. li r11,-_LAST_ERRNO
  209. cmplw 0,r3,r11
  210. rlwinm r12,r1,0,0,18 /* current_thread_info() */
  211. blt+ 30f
  212. lwz r11,TI_LOCAL_FLAGS(r12)
  213. andi. r11,r11,_TIFL_FORCE_NOERROR
  214. bne 30f
  215. neg r3,r3
  216. lwz r10,_CCR(r1) /* Set SO bit in CR */
  217. oris r10,r10,0x1000
  218. stw r10,_CCR(r1)
  219. /* disable interrupts so current_thread_info()->flags can't change */
  220. 30: LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  221. SYNC
  222. MTMSRD(r10)
  223. lwz r9,TI_FLAGS(r12)
  224. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SIGPENDING|_TIF_NEED_RESCHED)
  225. bne- syscall_exit_work
  226. syscall_exit_cont:
  227. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  228. /* If the process has its own DBCR0 value, load it up. The single
  229. step bit tells us that dbcr0 should be loaded. */
  230. lwz r0,THREAD+THREAD_DBCR0(r2)
  231. andis. r10,r0,DBCR0_IC@h
  232. bnel- load_dbcr0
  233. #endif
  234. stwcx. r0,0,r1 /* to clear the reservation */
  235. lwz r4,_LINK(r1)
  236. lwz r5,_CCR(r1)
  237. mtlr r4
  238. mtcr r5
  239. lwz r7,_NIP(r1)
  240. lwz r8,_MSR(r1)
  241. FIX_SRR1(r8, r0)
  242. lwz r2,GPR2(r1)
  243. lwz r1,GPR1(r1)
  244. mtspr SPRN_SRR0,r7
  245. mtspr SPRN_SRR1,r8
  246. SYNC
  247. RFI
  248. 66: li r3,-ENOSYS
  249. b ret_from_syscall
  250. .globl ret_from_fork
  251. ret_from_fork:
  252. REST_NVGPRS(r1)
  253. bl schedule_tail
  254. li r3,0
  255. b ret_from_syscall
  256. /* Traced system call support */
  257. syscall_dotrace:
  258. SAVE_NVGPRS(r1)
  259. li r0,0xc00
  260. stw r0,TRAP(r1)
  261. addi r3,r1,STACK_FRAME_OVERHEAD
  262. bl do_syscall_trace_enter
  263. lwz r0,GPR0(r1) /* Restore original registers */
  264. lwz r3,GPR3(r1)
  265. lwz r4,GPR4(r1)
  266. lwz r5,GPR5(r1)
  267. lwz r6,GPR6(r1)
  268. lwz r7,GPR7(r1)
  269. lwz r8,GPR8(r1)
  270. REST_NVGPRS(r1)
  271. b syscall_dotrace_cont
  272. syscall_exit_work:
  273. stw r6,RESULT(r1) /* Save result */
  274. stw r3,GPR3(r1) /* Update return value */
  275. andi. r0,r9,_TIF_SYSCALL_T_OR_A
  276. beq 5f
  277. ori r10,r10,MSR_EE
  278. SYNC
  279. MTMSRD(r10) /* re-enable interrupts */
  280. lwz r4,TRAP(r1)
  281. andi. r4,r4,1
  282. beq 4f
  283. SAVE_NVGPRS(r1)
  284. li r4,0xc00
  285. stw r4,TRAP(r1)
  286. 4:
  287. addi r3,r1,STACK_FRAME_OVERHEAD
  288. bl do_syscall_trace_leave
  289. REST_NVGPRS(r1)
  290. 2:
  291. lwz r3,GPR3(r1)
  292. LOAD_MSR_KERNEL(r10,MSR_KERNEL) /* doesn't include MSR_EE */
  293. SYNC
  294. MTMSRD(r10) /* disable interrupts again */
  295. rlwinm r12,r1,0,0,18 /* current_thread_info() */
  296. lwz r9,TI_FLAGS(r12)
  297. 5:
  298. andi. r0,r9,_TIF_NEED_RESCHED
  299. bne 1f
  300. lwz r5,_MSR(r1)
  301. andi. r5,r5,MSR_PR
  302. beq syscall_exit_cont
  303. andi. r0,r9,_TIF_SIGPENDING
  304. beq syscall_exit_cont
  305. b do_user_signal
  306. 1:
  307. ori r10,r10,MSR_EE
  308. SYNC
  309. MTMSRD(r10) /* re-enable interrupts */
  310. bl schedule
  311. b 2b
  312. #ifdef SHOW_SYSCALLS
  313. do_show_syscall:
  314. #ifdef SHOW_SYSCALLS_TASK
  315. lis r11,show_syscalls_task@ha
  316. lwz r11,show_syscalls_task@l(r11)
  317. cmp 0,r2,r11
  318. bnelr
  319. #endif
  320. stw r31,GPR31(r1)
  321. mflr r31
  322. lis r3,7f@ha
  323. addi r3,r3,7f@l
  324. lwz r4,GPR0(r1)
  325. lwz r5,GPR3(r1)
  326. lwz r6,GPR4(r1)
  327. lwz r7,GPR5(r1)
  328. lwz r8,GPR6(r1)
  329. lwz r9,GPR7(r1)
  330. bl printk
  331. lis r3,77f@ha
  332. addi r3,r3,77f@l
  333. lwz r4,GPR8(r1)
  334. mr r5,r2
  335. bl printk
  336. lwz r0,GPR0(r1)
  337. lwz r3,GPR3(r1)
  338. lwz r4,GPR4(r1)
  339. lwz r5,GPR5(r1)
  340. lwz r6,GPR6(r1)
  341. lwz r7,GPR7(r1)
  342. lwz r8,GPR8(r1)
  343. mtlr r31
  344. lwz r31,GPR31(r1)
  345. blr
  346. do_show_syscall_exit:
  347. #ifdef SHOW_SYSCALLS_TASK
  348. lis r11,show_syscalls_task@ha
  349. lwz r11,show_syscalls_task@l(r11)
  350. cmp 0,r2,r11
  351. bnelr
  352. #endif
  353. stw r31,GPR31(r1)
  354. mflr r31
  355. stw r3,RESULT(r1) /* Save result */
  356. mr r4,r3
  357. lis r3,79f@ha
  358. addi r3,r3,79f@l
  359. bl printk
  360. lwz r3,RESULT(r1)
  361. mtlr r31
  362. lwz r31,GPR31(r1)
  363. blr
  364. 7: .string "syscall %d(%x, %x, %x, %x, %x, "
  365. 77: .string "%x), current=%p\n"
  366. 79: .string " -> %x\n"
  367. .align 2,0
  368. #ifdef SHOW_SYSCALLS_TASK
  369. .data
  370. .globl show_syscalls_task
  371. show_syscalls_task:
  372. .long -1
  373. .text
  374. #endif
  375. #endif /* SHOW_SYSCALLS */
  376. /*
  377. * The sigsuspend and rt_sigsuspend system calls can call do_signal
  378. * and thus put the process into the stopped state where we might
  379. * want to examine its user state with ptrace. Therefore we need
  380. * to save all the nonvolatile registers (r13 - r31) before calling
  381. * the C code.
  382. */
  383. .globl ppc_sigsuspend
  384. ppc_sigsuspend:
  385. SAVE_NVGPRS(r1)
  386. lwz r0,TRAP(r1)
  387. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  388. stw r0,TRAP(r1) /* register set saved */
  389. b sys_sigsuspend
  390. .globl ppc_rt_sigsuspend
  391. ppc_rt_sigsuspend:
  392. SAVE_NVGPRS(r1)
  393. lwz r0,TRAP(r1)
  394. rlwinm r0,r0,0,0,30
  395. stw r0,TRAP(r1)
  396. b sys_rt_sigsuspend
  397. .globl ppc_fork
  398. ppc_fork:
  399. SAVE_NVGPRS(r1)
  400. lwz r0,TRAP(r1)
  401. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  402. stw r0,TRAP(r1) /* register set saved */
  403. b sys_fork
  404. .globl ppc_vfork
  405. ppc_vfork:
  406. SAVE_NVGPRS(r1)
  407. lwz r0,TRAP(r1)
  408. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  409. stw r0,TRAP(r1) /* register set saved */
  410. b sys_vfork
  411. .globl ppc_clone
  412. ppc_clone:
  413. SAVE_NVGPRS(r1)
  414. lwz r0,TRAP(r1)
  415. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  416. stw r0,TRAP(r1) /* register set saved */
  417. b sys_clone
  418. .globl ppc_swapcontext
  419. ppc_swapcontext:
  420. SAVE_NVGPRS(r1)
  421. lwz r0,TRAP(r1)
  422. rlwinm r0,r0,0,0,30 /* clear LSB to indicate full */
  423. stw r0,TRAP(r1) /* register set saved */
  424. b sys_swapcontext
  425. /*
  426. * Top-level page fault handling.
  427. * This is in assembler because if do_page_fault tells us that
  428. * it is a bad kernel page fault, we want to save the non-volatile
  429. * registers before calling bad_page_fault.
  430. */
  431. .globl handle_page_fault
  432. handle_page_fault:
  433. stw r4,_DAR(r1)
  434. addi r3,r1,STACK_FRAME_OVERHEAD
  435. bl do_page_fault
  436. cmpwi r3,0
  437. beq+ ret_from_except
  438. SAVE_NVGPRS(r1)
  439. lwz r0,TRAP(r1)
  440. clrrwi r0,r0,1
  441. stw r0,TRAP(r1)
  442. mr r5,r3
  443. addi r3,r1,STACK_FRAME_OVERHEAD
  444. lwz r4,_DAR(r1)
  445. bl bad_page_fault
  446. b ret_from_except_full
  447. /*
  448. * This routine switches between two different tasks. The process
  449. * state of one is saved on its kernel stack. Then the state
  450. * of the other is restored from its kernel stack. The memory
  451. * management hardware is updated to the second process's state.
  452. * Finally, we can return to the second process.
  453. * On entry, r3 points to the THREAD for the current task, r4
  454. * points to the THREAD for the new task.
  455. *
  456. * This routine is always called with interrupts disabled.
  457. *
  458. * Note: there are two ways to get to the "going out" portion
  459. * of this code; either by coming in via the entry (_switch)
  460. * or via "fork" which must set up an environment equivalent
  461. * to the "_switch" path. If you change this , you'll have to
  462. * change the fork code also.
  463. *
  464. * The code which creates the new task context is in 'copy_thread'
  465. * in arch/ppc/kernel/process.c
  466. */
  467. _GLOBAL(_switch)
  468. stwu r1,-INT_FRAME_SIZE(r1)
  469. mflr r0
  470. stw r0,INT_FRAME_SIZE+4(r1)
  471. /* r3-r12 are caller saved -- Cort */
  472. SAVE_NVGPRS(r1)
  473. stw r0,_NIP(r1) /* Return to switch caller */
  474. mfmsr r11
  475. li r0,MSR_FP /* Disable floating-point */
  476. #ifdef CONFIG_ALTIVEC
  477. BEGIN_FTR_SECTION
  478. oris r0,r0,MSR_VEC@h /* Disable altivec */
  479. mfspr r12,SPRN_VRSAVE /* save vrsave register value */
  480. stw r12,THREAD+THREAD_VRSAVE(r2)
  481. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  482. #endif /* CONFIG_ALTIVEC */
  483. #ifdef CONFIG_SPE
  484. oris r0,r0,MSR_SPE@h /* Disable SPE */
  485. mfspr r12,SPRN_SPEFSCR /* save spefscr register value */
  486. stw r12,THREAD+THREAD_SPEFSCR(r2)
  487. #endif /* CONFIG_SPE */
  488. and. r0,r0,r11 /* FP or altivec or SPE enabled? */
  489. beq+ 1f
  490. andc r11,r11,r0
  491. MTMSRD(r11)
  492. isync
  493. 1: stw r11,_MSR(r1)
  494. mfcr r10
  495. stw r10,_CCR(r1)
  496. stw r1,KSP(r3) /* Set old stack pointer */
  497. #ifdef CONFIG_SMP
  498. /* We need a sync somewhere here to make sure that if the
  499. * previous task gets rescheduled on another CPU, it sees all
  500. * stores it has performed on this one.
  501. */
  502. sync
  503. #endif /* CONFIG_SMP */
  504. tophys(r0,r4)
  505. CLR_TOP32(r0)
  506. mtspr SPRN_SPRG3,r0 /* Update current THREAD phys addr */
  507. lwz r1,KSP(r4) /* Load new stack pointer */
  508. /* save the old current 'last' for return value */
  509. mr r3,r2
  510. addi r2,r4,-THREAD /* Update current */
  511. #ifdef CONFIG_ALTIVEC
  512. BEGIN_FTR_SECTION
  513. lwz r0,THREAD+THREAD_VRSAVE(r2)
  514. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  515. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  516. #endif /* CONFIG_ALTIVEC */
  517. #ifdef CONFIG_SPE
  518. lwz r0,THREAD+THREAD_SPEFSCR(r2)
  519. mtspr SPRN_SPEFSCR,r0 /* restore SPEFSCR reg */
  520. #endif /* CONFIG_SPE */
  521. lwz r0,_CCR(r1)
  522. mtcrf 0xFF,r0
  523. /* r3-r12 are destroyed -- Cort */
  524. REST_NVGPRS(r1)
  525. lwz r4,_NIP(r1) /* Return to _switch caller in new task */
  526. mtlr r4
  527. addi r1,r1,INT_FRAME_SIZE
  528. blr
  529. .globl fast_exception_return
  530. fast_exception_return:
  531. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  532. andi. r10,r9,MSR_RI /* check for recoverable interrupt */
  533. beq 1f /* if not, we've got problems */
  534. #endif
  535. 2: REST_4GPRS(3, r11)
  536. lwz r10,_CCR(r11)
  537. REST_GPR(1, r11)
  538. mtcr r10
  539. lwz r10,_LINK(r11)
  540. mtlr r10
  541. REST_GPR(10, r11)
  542. mtspr SPRN_SRR1,r9
  543. mtspr SPRN_SRR0,r12
  544. REST_GPR(9, r11)
  545. REST_GPR(12, r11)
  546. lwz r11,GPR11(r11)
  547. SYNC
  548. RFI
  549. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  550. /* check if the exception happened in a restartable section */
  551. 1: lis r3,exc_exit_restart_end@ha
  552. addi r3,r3,exc_exit_restart_end@l
  553. cmplw r12,r3
  554. bge 3f
  555. lis r4,exc_exit_restart@ha
  556. addi r4,r4,exc_exit_restart@l
  557. cmplw r12,r4
  558. blt 3f
  559. lis r3,fee_restarts@ha
  560. tophys(r3,r3)
  561. lwz r5,fee_restarts@l(r3)
  562. addi r5,r5,1
  563. stw r5,fee_restarts@l(r3)
  564. mr r12,r4 /* restart at exc_exit_restart */
  565. b 2b
  566. .comm fee_restarts,4
  567. /* aargh, a nonrecoverable interrupt, panic */
  568. /* aargh, we don't know which trap this is */
  569. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  570. 3:
  571. BEGIN_FTR_SECTION
  572. b 2b
  573. END_FTR_SECTION_IFSET(CPU_FTR_601)
  574. li r10,-1
  575. stw r10,TRAP(r11)
  576. addi r3,r1,STACK_FRAME_OVERHEAD
  577. lis r10,MSR_KERNEL@h
  578. ori r10,r10,MSR_KERNEL@l
  579. bl transfer_to_handler_full
  580. .long nonrecoverable_exception
  581. .long ret_from_except
  582. #endif
  583. .globl sigreturn_exit
  584. sigreturn_exit:
  585. subi r1,r3,STACK_FRAME_OVERHEAD
  586. rlwinm r12,r1,0,0,18 /* current_thread_info() */
  587. lwz r9,TI_FLAGS(r12)
  588. andi. r0,r9,_TIF_SYSCALL_T_OR_A
  589. bnel- do_syscall_trace_leave
  590. /* fall through */
  591. .globl ret_from_except_full
  592. ret_from_except_full:
  593. REST_NVGPRS(r1)
  594. /* fall through */
  595. .globl ret_from_except
  596. ret_from_except:
  597. /* Hard-disable interrupts so that current_thread_info()->flags
  598. * can't change between when we test it and when we return
  599. * from the interrupt. */
  600. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  601. SYNC /* Some chip revs have problems here... */
  602. MTMSRD(r10) /* disable interrupts */
  603. lwz r3,_MSR(r1) /* Returning to user mode? */
  604. andi. r0,r3,MSR_PR
  605. beq resume_kernel
  606. user_exc_return: /* r10 contains MSR_KERNEL here */
  607. /* Check current_thread_info()->flags */
  608. rlwinm r9,r1,0,0,18
  609. lwz r9,TI_FLAGS(r9)
  610. andi. r0,r9,(_TIF_SIGPENDING|_TIF_NEED_RESCHED)
  611. bne do_work
  612. restore_user:
  613. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  614. /* Check whether this process has its own DBCR0 value. The single
  615. step bit tells us that dbcr0 should be loaded. */
  616. lwz r0,THREAD+THREAD_DBCR0(r2)
  617. andis. r10,r0,DBCR0_IC@h
  618. bnel- load_dbcr0
  619. #endif
  620. #ifdef CONFIG_PREEMPT
  621. b restore
  622. /* N.B. the only way to get here is from the beq following ret_from_except. */
  623. resume_kernel:
  624. /* check current_thread_info->preempt_count */
  625. rlwinm r9,r1,0,0,18
  626. lwz r0,TI_PREEMPT(r9)
  627. cmpwi 0,r0,0 /* if non-zero, just restore regs and return */
  628. bne restore
  629. lwz r0,TI_FLAGS(r9)
  630. andi. r0,r0,_TIF_NEED_RESCHED
  631. beq+ restore
  632. andi. r0,r3,MSR_EE /* interrupts off? */
  633. beq restore /* don't schedule if so */
  634. 1: bl preempt_schedule_irq
  635. rlwinm r9,r1,0,0,18
  636. lwz r3,TI_FLAGS(r9)
  637. andi. r0,r3,_TIF_NEED_RESCHED
  638. bne- 1b
  639. #else
  640. resume_kernel:
  641. #endif /* CONFIG_PREEMPT */
  642. /* interrupts are hard-disabled at this point */
  643. restore:
  644. lwz r0,GPR0(r1)
  645. lwz r2,GPR2(r1)
  646. REST_4GPRS(3, r1)
  647. REST_2GPRS(7, r1)
  648. lwz r10,_XER(r1)
  649. lwz r11,_CTR(r1)
  650. mtspr SPRN_XER,r10
  651. mtctr r11
  652. PPC405_ERR77(0,r1)
  653. stwcx. r0,0,r1 /* to clear the reservation */
  654. #if !(defined(CONFIG_4xx) || defined(CONFIG_BOOKE))
  655. lwz r9,_MSR(r1)
  656. andi. r10,r9,MSR_RI /* check if this exception occurred */
  657. beql nonrecoverable /* at a bad place (MSR:RI = 0) */
  658. lwz r10,_CCR(r1)
  659. lwz r11,_LINK(r1)
  660. mtcrf 0xFF,r10
  661. mtlr r11
  662. /*
  663. * Once we put values in SRR0 and SRR1, we are in a state
  664. * where exceptions are not recoverable, since taking an
  665. * exception will trash SRR0 and SRR1. Therefore we clear the
  666. * MSR:RI bit to indicate this. If we do take an exception,
  667. * we can't return to the point of the exception but we
  668. * can restart the exception exit path at the label
  669. * exc_exit_restart below. -- paulus
  670. */
  671. LOAD_MSR_KERNEL(r10,MSR_KERNEL & ~MSR_RI)
  672. SYNC
  673. MTMSRD(r10) /* clear the RI bit */
  674. .globl exc_exit_restart
  675. exc_exit_restart:
  676. lwz r9,_MSR(r1)
  677. lwz r12,_NIP(r1)
  678. FIX_SRR1(r9,r10)
  679. mtspr SPRN_SRR0,r12
  680. mtspr SPRN_SRR1,r9
  681. REST_4GPRS(9, r1)
  682. lwz r1,GPR1(r1)
  683. .globl exc_exit_restart_end
  684. exc_exit_restart_end:
  685. SYNC
  686. RFI
  687. #else /* !(CONFIG_4xx || CONFIG_BOOKE) */
  688. /*
  689. * This is a bit different on 4xx/Book-E because it doesn't have
  690. * the RI bit in the MSR.
  691. * The TLB miss handler checks if we have interrupted
  692. * the exception exit path and restarts it if so
  693. * (well maybe one day it will... :).
  694. */
  695. lwz r11,_LINK(r1)
  696. mtlr r11
  697. lwz r10,_CCR(r1)
  698. mtcrf 0xff,r10
  699. REST_2GPRS(9, r1)
  700. .globl exc_exit_restart
  701. exc_exit_restart:
  702. lwz r11,_NIP(r1)
  703. lwz r12,_MSR(r1)
  704. exc_exit_start:
  705. mtspr SPRN_SRR0,r11
  706. mtspr SPRN_SRR1,r12
  707. REST_2GPRS(11, r1)
  708. lwz r1,GPR1(r1)
  709. .globl exc_exit_restart_end
  710. exc_exit_restart_end:
  711. PPC405_ERR77_SYNC
  712. rfi
  713. b . /* prevent prefetch past rfi */
  714. /*
  715. * Returning from a critical interrupt in user mode doesn't need
  716. * to be any different from a normal exception. For a critical
  717. * interrupt in the kernel, we just return (without checking for
  718. * preemption) since the interrupt may have happened at some crucial
  719. * place (e.g. inside the TLB miss handler), and because we will be
  720. * running with r1 pointing into critical_stack, not the current
  721. * process's kernel stack (and therefore current_thread_info() will
  722. * give the wrong answer).
  723. * We have to restore various SPRs that may have been in use at the
  724. * time of the critical interrupt.
  725. *
  726. */
  727. #ifdef CONFIG_40x
  728. #define PPC_40x_TURN_OFF_MSR_DR \
  729. /* avoid any possible TLB misses here by turning off MSR.DR, we \
  730. * assume the instructions here are mapped by a pinned TLB entry */ \
  731. li r10,MSR_IR; \
  732. mtmsr r10; \
  733. isync; \
  734. tophys(r1, r1);
  735. #else
  736. #define PPC_40x_TURN_OFF_MSR_DR
  737. #endif
  738. #define RET_FROM_EXC_LEVEL(exc_lvl_srr0, exc_lvl_srr1, exc_lvl_rfi) \
  739. REST_NVGPRS(r1); \
  740. lwz r3,_MSR(r1); \
  741. andi. r3,r3,MSR_PR; \
  742. LOAD_MSR_KERNEL(r10,MSR_KERNEL); \
  743. bne user_exc_return; \
  744. lwz r0,GPR0(r1); \
  745. lwz r2,GPR2(r1); \
  746. REST_4GPRS(3, r1); \
  747. REST_2GPRS(7, r1); \
  748. lwz r10,_XER(r1); \
  749. lwz r11,_CTR(r1); \
  750. mtspr SPRN_XER,r10; \
  751. mtctr r11; \
  752. PPC405_ERR77(0,r1); \
  753. stwcx. r0,0,r1; /* to clear the reservation */ \
  754. lwz r11,_LINK(r1); \
  755. mtlr r11; \
  756. lwz r10,_CCR(r1); \
  757. mtcrf 0xff,r10; \
  758. PPC_40x_TURN_OFF_MSR_DR; \
  759. lwz r9,_DEAR(r1); \
  760. lwz r10,_ESR(r1); \
  761. mtspr SPRN_DEAR,r9; \
  762. mtspr SPRN_ESR,r10; \
  763. lwz r11,_NIP(r1); \
  764. lwz r12,_MSR(r1); \
  765. mtspr exc_lvl_srr0,r11; \
  766. mtspr exc_lvl_srr1,r12; \
  767. lwz r9,GPR9(r1); \
  768. lwz r12,GPR12(r1); \
  769. lwz r10,GPR10(r1); \
  770. lwz r11,GPR11(r1); \
  771. lwz r1,GPR1(r1); \
  772. PPC405_ERR77_SYNC; \
  773. exc_lvl_rfi; \
  774. b .; /* prevent prefetch past exc_lvl_rfi */
  775. .globl ret_from_crit_exc
  776. ret_from_crit_exc:
  777. RET_FROM_EXC_LEVEL(SPRN_CSRR0, SPRN_CSRR1, RFCI)
  778. #ifdef CONFIG_BOOKE
  779. .globl ret_from_mcheck_exc
  780. ret_from_mcheck_exc:
  781. RET_FROM_EXC_LEVEL(SPRN_MCSRR0, SPRN_MCSRR1, RFMCI)
  782. #endif /* CONFIG_BOOKE */
  783. /*
  784. * Load the DBCR0 value for a task that is being ptraced,
  785. * having first saved away the global DBCR0. Note that r0
  786. * has the dbcr0 value to set upon entry to this.
  787. */
  788. load_dbcr0:
  789. mfmsr r10 /* first disable debug exceptions */
  790. rlwinm r10,r10,0,~MSR_DE
  791. mtmsr r10
  792. isync
  793. mfspr r10,SPRN_DBCR0
  794. lis r11,global_dbcr0@ha
  795. addi r11,r11,global_dbcr0@l
  796. stw r10,0(r11)
  797. mtspr SPRN_DBCR0,r0
  798. lwz r10,4(r11)
  799. addi r10,r10,1
  800. stw r10,4(r11)
  801. li r11,-1
  802. mtspr SPRN_DBSR,r11 /* clear all pending debug events */
  803. blr
  804. .comm global_dbcr0,8
  805. #endif /* !(CONFIG_4xx || CONFIG_BOOKE) */
  806. do_work: /* r10 contains MSR_KERNEL here */
  807. andi. r0,r9,_TIF_NEED_RESCHED
  808. beq do_user_signal
  809. do_resched: /* r10 contains MSR_KERNEL here */
  810. ori r10,r10,MSR_EE
  811. SYNC
  812. MTMSRD(r10) /* hard-enable interrupts */
  813. bl schedule
  814. recheck:
  815. LOAD_MSR_KERNEL(r10,MSR_KERNEL)
  816. SYNC
  817. MTMSRD(r10) /* disable interrupts */
  818. rlwinm r9,r1,0,0,18
  819. lwz r9,TI_FLAGS(r9)
  820. andi. r0,r9,_TIF_NEED_RESCHED
  821. bne- do_resched
  822. andi. r0,r9,_TIF_SIGPENDING
  823. beq restore_user
  824. do_user_signal: /* r10 contains MSR_KERNEL here */
  825. ori r10,r10,MSR_EE
  826. SYNC
  827. MTMSRD(r10) /* hard-enable interrupts */
  828. /* save r13-r31 in the exception frame, if not already done */
  829. lwz r3,TRAP(r1)
  830. andi. r0,r3,1
  831. beq 2f
  832. SAVE_NVGPRS(r1)
  833. rlwinm r3,r3,0,0,30
  834. stw r3,TRAP(r1)
  835. 2: li r3,0
  836. addi r4,r1,STACK_FRAME_OVERHEAD
  837. bl do_signal
  838. REST_NVGPRS(r1)
  839. b recheck
  840. /*
  841. * We come here when we are at the end of handling an exception
  842. * that occurred at a place where taking an exception will lose
  843. * state information, such as the contents of SRR0 and SRR1.
  844. */
  845. nonrecoverable:
  846. lis r10,exc_exit_restart_end@ha
  847. addi r10,r10,exc_exit_restart_end@l
  848. cmplw r12,r10
  849. bge 3f
  850. lis r11,exc_exit_restart@ha
  851. addi r11,r11,exc_exit_restart@l
  852. cmplw r12,r11
  853. blt 3f
  854. lis r10,ee_restarts@ha
  855. lwz r12,ee_restarts@l(r10)
  856. addi r12,r12,1
  857. stw r12,ee_restarts@l(r10)
  858. mr r12,r11 /* restart at exc_exit_restart */
  859. blr
  860. 3: /* OK, we can't recover, kill this process */
  861. /* but the 601 doesn't implement the RI bit, so assume it's OK */
  862. BEGIN_FTR_SECTION
  863. blr
  864. END_FTR_SECTION_IFSET(CPU_FTR_601)
  865. lwz r3,TRAP(r1)
  866. andi. r0,r3,1
  867. beq 4f
  868. SAVE_NVGPRS(r1)
  869. rlwinm r3,r3,0,0,30
  870. stw r3,TRAP(r1)
  871. 4: addi r3,r1,STACK_FRAME_OVERHEAD
  872. bl nonrecoverable_exception
  873. /* shouldn't return */
  874. b 4b
  875. .comm ee_restarts,4
  876. /*
  877. * PROM code for specific machines follows. Put it
  878. * here so it's easy to add arch-specific sections later.
  879. * -- Cort
  880. */
  881. #ifdef CONFIG_PPC_OF
  882. /*
  883. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  884. * called with the MMU off.
  885. */
  886. _GLOBAL(enter_rtas)
  887. stwu r1,-INT_FRAME_SIZE(r1)
  888. mflr r0
  889. stw r0,INT_FRAME_SIZE+4(r1)
  890. lis r4,rtas_data@ha
  891. lwz r4,rtas_data@l(r4)
  892. lis r6,1f@ha /* physical return address for rtas */
  893. addi r6,r6,1f@l
  894. tophys(r6,r6)
  895. tophys(r7,r1)
  896. lis r8,rtas_entry@ha
  897. lwz r8,rtas_entry@l(r8)
  898. mfmsr r9
  899. stw r9,8(r1)
  900. LOAD_MSR_KERNEL(r0,MSR_KERNEL)
  901. SYNC /* disable interrupts so SRR0/1 */
  902. MTMSRD(r0) /* don't get trashed */
  903. li r9,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  904. mtlr r6
  905. CLR_TOP32(r7)
  906. mtspr SPRN_SPRG2,r7
  907. mtspr SPRN_SRR0,r8
  908. mtspr SPRN_SRR1,r9
  909. RFI
  910. 1: tophys(r9,r1)
  911. lwz r8,INT_FRAME_SIZE+4(r9) /* get return address */
  912. lwz r9,8(r9) /* original msr value */
  913. FIX_SRR1(r9,r0)
  914. addi r1,r1,INT_FRAME_SIZE
  915. li r0,0
  916. mtspr SPRN_SPRG2,r0
  917. mtspr SPRN_SRR0,r8
  918. mtspr SPRN_SRR1,r9
  919. RFI /* return to caller */
  920. .globl machine_check_in_rtas
  921. machine_check_in_rtas:
  922. twi 31,0,0
  923. /* XXX load up BATs and panic */
  924. #endif /* CONFIG_PPC_OF */