mach-bast.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /* linux/arch/arm/mach-s3c2410/mach-bast.c
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://www.simtec.co.uk/products/EB2410ITX/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Modifications:
  13. * 14-Sep-2004 BJD USB power control
  14. * 20-Aug-2004 BJD Added s3c2410_board struct
  15. * 18-Aug-2004 BJD Added platform devices from default set
  16. * 16-May-2003 BJD Created initial version
  17. * 16-Aug-2003 BJD Fixed header files and copyright, added URL
  18. * 05-Sep-2003 BJD Moved to v2.6 kernel
  19. * 06-Jan-2003 BJD Updates for <arch/map.h>
  20. * 18-Jan-2003 BJD Added serial port configuration
  21. * 05-Oct-2004 BJD Power management code
  22. * 04-Nov-2004 BJD Updated serial port clocks
  23. * 04-Jan-2005 BJD New uart init call
  24. * 10-Jan-2005 BJD Removed include of s3c2410.h
  25. * 14-Jan-2005 BJD Add support for muitlple NAND devices
  26. * 03-Mar-2005 BJD Ensured that bast-cpld.h is included
  27. * 10-Mar-2005 LCVR Changed S3C2410_VA to S3C24XX_VA
  28. * 14-Mar-2006 BJD Updated for __iomem changes
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/types.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/list.h>
  34. #include <linux/timer.h>
  35. #include <linux/init.h>
  36. #include <linux/device.h>
  37. #include <asm/mach/arch.h>
  38. #include <asm/mach/map.h>
  39. #include <asm/mach/irq.h>
  40. #include <asm/arch/bast-map.h>
  41. #include <asm/arch/bast-irq.h>
  42. #include <asm/arch/bast-cpld.h>
  43. #include <asm/hardware.h>
  44. #include <asm/io.h>
  45. #include <asm/irq.h>
  46. #include <asm/mach-types.h>
  47. //#include <asm/debug-ll.h>
  48. #include <asm/arch/regs-serial.h>
  49. #include <asm/arch/regs-gpio.h>
  50. #include <asm/arch/regs-mem.h>
  51. #include <asm/arch/nand.h>
  52. #include <linux/mtd/mtd.h>
  53. #include <linux/mtd/nand.h>
  54. #include <linux/mtd/nand_ecc.h>
  55. #include <linux/mtd/partitions.h>
  56. #include "clock.h"
  57. #include "devs.h"
  58. #include "cpu.h"
  59. #include "usb-simtec.h"
  60. #include "pm.h"
  61. #define COPYRIGHT ", (c) 2004-2005 Simtec Electronics"
  62. /* macros for virtual address mods for the io space entries */
  63. #define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
  64. #define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
  65. #define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
  66. #define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
  67. /* macros to modify the physical addresses for io space */
  68. #define PA_CS2(item) ((item) + S3C2410_CS2)
  69. #define PA_CS3(item) ((item) + S3C2410_CS3)
  70. #define PA_CS4(item) ((item) + S3C2410_CS4)
  71. #define PA_CS5(item) ((item) + S3C2410_CS5)
  72. static struct map_desc bast_iodesc[] __initdata = {
  73. /* ISA IO areas */
  74. { (u32)S3C24XX_VA_ISA_BYTE, PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  75. { (u32)S3C24XX_VA_ISA_WORD, PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  76. /* we could possibly compress the next set down into a set of smaller tables
  77. * pagetables, but that would mean using an L2 section, and it still means
  78. * we cannot actually feed the same register to an LDR due to 16K spacing
  79. */
  80. /* bast CPLD control registers, and external interrupt controls */
  81. { (u32)BAST_VA_CTRL1, BAST_PA_CTRL1, SZ_1M, MT_DEVICE },
  82. { (u32)BAST_VA_CTRL2, BAST_PA_CTRL2, SZ_1M, MT_DEVICE },
  83. { (u32)BAST_VA_CTRL3, BAST_PA_CTRL3, SZ_1M, MT_DEVICE },
  84. { (u32)BAST_VA_CTRL4, BAST_PA_CTRL4, SZ_1M, MT_DEVICE },
  85. /* PC104 IRQ mux */
  86. { (u32)BAST_VA_PC104_IRQREQ, BAST_PA_PC104_IRQREQ, SZ_1M, MT_DEVICE },
  87. { (u32)BAST_VA_PC104_IRQRAW, BAST_PA_PC104_IRQRAW, SZ_1M, MT_DEVICE },
  88. { (u32)BAST_VA_PC104_IRQMASK, BAST_PA_PC104_IRQMASK, SZ_1M, MT_DEVICE },
  89. /* peripheral space... one for each of fast/slow/byte/16bit */
  90. /* note, ide is only decoded in word space, even though some registers
  91. * are only 8bit */
  92. /* slow, byte */
  93. { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  94. { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  95. { VA_C2(BAST_VA_ASIXNET), PA_CS3(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  96. { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  97. { VA_C2(BAST_VA_DM9000), PA_CS2(BAST_PA_DM9000), SZ_1M, MT_DEVICE },
  98. { VA_C2(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  99. { VA_C2(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  100. { VA_C2(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  101. { VA_C2(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  102. /* slow, word */
  103. { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  104. { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  105. { VA_C3(BAST_VA_ASIXNET), PA_CS3(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  106. { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  107. { VA_C3(BAST_VA_DM9000), PA_CS3(BAST_PA_DM9000), SZ_1M, MT_DEVICE },
  108. { VA_C3(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  109. { VA_C3(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  110. { VA_C3(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  111. { VA_C3(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  112. /* fast, byte */
  113. { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  114. { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  115. { VA_C4(BAST_VA_ASIXNET), PA_CS5(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  116. { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  117. { VA_C4(BAST_VA_DM9000), PA_CS4(BAST_PA_DM9000), SZ_1M, MT_DEVICE },
  118. { VA_C4(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  119. { VA_C4(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  120. { VA_C4(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  121. { VA_C4(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  122. /* fast, word */
  123. { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  124. { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  125. { VA_C5(BAST_VA_ASIXNET), PA_CS5(BAST_PA_ASIXNET), SZ_1M, MT_DEVICE },
  126. { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  127. { VA_C5(BAST_VA_DM9000), PA_CS5(BAST_PA_DM9000), SZ_1M, MT_DEVICE },
  128. { VA_C5(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
  129. { VA_C5(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
  130. { VA_C5(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
  131. { VA_C5(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
  132. };
  133. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  134. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  135. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  136. static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
  137. [0] = {
  138. .name = "uclk",
  139. .divisor = 1,
  140. .min_baud = 0,
  141. .max_baud = 0,
  142. },
  143. [1] = {
  144. .name = "pclk",
  145. .divisor = 1,
  146. .min_baud = 0,
  147. .max_baud = 0.
  148. }
  149. };
  150. static struct s3c2410_uartcfg bast_uartcfgs[] = {
  151. [0] = {
  152. .hwport = 0,
  153. .flags = 0,
  154. .ucon = UCON,
  155. .ulcon = ULCON,
  156. .ufcon = UFCON,
  157. .clocks = bast_serial_clocks,
  158. .clocks_size = ARRAY_SIZE(bast_serial_clocks)
  159. },
  160. [1] = {
  161. .hwport = 1,
  162. .flags = 0,
  163. .ucon = UCON,
  164. .ulcon = ULCON,
  165. .ufcon = UFCON,
  166. .clocks = bast_serial_clocks,
  167. .clocks_size = ARRAY_SIZE(bast_serial_clocks)
  168. },
  169. /* port 2 is not actually used */
  170. [2] = {
  171. .hwport = 2,
  172. .flags = 0,
  173. .ucon = UCON,
  174. .ulcon = ULCON,
  175. .ufcon = UFCON,
  176. .clocks = bast_serial_clocks,
  177. .clocks_size = ARRAY_SIZE(bast_serial_clocks)
  178. }
  179. };
  180. /* NOR Flash on BAST board */
  181. static struct resource bast_nor_resource[] = {
  182. [0] = {
  183. .start = S3C2410_CS1 + 0x4000000,
  184. .end = S3C2410_CS1 + 0x4000000 + (32*1024*1024) - 1,
  185. .flags = IORESOURCE_MEM,
  186. }
  187. };
  188. static struct platform_device bast_device_nor = {
  189. .name = "bast-nor",
  190. .id = -1,
  191. .num_resources = ARRAY_SIZE(bast_nor_resource),
  192. .resource = bast_nor_resource,
  193. };
  194. /* NAND Flash on BAST board */
  195. static int smartmedia_map[] = { 0 };
  196. static int chip0_map[] = { 1 };
  197. static int chip1_map[] = { 2 };
  198. static int chip2_map[] = { 3 };
  199. struct mtd_partition bast_default_nand_part[] = {
  200. [0] = {
  201. .name = "Boot Agent",
  202. .size = SZ_16K,
  203. .offset = 0
  204. },
  205. [1] = {
  206. .name = "/boot",
  207. .size = SZ_4M - SZ_16K,
  208. .offset = SZ_16K,
  209. },
  210. [2] = {
  211. .name = "user",
  212. .offset = SZ_4M,
  213. .size = MTDPART_SIZ_FULL,
  214. }
  215. };
  216. /* the bast has 4 selectable slots for nand-flash, the three
  217. * on-board chip areas, as well as the external SmartMedia
  218. * slot.
  219. *
  220. * Note, there is no current hot-plug support for the SmartMedia
  221. * socket.
  222. */
  223. static struct s3c2410_nand_set bast_nand_sets[] = {
  224. [0] = {
  225. .name = "SmartMedia",
  226. .nr_chips = 1,
  227. .nr_map = smartmedia_map,
  228. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  229. .partitions = bast_default_nand_part
  230. },
  231. [1] = {
  232. .name = "chip0",
  233. .nr_chips = 1,
  234. .nr_map = chip0_map,
  235. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  236. .partitions = bast_default_nand_part
  237. },
  238. [2] = {
  239. .name = "chip1",
  240. .nr_chips = 1,
  241. .nr_map = chip1_map,
  242. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  243. .partitions = bast_default_nand_part
  244. },
  245. [3] = {
  246. .name = "chip2",
  247. .nr_chips = 1,
  248. .nr_map = chip2_map,
  249. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  250. .partitions = bast_default_nand_part
  251. }
  252. };
  253. static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
  254. {
  255. unsigned int tmp;
  256. slot = set->nr_map[slot] & 3;
  257. pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
  258. slot, set, set->nr_map);
  259. tmp = __raw_readb(BAST_VA_CTRL2);
  260. tmp &= BAST_CPLD_CTLR2_IDERST;
  261. tmp |= slot;
  262. tmp |= BAST_CPLD_CTRL2_WNAND;
  263. pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
  264. __raw_writeb(tmp, BAST_VA_CTRL2);
  265. }
  266. static struct s3c2410_platform_nand bast_nand_info = {
  267. .tacls = 80,
  268. .twrph0 = 80,
  269. .twrph1 = 80,
  270. .nr_sets = ARRAY_SIZE(bast_nand_sets),
  271. .sets = bast_nand_sets,
  272. .select_chip = bast_nand_select,
  273. };
  274. /* Standard BAST devices */
  275. static struct platform_device *bast_devices[] __initdata = {
  276. &s3c_device_usb,
  277. &s3c_device_lcd,
  278. &s3c_device_wdt,
  279. &s3c_device_i2c,
  280. &s3c_device_iis,
  281. &s3c_device_rtc,
  282. &s3c_device_nand,
  283. &bast_device_nor
  284. };
  285. static struct clk *bast_clocks[] = {
  286. &s3c24xx_dclk0,
  287. &s3c24xx_dclk1,
  288. &s3c24xx_clkout0,
  289. &s3c24xx_clkout1,
  290. &s3c24xx_uclk,
  291. };
  292. static struct s3c24xx_board bast_board __initdata = {
  293. .devices = bast_devices,
  294. .devices_count = ARRAY_SIZE(bast_devices),
  295. .clocks = bast_clocks,
  296. .clocks_count = ARRAY_SIZE(bast_clocks)
  297. };
  298. void __init bast_map_io(void)
  299. {
  300. /* initialise the clocks */
  301. s3c24xx_dclk0.parent = NULL;
  302. s3c24xx_dclk0.rate = 12*1000*1000;
  303. s3c24xx_dclk1.parent = NULL;
  304. s3c24xx_dclk1.rate = 24*1000*1000;
  305. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  306. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  307. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  308. s3c_device_nand.dev.platform_data = &bast_nand_info;
  309. s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
  310. s3c24xx_init_clocks(0);
  311. s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
  312. s3c24xx_set_board(&bast_board);
  313. usb_simtec_init();
  314. }
  315. void __init bast_init_irq(void)
  316. {
  317. s3c24xx_init_irq();
  318. }
  319. #ifdef CONFIG_PM
  320. /* bast_init_machine
  321. *
  322. * enable the power management functions for the EB2410ITX
  323. */
  324. static __init void bast_init_machine(void)
  325. {
  326. unsigned long gstatus4;
  327. printk(KERN_INFO "BAST Power Manangement" COPYRIGHT "\n");
  328. gstatus4 = (__raw_readl(S3C2410_BANKCON7) & 0x3) << 30;
  329. gstatus4 |= (__raw_readl(S3C2410_BANKCON6) & 0x3) << 28;
  330. gstatus4 |= (__raw_readl(S3C2410_BANKSIZE) & S3C2410_BANKSIZE_MASK);
  331. __raw_writel(gstatus4, S3C2410_GSTATUS4);
  332. s3c2410_pm_init();
  333. }
  334. #else
  335. #define bast_init_machine NULL
  336. #endif
  337. MACHINE_START(BAST, "Simtec-BAST")
  338. MAINTAINER("Ben Dooks <ben@simtec.co.uk>")
  339. BOOT_MEM(S3C2410_SDRAM_PA, S3C2410_PA_UART, (u32)S3C24XX_VA_UART)
  340. BOOT_PARAMS(S3C2410_SDRAM_PA + 0x100)
  341. MAPIO(bast_map_io)
  342. INITIRQ(bast_init_irq)
  343. .init_machine = bast_init_machine,
  344. .timer = &s3c24xx_timer,
  345. MACHINE_END