irq.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966
  1. /* linux/arch/arm/mach-s3c2410/irq.c
  2. *
  3. * Copyright (c) 2003,2004 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * Changelog:
  21. *
  22. * 22-Jul-2004 Ben Dooks <ben@simtec.co.uk>
  23. * Fixed compile warnings
  24. *
  25. * 22-Jul-2004 Roc Wu <cooloney@yahoo.com.cn>
  26. * Fixed s3c_extirq_type
  27. *
  28. * 21-Jul-2004 Arnaud Patard (Rtp) <arnaud.patard@rtp-net.org>
  29. * Addition of ADC/TC demux
  30. *
  31. * 04-Oct-2004 Klaus Fetscher <k.fetscher@fetron.de>
  32. * Fix for set_irq_type() on low EINT numbers
  33. *
  34. * 05-Oct-2004 Ben Dooks <ben@simtec.co.uk>
  35. * Tidy up KF's patch and sort out new release
  36. *
  37. * 05-Oct-2004 Ben Dooks <ben@simtec.co.uk>
  38. * Add support for power management controls
  39. *
  40. * 04-Nov-2004 Ben Dooks
  41. * Fix standard IRQ wake for EINT0..4 and RTC
  42. *
  43. * 22-Feb-2004 Ben Dooks
  44. * Fixed edge-triggering on ADC IRQ
  45. */
  46. #include <linux/init.h>
  47. #include <linux/module.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/ioport.h>
  50. #include <linux/ptrace.h>
  51. #include <linux/sysdev.h>
  52. #include <asm/hardware.h>
  53. #include <asm/irq.h>
  54. #include <asm/io.h>
  55. #include <asm/mach/irq.h>
  56. #include <asm/arch/regs-irq.h>
  57. #include <asm/arch/regs-gpio.h>
  58. #include "cpu.h"
  59. #include "pm.h"
  60. #define irqdbf(x...)
  61. #define irqdbf2(x...)
  62. #define EXTINT_OFF (IRQ_EINT4 - 4)
  63. /* wakeup irq control */
  64. #ifdef CONFIG_PM
  65. /* state for IRQs over sleep */
  66. /* default is to allow for EINT0..EINT15, and IRQ_RTC as wakeup sources
  67. *
  68. * set bit to 1 in allow bitfield to enable the wakeup settings on it
  69. */
  70. unsigned long s3c_irqwake_intallow = 1L << (IRQ_RTC - IRQ_EINT0) | 0xfL;
  71. unsigned long s3c_irqwake_intmask = 0xffffffffL;
  72. unsigned long s3c_irqwake_eintallow = 0x0000fff0L;
  73. unsigned long s3c_irqwake_eintmask = 0xffffffffL;
  74. static int
  75. s3c_irq_wake(unsigned int irqno, unsigned int state)
  76. {
  77. unsigned long irqbit = 1 << (irqno - IRQ_EINT0);
  78. if (!(s3c_irqwake_intallow & irqbit))
  79. return -ENOENT;
  80. printk(KERN_INFO "wake %s for irq %d\n",
  81. state ? "enabled" : "disabled", irqno);
  82. if (!state)
  83. s3c_irqwake_intmask |= irqbit;
  84. else
  85. s3c_irqwake_intmask &= ~irqbit;
  86. return 0;
  87. }
  88. static int
  89. s3c_irqext_wake(unsigned int irqno, unsigned int state)
  90. {
  91. unsigned long bit = 1L << (irqno - EXTINT_OFF);
  92. if (!(s3c_irqwake_eintallow & bit))
  93. return -ENOENT;
  94. printk(KERN_INFO "wake %s for irq %d\n",
  95. state ? "enabled" : "disabled", irqno);
  96. if (!state)
  97. s3c_irqwake_eintmask |= bit;
  98. else
  99. s3c_irqwake_eintmask &= ~bit;
  100. return 0;
  101. }
  102. #else
  103. #define s3c_irqext_wake NULL
  104. #define s3c_irq_wake NULL
  105. #endif
  106. static void
  107. s3c_irq_mask(unsigned int irqno)
  108. {
  109. unsigned long mask;
  110. irqno -= IRQ_EINT0;
  111. mask = __raw_readl(S3C2410_INTMSK);
  112. mask |= 1UL << irqno;
  113. __raw_writel(mask, S3C2410_INTMSK);
  114. }
  115. static inline void
  116. s3c_irq_ack(unsigned int irqno)
  117. {
  118. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  119. __raw_writel(bitval, S3C2410_SRCPND);
  120. __raw_writel(bitval, S3C2410_INTPND);
  121. }
  122. static inline void
  123. s3c_irq_maskack(unsigned int irqno)
  124. {
  125. unsigned long bitval = 1UL << (irqno - IRQ_EINT0);
  126. unsigned long mask;
  127. mask = __raw_readl(S3C2410_INTMSK);
  128. __raw_writel(mask|bitval, S3C2410_INTMSK);
  129. __raw_writel(bitval, S3C2410_SRCPND);
  130. __raw_writel(bitval, S3C2410_INTPND);
  131. }
  132. static void
  133. s3c_irq_unmask(unsigned int irqno)
  134. {
  135. unsigned long mask;
  136. if (irqno != IRQ_TIMER4 && irqno != IRQ_EINT8t23)
  137. irqdbf2("s3c_irq_unmask %d\n", irqno);
  138. irqno -= IRQ_EINT0;
  139. mask = __raw_readl(S3C2410_INTMSK);
  140. mask &= ~(1UL << irqno);
  141. __raw_writel(mask, S3C2410_INTMSK);
  142. }
  143. static struct irqchip s3c_irq_level_chip = {
  144. .ack = s3c_irq_maskack,
  145. .mask = s3c_irq_mask,
  146. .unmask = s3c_irq_unmask,
  147. .wake = s3c_irq_wake
  148. };
  149. static struct irqchip s3c_irq_chip = {
  150. .ack = s3c_irq_ack,
  151. .mask = s3c_irq_mask,
  152. .unmask = s3c_irq_unmask,
  153. .wake = s3c_irq_wake
  154. };
  155. /* S3C2410_EINTMASK
  156. * S3C2410_EINTPEND
  157. */
  158. static void
  159. s3c_irqext_mask(unsigned int irqno)
  160. {
  161. unsigned long mask;
  162. irqno -= EXTINT_OFF;
  163. mask = __raw_readl(S3C2410_EINTMASK);
  164. mask |= ( 1UL << irqno);
  165. __raw_writel(mask, S3C2410_EINTMASK);
  166. if (irqno <= (IRQ_EINT7 - EXTINT_OFF)) {
  167. /* check to see if all need masking */
  168. if ((mask & (0xf << 4)) == (0xf << 4)) {
  169. /* all masked, mask the parent */
  170. s3c_irq_mask(IRQ_EINT4t7);
  171. }
  172. } else {
  173. /* todo: the same check as above for the rest of the irq regs...*/
  174. }
  175. }
  176. static void
  177. s3c_irqext_ack(unsigned int irqno)
  178. {
  179. unsigned long req;
  180. unsigned long bit;
  181. unsigned long mask;
  182. bit = 1UL << (irqno - EXTINT_OFF);
  183. mask = __raw_readl(S3C2410_EINTMASK);
  184. __raw_writel(bit, S3C2410_EINTPEND);
  185. req = __raw_readl(S3C2410_EINTPEND);
  186. req &= ~mask;
  187. /* not sure if we should be acking the parent irq... */
  188. if (irqno <= IRQ_EINT7 ) {
  189. if ((req & 0xf0) == 0)
  190. s3c_irq_ack(IRQ_EINT4t7);
  191. } else {
  192. if ((req >> 8) == 0)
  193. s3c_irq_ack(IRQ_EINT8t23);
  194. }
  195. }
  196. static void
  197. s3c_irqext_unmask(unsigned int irqno)
  198. {
  199. unsigned long mask;
  200. irqno -= EXTINT_OFF;
  201. mask = __raw_readl(S3C2410_EINTMASK);
  202. mask &= ~( 1UL << irqno);
  203. __raw_writel(mask, S3C2410_EINTMASK);
  204. s3c_irq_unmask((irqno <= (IRQ_EINT7 - EXTINT_OFF)) ? IRQ_EINT4t7 : IRQ_EINT8t23);
  205. }
  206. static int
  207. s3c_irqext_type(unsigned int irq, unsigned int type)
  208. {
  209. void __iomem *extint_reg;
  210. void __iomem *gpcon_reg;
  211. unsigned long gpcon_offset, extint_offset;
  212. unsigned long newvalue = 0, value;
  213. if ((irq >= IRQ_EINT0) && (irq <= IRQ_EINT3))
  214. {
  215. gpcon_reg = S3C2410_GPFCON;
  216. extint_reg = S3C2410_EXTINT0;
  217. gpcon_offset = (irq - IRQ_EINT0) * 2;
  218. extint_offset = (irq - IRQ_EINT0) * 4;
  219. }
  220. else if ((irq >= IRQ_EINT4) && (irq <= IRQ_EINT7))
  221. {
  222. gpcon_reg = S3C2410_GPFCON;
  223. extint_reg = S3C2410_EXTINT0;
  224. gpcon_offset = (irq - (EXTINT_OFF)) * 2;
  225. extint_offset = (irq - (EXTINT_OFF)) * 4;
  226. }
  227. else if ((irq >= IRQ_EINT8) && (irq <= IRQ_EINT15))
  228. {
  229. gpcon_reg = S3C2410_GPGCON;
  230. extint_reg = S3C2410_EXTINT1;
  231. gpcon_offset = (irq - IRQ_EINT8) * 2;
  232. extint_offset = (irq - IRQ_EINT8) * 4;
  233. }
  234. else if ((irq >= IRQ_EINT16) && (irq <= IRQ_EINT23))
  235. {
  236. gpcon_reg = S3C2410_GPGCON;
  237. extint_reg = S3C2410_EXTINT2;
  238. gpcon_offset = (irq - IRQ_EINT8) * 2;
  239. extint_offset = (irq - IRQ_EINT16) * 4;
  240. } else
  241. return -1;
  242. /* Set the GPIO to external interrupt mode */
  243. value = __raw_readl(gpcon_reg);
  244. value = (value & ~(3 << gpcon_offset)) | (0x02 << gpcon_offset);
  245. __raw_writel(value, gpcon_reg);
  246. /* Set the external interrupt to pointed trigger type */
  247. switch (type)
  248. {
  249. case IRQT_NOEDGE:
  250. printk(KERN_WARNING "No edge setting!\n");
  251. break;
  252. case IRQT_RISING:
  253. newvalue = S3C2410_EXTINT_RISEEDGE;
  254. break;
  255. case IRQT_FALLING:
  256. newvalue = S3C2410_EXTINT_FALLEDGE;
  257. break;
  258. case IRQT_BOTHEDGE:
  259. newvalue = S3C2410_EXTINT_BOTHEDGE;
  260. break;
  261. case IRQT_LOW:
  262. newvalue = S3C2410_EXTINT_LOWLEV;
  263. break;
  264. case IRQT_HIGH:
  265. newvalue = S3C2410_EXTINT_HILEV;
  266. break;
  267. default:
  268. printk(KERN_ERR "No such irq type %d", type);
  269. return -1;
  270. }
  271. value = __raw_readl(extint_reg);
  272. value = (value & ~(7 << extint_offset)) | (newvalue << extint_offset);
  273. __raw_writel(value, extint_reg);
  274. return 0;
  275. }
  276. static struct irqchip s3c_irqext_chip = {
  277. .mask = s3c_irqext_mask,
  278. .unmask = s3c_irqext_unmask,
  279. .ack = s3c_irqext_ack,
  280. .type = s3c_irqext_type,
  281. .wake = s3c_irqext_wake
  282. };
  283. static struct irqchip s3c_irq_eint0t4 = {
  284. .ack = s3c_irq_ack,
  285. .mask = s3c_irq_mask,
  286. .unmask = s3c_irq_unmask,
  287. .wake = s3c_irq_wake,
  288. .type = s3c_irqext_type,
  289. };
  290. /* mask values for the parent registers for each of the interrupt types */
  291. #define INTMSK_UART0 (1UL << (IRQ_UART0 - IRQ_EINT0))
  292. #define INTMSK_UART1 (1UL << (IRQ_UART1 - IRQ_EINT0))
  293. #define INTMSK_UART2 (1UL << (IRQ_UART2 - IRQ_EINT0))
  294. #define INTMSK_ADCPARENT (1UL << (IRQ_ADCPARENT - IRQ_EINT0))
  295. #define INTMSK_LCD (1UL << (IRQ_LCD - IRQ_EINT0))
  296. static inline void
  297. s3c_irqsub_mask(unsigned int irqno, unsigned int parentbit,
  298. int subcheck)
  299. {
  300. unsigned long mask;
  301. unsigned long submask;
  302. submask = __raw_readl(S3C2410_INTSUBMSK);
  303. mask = __raw_readl(S3C2410_INTMSK);
  304. submask |= (1UL << (irqno - IRQ_S3CUART_RX0));
  305. /* check to see if we need to mask the parent IRQ */
  306. if ((submask & subcheck) == subcheck) {
  307. __raw_writel(mask | parentbit, S3C2410_INTMSK);
  308. }
  309. /* write back masks */
  310. __raw_writel(submask, S3C2410_INTSUBMSK);
  311. }
  312. static inline void
  313. s3c_irqsub_unmask(unsigned int irqno, unsigned int parentbit)
  314. {
  315. unsigned long mask;
  316. unsigned long submask;
  317. submask = __raw_readl(S3C2410_INTSUBMSK);
  318. mask = __raw_readl(S3C2410_INTMSK);
  319. submask &= ~(1UL << (irqno - IRQ_S3CUART_RX0));
  320. mask &= ~parentbit;
  321. /* write back masks */
  322. __raw_writel(submask, S3C2410_INTSUBMSK);
  323. __raw_writel(mask, S3C2410_INTMSK);
  324. }
  325. static inline void
  326. s3c_irqsub_maskack(unsigned int irqno, unsigned int parentmask, unsigned int group)
  327. {
  328. unsigned int bit = 1UL << (irqno - IRQ_S3CUART_RX0);
  329. s3c_irqsub_mask(irqno, parentmask, group);
  330. __raw_writel(bit, S3C2410_SUBSRCPND);
  331. /* only ack parent if we've got all the irqs (seems we must
  332. * ack, all and hope that the irq system retriggers ok when
  333. * the interrupt goes off again)
  334. */
  335. if (1) {
  336. __raw_writel(parentmask, S3C2410_SRCPND);
  337. __raw_writel(parentmask, S3C2410_INTPND);
  338. }
  339. }
  340. static inline void
  341. s3c_irqsub_ack(unsigned int irqno, unsigned int parentmask, unsigned int group)
  342. {
  343. unsigned int bit = 1UL << (irqno - IRQ_S3CUART_RX0);
  344. __raw_writel(bit, S3C2410_SUBSRCPND);
  345. /* only ack parent if we've got all the irqs (seems we must
  346. * ack, all and hope that the irq system retriggers ok when
  347. * the interrupt goes off again)
  348. */
  349. if (1) {
  350. __raw_writel(parentmask, S3C2410_SRCPND);
  351. __raw_writel(parentmask, S3C2410_INTPND);
  352. }
  353. }
  354. /* UART0 */
  355. static void
  356. s3c_irq_uart0_mask(unsigned int irqno)
  357. {
  358. s3c_irqsub_mask(irqno, INTMSK_UART0, 7);
  359. }
  360. static void
  361. s3c_irq_uart0_unmask(unsigned int irqno)
  362. {
  363. s3c_irqsub_unmask(irqno, INTMSK_UART0);
  364. }
  365. static void
  366. s3c_irq_uart0_ack(unsigned int irqno)
  367. {
  368. s3c_irqsub_maskack(irqno, INTMSK_UART0, 7);
  369. }
  370. static struct irqchip s3c_irq_uart0 = {
  371. .mask = s3c_irq_uart0_mask,
  372. .unmask = s3c_irq_uart0_unmask,
  373. .ack = s3c_irq_uart0_ack,
  374. };
  375. /* UART1 */
  376. static void
  377. s3c_irq_uart1_mask(unsigned int irqno)
  378. {
  379. s3c_irqsub_mask(irqno, INTMSK_UART1, 7 << 3);
  380. }
  381. static void
  382. s3c_irq_uart1_unmask(unsigned int irqno)
  383. {
  384. s3c_irqsub_unmask(irqno, INTMSK_UART1);
  385. }
  386. static void
  387. s3c_irq_uart1_ack(unsigned int irqno)
  388. {
  389. s3c_irqsub_maskack(irqno, INTMSK_UART1, 7 << 3);
  390. }
  391. static struct irqchip s3c_irq_uart1 = {
  392. .mask = s3c_irq_uart1_mask,
  393. .unmask = s3c_irq_uart1_unmask,
  394. .ack = s3c_irq_uart1_ack,
  395. };
  396. /* UART2 */
  397. static void
  398. s3c_irq_uart2_mask(unsigned int irqno)
  399. {
  400. s3c_irqsub_mask(irqno, INTMSK_UART2, 7 << 6);
  401. }
  402. static void
  403. s3c_irq_uart2_unmask(unsigned int irqno)
  404. {
  405. s3c_irqsub_unmask(irqno, INTMSK_UART2);
  406. }
  407. static void
  408. s3c_irq_uart2_ack(unsigned int irqno)
  409. {
  410. s3c_irqsub_maskack(irqno, INTMSK_UART2, 7 << 6);
  411. }
  412. static struct irqchip s3c_irq_uart2 = {
  413. .mask = s3c_irq_uart2_mask,
  414. .unmask = s3c_irq_uart2_unmask,
  415. .ack = s3c_irq_uart2_ack,
  416. };
  417. /* ADC and Touchscreen */
  418. static void
  419. s3c_irq_adc_mask(unsigned int irqno)
  420. {
  421. s3c_irqsub_mask(irqno, INTMSK_ADCPARENT, 3 << 9);
  422. }
  423. static void
  424. s3c_irq_adc_unmask(unsigned int irqno)
  425. {
  426. s3c_irqsub_unmask(irqno, INTMSK_ADCPARENT);
  427. }
  428. static void
  429. s3c_irq_adc_ack(unsigned int irqno)
  430. {
  431. s3c_irqsub_ack(irqno, INTMSK_ADCPARENT, 3 << 9);
  432. }
  433. static struct irqchip s3c_irq_adc = {
  434. .mask = s3c_irq_adc_mask,
  435. .unmask = s3c_irq_adc_unmask,
  436. .ack = s3c_irq_adc_ack,
  437. };
  438. /* irq demux for adc */
  439. static void s3c_irq_demux_adc(unsigned int irq,
  440. struct irqdesc *desc,
  441. struct pt_regs *regs)
  442. {
  443. unsigned int subsrc, submsk;
  444. unsigned int offset = 9;
  445. struct irqdesc *mydesc;
  446. /* read the current pending interrupts, and the mask
  447. * for what it is available */
  448. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  449. submsk = __raw_readl(S3C2410_INTSUBMSK);
  450. subsrc &= ~submsk;
  451. subsrc >>= offset;
  452. subsrc &= 3;
  453. if (subsrc != 0) {
  454. if (subsrc & 1) {
  455. mydesc = irq_desc + IRQ_TC;
  456. mydesc->handle( IRQ_TC, mydesc, regs);
  457. }
  458. if (subsrc & 2) {
  459. mydesc = irq_desc + IRQ_ADC;
  460. mydesc->handle(IRQ_ADC, mydesc, regs);
  461. }
  462. }
  463. }
  464. static void s3c_irq_demux_uart(unsigned int start,
  465. struct pt_regs *regs)
  466. {
  467. unsigned int subsrc, submsk;
  468. unsigned int offset = start - IRQ_S3CUART_RX0;
  469. struct irqdesc *desc;
  470. /* read the current pending interrupts, and the mask
  471. * for what it is available */
  472. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  473. submsk = __raw_readl(S3C2410_INTSUBMSK);
  474. irqdbf2("s3c_irq_demux_uart: start=%d (%d), subsrc=0x%08x,0x%08x\n",
  475. start, offset, subsrc, submsk);
  476. subsrc &= ~submsk;
  477. subsrc >>= offset;
  478. subsrc &= 7;
  479. if (subsrc != 0) {
  480. desc = irq_desc + start;
  481. if (subsrc & 1)
  482. desc->handle(start, desc, regs);
  483. desc++;
  484. if (subsrc & 2)
  485. desc->handle(start+1, desc, regs);
  486. desc++;
  487. if (subsrc & 4)
  488. desc->handle(start+2, desc, regs);
  489. }
  490. }
  491. /* uart demux entry points */
  492. static void
  493. s3c_irq_demux_uart0(unsigned int irq,
  494. struct irqdesc *desc,
  495. struct pt_regs *regs)
  496. {
  497. irq = irq;
  498. s3c_irq_demux_uart(IRQ_S3CUART_RX0, regs);
  499. }
  500. static void
  501. s3c_irq_demux_uart1(unsigned int irq,
  502. struct irqdesc *desc,
  503. struct pt_regs *regs)
  504. {
  505. irq = irq;
  506. s3c_irq_demux_uart(IRQ_S3CUART_RX1, regs);
  507. }
  508. static void
  509. s3c_irq_demux_uart2(unsigned int irq,
  510. struct irqdesc *desc,
  511. struct pt_regs *regs)
  512. {
  513. irq = irq;
  514. s3c_irq_demux_uart(IRQ_S3CUART_RX2, regs);
  515. }
  516. /* s3c24xx_init_irq
  517. *
  518. * Initialise S3C2410 IRQ system
  519. */
  520. void __init s3c24xx_init_irq(void)
  521. {
  522. unsigned long pend;
  523. unsigned long last;
  524. int irqno;
  525. int i;
  526. irqdbf("s3c2410_init_irq: clearing interrupt status flags\n");
  527. /* first, clear all interrupts pending... */
  528. last = 0;
  529. for (i = 0; i < 4; i++) {
  530. pend = __raw_readl(S3C2410_EINTPEND);
  531. if (pend == 0 || pend == last)
  532. break;
  533. __raw_writel(pend, S3C2410_EINTPEND);
  534. printk("irq: clearing pending ext status %08x\n", (int)pend);
  535. last = pend;
  536. }
  537. last = 0;
  538. for (i = 0; i < 4; i++) {
  539. pend = __raw_readl(S3C2410_INTPND);
  540. if (pend == 0 || pend == last)
  541. break;
  542. __raw_writel(pend, S3C2410_SRCPND);
  543. __raw_writel(pend, S3C2410_INTPND);
  544. printk("irq: clearing pending status %08x\n", (int)pend);
  545. last = pend;
  546. }
  547. last = 0;
  548. for (i = 0; i < 4; i++) {
  549. pend = __raw_readl(S3C2410_SUBSRCPND);
  550. if (pend == 0 || pend == last)
  551. break;
  552. printk("irq: clearing subpending status %08x\n", (int)pend);
  553. __raw_writel(pend, S3C2410_SUBSRCPND);
  554. last = pend;
  555. }
  556. /* register the main interrupts */
  557. irqdbf("s3c2410_init_irq: registering s3c2410 interrupt handlers\n");
  558. for (irqno = IRQ_BATT_FLT; irqno <= IRQ_ADCPARENT; irqno++) {
  559. /* set all the s3c2410 internal irqs */
  560. switch (irqno) {
  561. /* deal with the special IRQs (cascaded) */
  562. case IRQ_UART0:
  563. case IRQ_UART1:
  564. case IRQ_UART2:
  565. case IRQ_LCD:
  566. case IRQ_ADCPARENT:
  567. set_irq_chip(irqno, &s3c_irq_level_chip);
  568. set_irq_handler(irqno, do_level_IRQ);
  569. break;
  570. case IRQ_RESERVED6:
  571. case IRQ_RESERVED24:
  572. /* no IRQ here */
  573. break;
  574. default:
  575. //irqdbf("registering irq %d (s3c irq)\n", irqno);
  576. set_irq_chip(irqno, &s3c_irq_chip);
  577. set_irq_handler(irqno, do_edge_IRQ);
  578. set_irq_flags(irqno, IRQF_VALID);
  579. }
  580. }
  581. /* setup the cascade irq handlers */
  582. set_irq_chained_handler(IRQ_UART0, s3c_irq_demux_uart0);
  583. set_irq_chained_handler(IRQ_UART1, s3c_irq_demux_uart1);
  584. set_irq_chained_handler(IRQ_UART2, s3c_irq_demux_uart2);
  585. set_irq_chained_handler(IRQ_ADCPARENT, s3c_irq_demux_adc);
  586. /* external interrupts */
  587. for (irqno = IRQ_EINT0; irqno <= IRQ_EINT3; irqno++) {
  588. irqdbf("registering irq %d (ext int)\n", irqno);
  589. set_irq_chip(irqno, &s3c_irq_eint0t4);
  590. set_irq_handler(irqno, do_edge_IRQ);
  591. set_irq_flags(irqno, IRQF_VALID);
  592. }
  593. for (irqno = IRQ_EINT4; irqno <= IRQ_EINT23; irqno++) {
  594. irqdbf("registering irq %d (extended s3c irq)\n", irqno);
  595. set_irq_chip(irqno, &s3c_irqext_chip);
  596. set_irq_handler(irqno, do_edge_IRQ);
  597. set_irq_flags(irqno, IRQF_VALID);
  598. }
  599. /* register the uart interrupts */
  600. irqdbf("s3c2410: registering external interrupts\n");
  601. for (irqno = IRQ_S3CUART_RX0; irqno <= IRQ_S3CUART_ERR0; irqno++) {
  602. irqdbf("registering irq %d (s3c uart0 irq)\n", irqno);
  603. set_irq_chip(irqno, &s3c_irq_uart0);
  604. set_irq_handler(irqno, do_level_IRQ);
  605. set_irq_flags(irqno, IRQF_VALID);
  606. }
  607. for (irqno = IRQ_S3CUART_RX1; irqno <= IRQ_S3CUART_ERR1; irqno++) {
  608. irqdbf("registering irq %d (s3c uart1 irq)\n", irqno);
  609. set_irq_chip(irqno, &s3c_irq_uart1);
  610. set_irq_handler(irqno, do_level_IRQ);
  611. set_irq_flags(irqno, IRQF_VALID);
  612. }
  613. for (irqno = IRQ_S3CUART_RX2; irqno <= IRQ_S3CUART_ERR2; irqno++) {
  614. irqdbf("registering irq %d (s3c uart2 irq)\n", irqno);
  615. set_irq_chip(irqno, &s3c_irq_uart2);
  616. set_irq_handler(irqno, do_level_IRQ);
  617. set_irq_flags(irqno, IRQF_VALID);
  618. }
  619. for (irqno = IRQ_TC; irqno <= IRQ_ADC; irqno++) {
  620. irqdbf("registering irq %d (s3c adc irq)\n", irqno);
  621. set_irq_chip(irqno, &s3c_irq_adc);
  622. set_irq_handler(irqno, do_edge_IRQ);
  623. set_irq_flags(irqno, IRQF_VALID);
  624. }
  625. irqdbf("s3c2410: registered interrupt handlers\n");
  626. }
  627. /* s3c2440 irq code
  628. */
  629. #ifdef CONFIG_CPU_S3C2440
  630. /* WDT/AC97 */
  631. static void s3c_irq_demux_wdtac97(unsigned int irq,
  632. struct irqdesc *desc,
  633. struct pt_regs *regs)
  634. {
  635. unsigned int subsrc, submsk;
  636. struct irqdesc *mydesc;
  637. /* read the current pending interrupts, and the mask
  638. * for what it is available */
  639. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  640. submsk = __raw_readl(S3C2410_INTSUBMSK);
  641. subsrc &= ~submsk;
  642. subsrc >>= 13;
  643. subsrc &= 3;
  644. if (subsrc != 0) {
  645. if (subsrc & 1) {
  646. mydesc = irq_desc + IRQ_S3C2440_WDT;
  647. mydesc->handle( IRQ_S3C2440_WDT, mydesc, regs);
  648. }
  649. if (subsrc & 2) {
  650. mydesc = irq_desc + IRQ_S3C2440_AC97;
  651. mydesc->handle(IRQ_S3C2440_AC97, mydesc, regs);
  652. }
  653. }
  654. }
  655. #define INTMSK_WDT (1UL << (IRQ_WDT - IRQ_EINT0))
  656. static void
  657. s3c_irq_wdtac97_mask(unsigned int irqno)
  658. {
  659. s3c_irqsub_mask(irqno, INTMSK_WDT, 3<<13);
  660. }
  661. static void
  662. s3c_irq_wdtac97_unmask(unsigned int irqno)
  663. {
  664. s3c_irqsub_unmask(irqno, INTMSK_WDT);
  665. }
  666. static void
  667. s3c_irq_wdtac97_ack(unsigned int irqno)
  668. {
  669. s3c_irqsub_maskack(irqno, INTMSK_WDT, 3<<13);
  670. }
  671. static struct irqchip s3c_irq_wdtac97 = {
  672. .mask = s3c_irq_wdtac97_mask,
  673. .unmask = s3c_irq_wdtac97_unmask,
  674. .ack = s3c_irq_wdtac97_ack,
  675. };
  676. /* camera irq */
  677. static void s3c_irq_demux_cam(unsigned int irq,
  678. struct irqdesc *desc,
  679. struct pt_regs *regs)
  680. {
  681. unsigned int subsrc, submsk;
  682. struct irqdesc *mydesc;
  683. /* read the current pending interrupts, and the mask
  684. * for what it is available */
  685. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  686. submsk = __raw_readl(S3C2410_INTSUBMSK);
  687. subsrc &= ~submsk;
  688. subsrc >>= 11;
  689. subsrc &= 3;
  690. if (subsrc != 0) {
  691. if (subsrc & 1) {
  692. mydesc = irq_desc + IRQ_S3C2440_CAM_C;
  693. mydesc->handle( IRQ_S3C2440_WDT, mydesc, regs);
  694. }
  695. if (subsrc & 2) {
  696. mydesc = irq_desc + IRQ_S3C2440_CAM_P;
  697. mydesc->handle(IRQ_S3C2440_AC97, mydesc, regs);
  698. }
  699. }
  700. }
  701. #define INTMSK_CAM (1UL << (IRQ_CAM - IRQ_EINT0))
  702. static void
  703. s3c_irq_cam_mask(unsigned int irqno)
  704. {
  705. s3c_irqsub_mask(irqno, INTMSK_CAM, 3<<11);
  706. }
  707. static void
  708. s3c_irq_cam_unmask(unsigned int irqno)
  709. {
  710. s3c_irqsub_unmask(irqno, INTMSK_CAM);
  711. }
  712. static void
  713. s3c_irq_cam_ack(unsigned int irqno)
  714. {
  715. s3c_irqsub_maskack(irqno, INTMSK_CAM, 3<<11);
  716. }
  717. static struct irqchip s3c_irq_cam = {
  718. .mask = s3c_irq_cam_mask,
  719. .unmask = s3c_irq_cam_unmask,
  720. .ack = s3c_irq_cam_ack,
  721. };
  722. static int s3c2440_irq_add(struct sys_device *sysdev)
  723. {
  724. unsigned int irqno;
  725. printk("S3C2440: IRQ Support\n");
  726. set_irq_chip(IRQ_NFCON, &s3c_irq_level_chip);
  727. set_irq_handler(IRQ_NFCON, do_level_IRQ);
  728. set_irq_flags(IRQ_NFCON, IRQF_VALID);
  729. /* add new chained handler for wdt, ac7 */
  730. set_irq_chip(IRQ_WDT, &s3c_irq_level_chip);
  731. set_irq_handler(IRQ_WDT, do_level_IRQ);
  732. set_irq_chained_handler(IRQ_WDT, s3c_irq_demux_wdtac97);
  733. for (irqno = IRQ_S3C2440_WDT; irqno <= IRQ_S3C2440_AC97; irqno++) {
  734. set_irq_chip(irqno, &s3c_irq_wdtac97);
  735. set_irq_handler(irqno, do_level_IRQ);
  736. set_irq_flags(irqno, IRQF_VALID);
  737. }
  738. /* add chained handler for camera */
  739. set_irq_chip(IRQ_CAM, &s3c_irq_level_chip);
  740. set_irq_handler(IRQ_CAM, do_level_IRQ);
  741. set_irq_chained_handler(IRQ_CAM, s3c_irq_demux_cam);
  742. for (irqno = IRQ_S3C2440_CAM_C; irqno <= IRQ_S3C2440_CAM_P; irqno++) {
  743. set_irq_chip(irqno, &s3c_irq_cam);
  744. set_irq_handler(irqno, do_level_IRQ);
  745. set_irq_flags(irqno, IRQF_VALID);
  746. }
  747. return 0;
  748. }
  749. static struct sysdev_driver s3c2440_irq_driver = {
  750. .add = s3c2440_irq_add,
  751. };
  752. static int s3c24xx_irq_driver(void)
  753. {
  754. return sysdev_driver_register(&s3c2440_sysclass, &s3c2440_irq_driver);
  755. }
  756. arch_initcall(s3c24xx_irq_driver);
  757. #endif /* CONFIG_CPU_S3C2440 */