r852.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. /*
  2. * Copyright © 2009 - Maxim Levitsky
  3. * driver for Ricoh xD readers
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/workqueue.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pci_ids.h>
  15. #include <linux/delay.h>
  16. #include <asm/byteorder.h>
  17. #include <linux/sched.h>
  18. #include "sm_common.h"
  19. #include "r852.h"
  20. static int r852_enable_dma = 1;
  21. module_param(r852_enable_dma, bool, S_IRUGO);
  22. MODULE_PARM_DESC(r852_enable_dma, "Enable usage of the DMA (default)");
  23. static int debug;
  24. module_param(debug, int, S_IRUGO | S_IWUSR);
  25. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  26. /* read register */
  27. static inline uint8_t r852_read_reg(struct r852_device *dev, int address)
  28. {
  29. uint8_t reg = readb(dev->mmio + address);
  30. return reg;
  31. }
  32. /* write register */
  33. static inline void r852_write_reg(struct r852_device *dev,
  34. int address, uint8_t value)
  35. {
  36. writeb(value, dev->mmio + address);
  37. mmiowb();
  38. }
  39. /* read dword sized register */
  40. static inline uint32_t r852_read_reg_dword(struct r852_device *dev, int address)
  41. {
  42. uint32_t reg = le32_to_cpu(readl(dev->mmio + address));
  43. return reg;
  44. }
  45. /* write dword sized register */
  46. static inline void r852_write_reg_dword(struct r852_device *dev,
  47. int address, uint32_t value)
  48. {
  49. writel(cpu_to_le32(value), dev->mmio + address);
  50. mmiowb();
  51. }
  52. /* returns pointer to our private structure */
  53. static inline struct r852_device *r852_get_dev(struct mtd_info *mtd)
  54. {
  55. struct nand_chip *chip = (struct nand_chip *)mtd->priv;
  56. return (struct r852_device *)chip->priv;
  57. }
  58. /* check if controller supports dma */
  59. static void r852_dma_test(struct r852_device *dev)
  60. {
  61. dev->dma_usable = (r852_read_reg(dev, R852_DMA_CAP) &
  62. (R852_DMA1 | R852_DMA2)) == (R852_DMA1 | R852_DMA2);
  63. if (!dev->dma_usable)
  64. message("Non dma capable device detected, dma disabled");
  65. if (!r852_enable_dma) {
  66. message("disabling dma on user request");
  67. dev->dma_usable = 0;
  68. }
  69. }
  70. /*
  71. * Enable dma. Enables ether first or second stage of the DMA,
  72. * Expects dev->dma_dir and dev->dma_state be set
  73. */
  74. static void r852_dma_enable(struct r852_device *dev)
  75. {
  76. uint8_t dma_reg, dma_irq_reg;
  77. /* Set up dma settings */
  78. dma_reg = r852_read_reg_dword(dev, R852_DMA_SETTINGS);
  79. dma_reg &= ~(R852_DMA_READ | R852_DMA_INTERNAL | R852_DMA_MEMORY);
  80. if (dev->dma_dir)
  81. dma_reg |= R852_DMA_READ;
  82. if (dev->dma_state == DMA_INTERNAL) {
  83. dma_reg |= R852_DMA_INTERNAL;
  84. /* Precaution to make sure HW doesn't write */
  85. /* to random kernel memory */
  86. r852_write_reg_dword(dev, R852_DMA_ADDR,
  87. cpu_to_le32(dev->phys_bounce_buffer));
  88. } else {
  89. dma_reg |= R852_DMA_MEMORY;
  90. r852_write_reg_dword(dev, R852_DMA_ADDR,
  91. cpu_to_le32(dev->phys_dma_addr));
  92. }
  93. /* Precaution: make sure write reached the device */
  94. r852_read_reg_dword(dev, R852_DMA_ADDR);
  95. r852_write_reg_dword(dev, R852_DMA_SETTINGS, dma_reg);
  96. /* Set dma irq */
  97. dma_irq_reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  98. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  99. dma_irq_reg |
  100. R852_DMA_IRQ_INTERNAL |
  101. R852_DMA_IRQ_ERROR |
  102. R852_DMA_IRQ_MEMORY);
  103. }
  104. /*
  105. * Disable dma, called from the interrupt handler, which specifies
  106. * success of the operation via 'error' argument
  107. */
  108. static void r852_dma_done(struct r852_device *dev, int error)
  109. {
  110. WARN_ON(dev->dma_stage == 0);
  111. r852_write_reg_dword(dev, R852_DMA_IRQ_STA,
  112. r852_read_reg_dword(dev, R852_DMA_IRQ_STA));
  113. r852_write_reg_dword(dev, R852_DMA_SETTINGS, 0);
  114. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE, 0);
  115. /* Precaution to make sure HW doesn't write to random kernel memory */
  116. r852_write_reg_dword(dev, R852_DMA_ADDR,
  117. cpu_to_le32(dev->phys_bounce_buffer));
  118. r852_read_reg_dword(dev, R852_DMA_ADDR);
  119. dev->dma_error = error;
  120. dev->dma_stage = 0;
  121. if (dev->phys_dma_addr && dev->phys_dma_addr != dev->phys_bounce_buffer)
  122. pci_unmap_single(dev->pci_dev, dev->phys_dma_addr, R852_DMA_LEN,
  123. dev->dma_dir ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE);
  124. complete(&dev->dma_done);
  125. }
  126. /*
  127. * Wait, till dma is done, which includes both phases of it
  128. */
  129. static int r852_dma_wait(struct r852_device *dev)
  130. {
  131. long timeout = wait_for_completion_timeout(&dev->dma_done,
  132. msecs_to_jiffies(1000));
  133. if (!timeout) {
  134. dbg("timeout waiting for DMA interrupt");
  135. return -ETIMEDOUT;
  136. }
  137. return 0;
  138. }
  139. /*
  140. * Read/Write one page using dma. Only pages can be read (512 bytes)
  141. */
  142. static void r852_do_dma(struct r852_device *dev, uint8_t *buf, int do_read)
  143. {
  144. int bounce = 0;
  145. unsigned long flags;
  146. int error;
  147. dev->dma_error = 0;
  148. /* Set dma direction */
  149. dev->dma_dir = do_read;
  150. dev->dma_stage = 1;
  151. dbg_verbose("doing dma %s ", do_read ? "read" : "write");
  152. /* Set intial dma state: for reading first fill on board buffer,
  153. from device, for writes first fill the buffer from memory*/
  154. dev->dma_state = do_read ? DMA_INTERNAL : DMA_MEMORY;
  155. /* if incoming buffer is not page aligned, we should do bounce */
  156. if ((unsigned long)buf & (R852_DMA_LEN-1))
  157. bounce = 1;
  158. if (!bounce) {
  159. dev->phys_dma_addr = pci_map_single(dev->pci_dev, (void *)buf,
  160. R852_DMA_LEN,
  161. (do_read ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
  162. if (dev->phys_dma_addr == DMA_ERROR_CODE)
  163. bounce = 1;
  164. }
  165. if (bounce) {
  166. dbg_verbose("dma: using bounce buffer");
  167. dev->phys_dma_addr = dev->phys_bounce_buffer;
  168. if (!do_read)
  169. memcpy(dev->bounce_buffer, buf, R852_DMA_LEN);
  170. }
  171. /* Enable DMA */
  172. spin_lock_irqsave(&dev->irqlock, flags);
  173. r852_dma_enable(dev);
  174. spin_unlock_irqrestore(&dev->irqlock, flags);
  175. /* Wait till complete */
  176. error = r852_dma_wait(dev);
  177. if (error) {
  178. r852_dma_done(dev, error);
  179. return;
  180. }
  181. if (do_read && bounce)
  182. memcpy((void *)buf, dev->bounce_buffer, R852_DMA_LEN);
  183. }
  184. /*
  185. * Program data lines of the nand chip to send data to it
  186. */
  187. void r852_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  188. {
  189. struct r852_device *dev = r852_get_dev(mtd);
  190. uint32_t reg;
  191. /* Don't allow any access to hardware if we suspect card removal */
  192. if (dev->card_unstable)
  193. return;
  194. /* Special case for whole sector read */
  195. if (len == R852_DMA_LEN && dev->dma_usable) {
  196. r852_do_dma(dev, (uint8_t *)buf, 0);
  197. return;
  198. }
  199. /* write DWORD chinks - faster */
  200. while (len) {
  201. reg = buf[0] | buf[1] << 8 | buf[2] << 16 | buf[3] << 24;
  202. r852_write_reg_dword(dev, R852_DATALINE, reg);
  203. buf += 4;
  204. len -= 4;
  205. }
  206. /* write rest */
  207. while (len)
  208. r852_write_reg(dev, R852_DATALINE, *buf++);
  209. }
  210. /*
  211. * Read data lines of the nand chip to retrieve data
  212. */
  213. void r852_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  214. {
  215. struct r852_device *dev = r852_get_dev(mtd);
  216. uint32_t reg;
  217. if (dev->card_unstable) {
  218. /* since we can't signal error here, at least, return
  219. predictable buffer */
  220. memset(buf, 0, len);
  221. return;
  222. }
  223. /* special case for whole sector read */
  224. if (len == R852_DMA_LEN && dev->dma_usable) {
  225. r852_do_dma(dev, buf, 1);
  226. return;
  227. }
  228. /* read in dword sized chunks */
  229. while (len >= 4) {
  230. reg = r852_read_reg_dword(dev, R852_DATALINE);
  231. *buf++ = reg & 0xFF;
  232. *buf++ = (reg >> 8) & 0xFF;
  233. *buf++ = (reg >> 16) & 0xFF;
  234. *buf++ = (reg >> 24) & 0xFF;
  235. len -= 4;
  236. }
  237. /* read the reset by bytes */
  238. while (len--)
  239. *buf++ = r852_read_reg(dev, R852_DATALINE);
  240. }
  241. /*
  242. * Read one byte from nand chip
  243. */
  244. static uint8_t r852_read_byte(struct mtd_info *mtd)
  245. {
  246. struct r852_device *dev = r852_get_dev(mtd);
  247. /* Same problem as in r852_read_buf.... */
  248. if (dev->card_unstable)
  249. return 0;
  250. return r852_read_reg(dev, R852_DATALINE);
  251. }
  252. /*
  253. * Readback the buffer to verify it
  254. */
  255. int r852_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  256. {
  257. struct r852_device *dev = r852_get_dev(mtd);
  258. /* We can't be sure about anything here... */
  259. if (dev->card_unstable)
  260. return -1;
  261. /* This will never happen, unless you wired up a nand chip
  262. with > 512 bytes page size to the reader */
  263. if (len > SM_SECTOR_SIZE)
  264. return 0;
  265. r852_read_buf(mtd, dev->tmp_buffer, len);
  266. return memcmp(buf, dev->tmp_buffer, len);
  267. }
  268. /*
  269. * Control several chip lines & send commands
  270. */
  271. void r852_cmdctl(struct mtd_info *mtd, int dat, unsigned int ctrl)
  272. {
  273. struct r852_device *dev = r852_get_dev(mtd);
  274. if (dev->card_unstable)
  275. return;
  276. if (ctrl & NAND_CTRL_CHANGE) {
  277. dev->ctlreg &= ~(R852_CTL_DATA | R852_CTL_COMMAND |
  278. R852_CTL_ON | R852_CTL_CARDENABLE);
  279. if (ctrl & NAND_ALE)
  280. dev->ctlreg |= R852_CTL_DATA;
  281. if (ctrl & NAND_CLE)
  282. dev->ctlreg |= R852_CTL_COMMAND;
  283. if (ctrl & NAND_NCE)
  284. dev->ctlreg |= (R852_CTL_CARDENABLE | R852_CTL_ON);
  285. else
  286. dev->ctlreg &= ~R852_CTL_WRITE;
  287. /* when write is stareted, enable write access */
  288. if (dat == NAND_CMD_ERASE1)
  289. dev->ctlreg |= R852_CTL_WRITE;
  290. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  291. }
  292. /* HACK: NAND_CMD_SEQIN is called without NAND_CTRL_CHANGE, but we need
  293. to set write mode */
  294. if (dat == NAND_CMD_SEQIN && (dev->ctlreg & R852_CTL_COMMAND)) {
  295. dev->ctlreg |= R852_CTL_WRITE;
  296. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  297. }
  298. if (dat != NAND_CMD_NONE)
  299. r852_write_reg(dev, R852_DATALINE, dat);
  300. }
  301. /*
  302. * Wait till card is ready.
  303. * based on nand_wait, but returns errors on DMA error
  304. */
  305. int r852_wait(struct mtd_info *mtd, struct nand_chip *chip)
  306. {
  307. struct r852_device *dev = (struct r852_device *)chip->priv;
  308. unsigned long timeout;
  309. int status;
  310. timeout = jiffies + (chip->state == FL_ERASING ?
  311. msecs_to_jiffies(400) : msecs_to_jiffies(20));
  312. while (time_before(jiffies, timeout))
  313. if (chip->dev_ready(mtd))
  314. break;
  315. chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
  316. status = (int)chip->read_byte(mtd);
  317. /* Unfortunelly, no way to send detailed error status... */
  318. if (dev->dma_error) {
  319. status |= NAND_STATUS_FAIL;
  320. dev->dma_error = 0;
  321. }
  322. return status;
  323. }
  324. /*
  325. * Check if card is ready
  326. */
  327. int r852_ready(struct mtd_info *mtd)
  328. {
  329. struct r852_device *dev = r852_get_dev(mtd);
  330. return !(r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_BUSY);
  331. }
  332. /*
  333. * Set ECC engine mode
  334. */
  335. void r852_ecc_hwctl(struct mtd_info *mtd, int mode)
  336. {
  337. struct r852_device *dev = r852_get_dev(mtd);
  338. if (dev->card_unstable)
  339. return;
  340. switch (mode) {
  341. case NAND_ECC_READ:
  342. case NAND_ECC_WRITE:
  343. /* enable ecc generation/check*/
  344. dev->ctlreg |= R852_CTL_ECC_ENABLE;
  345. /* flush ecc buffer */
  346. r852_write_reg(dev, R852_CTL,
  347. dev->ctlreg | R852_CTL_ECC_ACCESS);
  348. r852_read_reg_dword(dev, R852_DATALINE);
  349. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  350. return;
  351. case NAND_ECC_READSYN:
  352. /* disable ecc generation */
  353. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  354. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  355. }
  356. }
  357. /*
  358. * Calculate ECC, only used for writes
  359. */
  360. int r852_ecc_calculate(struct mtd_info *mtd, const uint8_t *dat,
  361. uint8_t *ecc_code)
  362. {
  363. struct r852_device *dev = r852_get_dev(mtd);
  364. struct sm_oob *oob = (struct sm_oob *)ecc_code;
  365. uint32_t ecc1, ecc2;
  366. if (dev->card_unstable)
  367. return 0;
  368. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  369. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  370. ecc1 = r852_read_reg_dword(dev, R852_DATALINE);
  371. ecc2 = r852_read_reg_dword(dev, R852_DATALINE);
  372. oob->ecc1[0] = (ecc1) & 0xFF;
  373. oob->ecc1[1] = (ecc1 >> 8) & 0xFF;
  374. oob->ecc1[2] = (ecc1 >> 16) & 0xFF;
  375. oob->ecc2[0] = (ecc2) & 0xFF;
  376. oob->ecc2[1] = (ecc2 >> 8) & 0xFF;
  377. oob->ecc2[2] = (ecc2 >> 16) & 0xFF;
  378. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  379. return 0;
  380. }
  381. /*
  382. * Correct the data using ECC, hw did almost everything for us
  383. */
  384. int r852_ecc_correct(struct mtd_info *mtd, uint8_t *dat,
  385. uint8_t *read_ecc, uint8_t *calc_ecc)
  386. {
  387. uint16_t ecc_reg;
  388. uint8_t ecc_status, err_byte;
  389. int i, error = 0;
  390. struct r852_device *dev = r852_get_dev(mtd);
  391. if (dev->card_unstable)
  392. return 0;
  393. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  394. ecc_reg = r852_read_reg_dword(dev, R852_DATALINE);
  395. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  396. for (i = 0 ; i <= 1 ; i++) {
  397. ecc_status = (ecc_reg >> 8) & 0xFF;
  398. /* ecc uncorrectable error */
  399. if (ecc_status & R852_ECC_FAIL) {
  400. dbg("ecc: unrecoverable error, in half %d", i);
  401. error = -1;
  402. goto exit;
  403. }
  404. /* correctable error */
  405. if (ecc_status & R852_ECC_CORRECTABLE) {
  406. err_byte = ecc_reg & 0xFF;
  407. dbg("ecc: recoverable error, "
  408. "in half %d, byte %d, bit %d", i,
  409. err_byte, ecc_status & R852_ECC_ERR_BIT_MSK);
  410. dat[err_byte] ^=
  411. 1 << (ecc_status & R852_ECC_ERR_BIT_MSK);
  412. error++;
  413. }
  414. dat += 256;
  415. ecc_reg >>= 16;
  416. }
  417. exit:
  418. return error;
  419. }
  420. /*
  421. * This is copy of nand_read_oob_std
  422. * nand_read_oob_syndrome assumes we can send column address - we can't
  423. */
  424. static int r852_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
  425. int page, int sndcmd)
  426. {
  427. if (sndcmd) {
  428. chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
  429. sndcmd = 0;
  430. }
  431. chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
  432. return sndcmd;
  433. }
  434. /*
  435. * Start the nand engine
  436. */
  437. void r852_engine_enable(struct r852_device *dev)
  438. {
  439. if (r852_read_reg_dword(dev, R852_HW) & R852_HW_UNKNOWN) {
  440. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  441. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  442. } else {
  443. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  444. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  445. }
  446. msleep(300);
  447. r852_write_reg(dev, R852_CTL, 0);
  448. }
  449. /*
  450. * Stop the nand engine
  451. */
  452. void r852_engine_disable(struct r852_device *dev)
  453. {
  454. r852_write_reg_dword(dev, R852_HW, 0);
  455. r852_write_reg(dev, R852_CTL, R852_CTL_RESET);
  456. }
  457. /*
  458. * Test if card is present
  459. */
  460. void r852_card_update_present(struct r852_device *dev)
  461. {
  462. unsigned long flags;
  463. uint8_t reg;
  464. spin_lock_irqsave(&dev->irqlock, flags);
  465. reg = r852_read_reg(dev, R852_CARD_STA);
  466. dev->card_detected = !!(reg & R852_CARD_STA_PRESENT);
  467. spin_unlock_irqrestore(&dev->irqlock, flags);
  468. }
  469. /*
  470. * Update card detection IRQ state according to current card state
  471. * which is read in r852_card_update_present
  472. */
  473. void r852_update_card_detect(struct r852_device *dev)
  474. {
  475. int card_detect_reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  476. dev->card_unstable = 0;
  477. card_detect_reg &= ~(R852_CARD_IRQ_REMOVE | R852_CARD_IRQ_INSERT);
  478. card_detect_reg |= R852_CARD_IRQ_GENABLE;
  479. card_detect_reg |= dev->card_detected ?
  480. R852_CARD_IRQ_REMOVE : R852_CARD_IRQ_INSERT;
  481. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, card_detect_reg);
  482. }
  483. ssize_t r852_media_type_show(struct device *sys_dev,
  484. struct device_attribute *attr, char *buf)
  485. {
  486. struct mtd_info *mtd = container_of(sys_dev, struct mtd_info, dev);
  487. struct r852_device *dev = r852_get_dev(mtd);
  488. char *data = dev->sm ? "smartmedia" : "xd";
  489. strcpy(buf, data);
  490. return strlen(data);
  491. }
  492. DEVICE_ATTR(media_type, S_IRUGO, r852_media_type_show, NULL);
  493. /* Detect properties of card in slot */
  494. void r852_update_media_status(struct r852_device *dev)
  495. {
  496. uint8_t reg;
  497. unsigned long flags;
  498. int readonly;
  499. spin_lock_irqsave(&dev->irqlock, flags);
  500. if (!dev->card_detected) {
  501. message("card removed");
  502. spin_unlock_irqrestore(&dev->irqlock, flags);
  503. return ;
  504. }
  505. readonly = r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_RO;
  506. reg = r852_read_reg(dev, R852_DMA_CAP);
  507. dev->sm = (reg & (R852_DMA1 | R852_DMA2)) && (reg & R852_SMBIT);
  508. message("detected %s %s card in slot",
  509. dev->sm ? "SmartMedia" : "xD",
  510. readonly ? "readonly" : "writeable");
  511. dev->readonly = readonly;
  512. spin_unlock_irqrestore(&dev->irqlock, flags);
  513. }
  514. /*
  515. * Register the nand device
  516. * Called when the card is detected
  517. */
  518. int r852_register_nand_device(struct r852_device *dev)
  519. {
  520. dev->mtd = kzalloc(sizeof(struct mtd_info), GFP_KERNEL);
  521. if (!dev->mtd)
  522. goto error1;
  523. WARN_ON(dev->card_registred);
  524. dev->mtd->owner = THIS_MODULE;
  525. dev->mtd->priv = dev->chip;
  526. dev->mtd->dev.parent = &dev->pci_dev->dev;
  527. if (dev->readonly)
  528. dev->chip->options |= NAND_ROM;
  529. r852_engine_enable(dev);
  530. if (sm_register_device(dev->mtd))
  531. goto error2;
  532. if (device_create_file(&dev->mtd->dev, &dev_attr_media_type))
  533. message("can't create media type sysfs attribute");
  534. dev->card_registred = 1;
  535. return 0;
  536. error2:
  537. kfree(dev->mtd);
  538. error1:
  539. /* Force card redetect */
  540. dev->card_detected = 0;
  541. return -1;
  542. }
  543. /*
  544. * Unregister the card
  545. */
  546. void r852_unregister_nand_device(struct r852_device *dev)
  547. {
  548. if (!dev->card_registred)
  549. return;
  550. device_remove_file(&dev->mtd->dev, &dev_attr_media_type);
  551. nand_release(dev->mtd);
  552. r852_engine_disable(dev);
  553. dev->card_registred = 0;
  554. kfree(dev->mtd);
  555. dev->mtd = NULL;
  556. }
  557. /* Card state updater */
  558. void r852_card_detect_work(struct work_struct *work)
  559. {
  560. struct r852_device *dev =
  561. container_of(work, struct r852_device, card_detect_work.work);
  562. r852_card_update_present(dev);
  563. dev->card_unstable = 0;
  564. /* False alarm */
  565. if (dev->card_detected == dev->card_registred)
  566. goto exit;
  567. /* Read media properties */
  568. r852_update_media_status(dev);
  569. /* Register the card */
  570. if (dev->card_detected)
  571. r852_register_nand_device(dev);
  572. else
  573. r852_unregister_nand_device(dev);
  574. exit:
  575. /* Update detection logic */
  576. r852_update_card_detect(dev);
  577. }
  578. /* Ack + disable IRQ generation */
  579. static void r852_disable_irqs(struct r852_device *dev)
  580. {
  581. uint8_t reg;
  582. reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  583. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, reg & ~R852_CARD_IRQ_MASK);
  584. reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  585. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  586. reg & ~R852_DMA_IRQ_MASK);
  587. r852_write_reg(dev, R852_CARD_IRQ_STA, R852_CARD_IRQ_MASK);
  588. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, R852_DMA_IRQ_MASK);
  589. }
  590. /* Interrupt handler */
  591. static irqreturn_t r852_irq(int irq, void *data)
  592. {
  593. struct r852_device *dev = (struct r852_device *)data;
  594. uint8_t card_status, dma_status;
  595. unsigned long flags;
  596. irqreturn_t ret = IRQ_NONE;
  597. spin_lock_irqsave(&dev->irqlock, flags);
  598. /* We can recieve shared interrupt while pci is suspended
  599. in that case reads will return 0xFFFFFFFF.... */
  600. if (dev->insuspend)
  601. goto out;
  602. /* handle card detection interrupts first */
  603. card_status = r852_read_reg(dev, R852_CARD_IRQ_STA);
  604. r852_write_reg(dev, R852_CARD_IRQ_STA, card_status);
  605. if (card_status & (R852_CARD_IRQ_INSERT|R852_CARD_IRQ_REMOVE)) {
  606. ret = IRQ_HANDLED;
  607. dev->card_detected = !!(card_status & R852_CARD_IRQ_INSERT);
  608. /* we shouldn't recieve any interrupts if we wait for card
  609. to settle */
  610. WARN_ON(dev->card_unstable);
  611. /* disable irqs while card is unstable */
  612. /* this will timeout DMA if active, but better that garbage */
  613. r852_disable_irqs(dev);
  614. if (dev->card_unstable)
  615. goto out;
  616. /* let, card state to settle a bit, and then do the work */
  617. dev->card_unstable = 1;
  618. queue_delayed_work(dev->card_workqueue,
  619. &dev->card_detect_work, msecs_to_jiffies(100));
  620. goto out;
  621. }
  622. /* Handle dma interrupts */
  623. dma_status = r852_read_reg_dword(dev, R852_DMA_IRQ_STA);
  624. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, dma_status);
  625. if (dma_status & R852_DMA_IRQ_MASK) {
  626. ret = IRQ_HANDLED;
  627. if (dma_status & R852_DMA_IRQ_ERROR) {
  628. dbg("recieved dma error IRQ");
  629. r852_dma_done(dev, -EIO);
  630. goto out;
  631. }
  632. /* recieved DMA interrupt out of nowhere? */
  633. WARN_ON_ONCE(dev->dma_stage == 0);
  634. if (dev->dma_stage == 0)
  635. goto out;
  636. /* done device access */
  637. if (dev->dma_state == DMA_INTERNAL &&
  638. (dma_status & R852_DMA_IRQ_INTERNAL)) {
  639. dev->dma_state = DMA_MEMORY;
  640. dev->dma_stage++;
  641. }
  642. /* done memory DMA */
  643. if (dev->dma_state == DMA_MEMORY &&
  644. (dma_status & R852_DMA_IRQ_MEMORY)) {
  645. dev->dma_state = DMA_INTERNAL;
  646. dev->dma_stage++;
  647. }
  648. /* Enable 2nd half of dma dance */
  649. if (dev->dma_stage == 2)
  650. r852_dma_enable(dev);
  651. /* Operation done */
  652. if (dev->dma_stage == 3)
  653. r852_dma_done(dev, 0);
  654. goto out;
  655. }
  656. /* Handle unknown interrupts */
  657. if (dma_status)
  658. dbg("bad dma IRQ status = %x", dma_status);
  659. if (card_status & ~R852_CARD_STA_CD)
  660. dbg("strange card status = %x", card_status);
  661. out:
  662. spin_unlock_irqrestore(&dev->irqlock, flags);
  663. return ret;
  664. }
  665. int r852_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  666. {
  667. int error;
  668. struct nand_chip *chip;
  669. struct r852_device *dev;
  670. /* pci initialization */
  671. error = pci_enable_device(pci_dev);
  672. if (error)
  673. goto error1;
  674. pci_set_master(pci_dev);
  675. error = pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32));
  676. if (error)
  677. goto error2;
  678. error = pci_request_regions(pci_dev, DRV_NAME);
  679. if (error)
  680. goto error3;
  681. error = -ENOMEM;
  682. /* init nand chip, but register it only on card insert */
  683. chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
  684. if (!chip)
  685. goto error4;
  686. /* commands */
  687. chip->cmd_ctrl = r852_cmdctl;
  688. chip->waitfunc = r852_wait;
  689. chip->dev_ready = r852_ready;
  690. /* I/O */
  691. chip->read_byte = r852_read_byte;
  692. chip->read_buf = r852_read_buf;
  693. chip->write_buf = r852_write_buf;
  694. chip->verify_buf = r852_verify_buf;
  695. /* ecc */
  696. chip->ecc.mode = NAND_ECC_HW_SYNDROME;
  697. chip->ecc.size = R852_DMA_LEN;
  698. chip->ecc.bytes = SM_OOB_SIZE;
  699. chip->ecc.hwctl = r852_ecc_hwctl;
  700. chip->ecc.calculate = r852_ecc_calculate;
  701. chip->ecc.correct = r852_ecc_correct;
  702. /* TODO: hack */
  703. chip->ecc.read_oob = r852_read_oob;
  704. /* init our device structure */
  705. dev = kzalloc(sizeof(struct r852_device), GFP_KERNEL);
  706. if (!dev)
  707. goto error5;
  708. chip->priv = dev;
  709. dev->chip = chip;
  710. dev->pci_dev = pci_dev;
  711. pci_set_drvdata(pci_dev, dev);
  712. dev->bounce_buffer = pci_alloc_consistent(pci_dev, R852_DMA_LEN,
  713. &dev->phys_bounce_buffer);
  714. if (!dev->bounce_buffer)
  715. goto error6;
  716. error = -ENODEV;
  717. dev->mmio = pci_ioremap_bar(pci_dev, 0);
  718. if (!dev->mmio)
  719. goto error7;
  720. error = -ENOMEM;
  721. dev->tmp_buffer = kzalloc(SM_SECTOR_SIZE, GFP_KERNEL);
  722. if (!dev->tmp_buffer)
  723. goto error8;
  724. init_completion(&dev->dma_done);
  725. dev->card_workqueue = create_freezeable_workqueue(DRV_NAME);
  726. if (!dev->card_workqueue)
  727. goto error9;
  728. INIT_DELAYED_WORK(&dev->card_detect_work, r852_card_detect_work);
  729. /* shutdown everything - precation */
  730. r852_engine_disable(dev);
  731. r852_disable_irqs(dev);
  732. r852_dma_test(dev);
  733. /*register irq handler*/
  734. error = -ENODEV;
  735. if (request_irq(pci_dev->irq, &r852_irq, IRQF_SHARED,
  736. DRV_NAME, dev))
  737. goto error10;
  738. dev->irq = pci_dev->irq;
  739. spin_lock_init(&dev->irqlock);
  740. /* kick initial present test */
  741. dev->card_detected = 0;
  742. r852_card_update_present(dev);
  743. queue_delayed_work(dev->card_workqueue,
  744. &dev->card_detect_work, 0);
  745. printk(KERN_NOTICE DRV_NAME ": driver loaded succesfully\n");
  746. return 0;
  747. error10:
  748. destroy_workqueue(dev->card_workqueue);
  749. error9:
  750. kfree(dev->tmp_buffer);
  751. error8:
  752. pci_iounmap(pci_dev, dev->mmio);
  753. error7:
  754. pci_free_consistent(pci_dev, R852_DMA_LEN,
  755. dev->bounce_buffer, dev->phys_bounce_buffer);
  756. error6:
  757. kfree(dev);
  758. error5:
  759. kfree(chip);
  760. error4:
  761. pci_release_regions(pci_dev);
  762. error3:
  763. error2:
  764. pci_disable_device(pci_dev);
  765. error1:
  766. return error;
  767. }
  768. void r852_remove(struct pci_dev *pci_dev)
  769. {
  770. struct r852_device *dev = pci_get_drvdata(pci_dev);
  771. /* Stop detect workqueue -
  772. we are going to unregister the device anyway*/
  773. cancel_delayed_work_sync(&dev->card_detect_work);
  774. destroy_workqueue(dev->card_workqueue);
  775. /* Unregister the device, this might make more IO */
  776. r852_unregister_nand_device(dev);
  777. /* Stop interrupts */
  778. r852_disable_irqs(dev);
  779. synchronize_irq(dev->irq);
  780. free_irq(dev->irq, dev);
  781. /* Cleanup */
  782. kfree(dev->tmp_buffer);
  783. pci_iounmap(pci_dev, dev->mmio);
  784. pci_free_consistent(pci_dev, R852_DMA_LEN,
  785. dev->bounce_buffer, dev->phys_bounce_buffer);
  786. kfree(dev->chip);
  787. kfree(dev);
  788. /* Shutdown the PCI device */
  789. pci_release_regions(pci_dev);
  790. pci_disable_device(pci_dev);
  791. }
  792. void r852_shutdown(struct pci_dev *pci_dev)
  793. {
  794. struct r852_device *dev = pci_get_drvdata(pci_dev);
  795. cancel_delayed_work_sync(&dev->card_detect_work);
  796. r852_disable_irqs(dev);
  797. synchronize_irq(dev->irq);
  798. pci_disable_device(pci_dev);
  799. }
  800. #ifdef CONFIG_PM
  801. int r852_suspend(struct device *device)
  802. {
  803. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  804. unsigned long flags;
  805. if (dev->ctlreg & R852_CTL_CARDENABLE)
  806. return -EBUSY;
  807. /* First make sure the detect work is gone */
  808. cancel_delayed_work_sync(&dev->card_detect_work);
  809. /* Turn off the interrupts and stop the device */
  810. r852_disable_irqs(dev);
  811. r852_engine_disable(dev);
  812. spin_lock_irqsave(&dev->irqlock, flags);
  813. dev->insuspend = 1;
  814. spin_unlock_irqrestore(&dev->irqlock, flags);
  815. /* At that point, even if interrupt handler is running, it will quit */
  816. /* So wait for this to happen explictly */
  817. synchronize_irq(dev->irq);
  818. /* If card was pulled off just during the suspend, which is very
  819. unlikely, we will remove it on resume, it too late now
  820. anyway... */
  821. dev->card_unstable = 0;
  822. pci_save_state(to_pci_dev(device));
  823. return pci_prepare_to_sleep(to_pci_dev(device));
  824. }
  825. int r852_resume(struct device *device)
  826. {
  827. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  828. unsigned long flags;
  829. /* Turn on the hardware */
  830. pci_back_from_sleep(to_pci_dev(device));
  831. pci_restore_state(to_pci_dev(device));
  832. r852_disable_irqs(dev);
  833. r852_card_update_present(dev);
  834. r852_engine_disable(dev);
  835. /* Now its safe for IRQ to run */
  836. spin_lock_irqsave(&dev->irqlock, flags);
  837. dev->insuspend = 0;
  838. spin_unlock_irqrestore(&dev->irqlock, flags);
  839. /* If card status changed, just do the work */
  840. if (dev->card_detected != dev->card_registred) {
  841. dbg("card was %s during low power state",
  842. dev->card_detected ? "added" : "removed");
  843. queue_delayed_work(dev->card_workqueue,
  844. &dev->card_detect_work, 1000);
  845. return 0;
  846. }
  847. /* Otherwise, initialize the card */
  848. if (dev->card_registred) {
  849. r852_engine_enable(dev);
  850. dev->chip->select_chip(dev->mtd, 0);
  851. dev->chip->cmdfunc(dev->mtd, NAND_CMD_RESET, -1, -1);
  852. dev->chip->select_chip(dev->mtd, -1);
  853. }
  854. /* Program card detection IRQ */
  855. r852_update_card_detect(dev);
  856. return 0;
  857. }
  858. #else
  859. #define r852_suspend NULL
  860. #define r852_resume NULL
  861. #endif
  862. static const struct pci_device_id r852_pci_id_tbl[] = {
  863. { PCI_VDEVICE(RICOH, 0x0852), },
  864. { },
  865. };
  866. MODULE_DEVICE_TABLE(pci, r852_pci_id_tbl);
  867. SIMPLE_DEV_PM_OPS(r852_pm_ops, r852_suspend, r852_resume);
  868. static struct pci_driver r852_pci_driver = {
  869. .name = DRV_NAME,
  870. .id_table = r852_pci_id_tbl,
  871. .probe = r852_probe,
  872. .remove = r852_remove,
  873. .shutdown = r852_shutdown,
  874. .driver.pm = &r852_pm_ops,
  875. };
  876. static __init int r852_module_init(void)
  877. {
  878. return pci_register_driver(&r852_pci_driver);
  879. }
  880. static void __exit r852_module_exit(void)
  881. {
  882. pci_unregister_driver(&r852_pci_driver);
  883. }
  884. module_init(r852_module_init);
  885. module_exit(r852_module_exit);
  886. MODULE_LICENSE("GPL");
  887. MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
  888. MODULE_DESCRIPTION("Ricoh 85xx xD/smartmedia card reader driver");