io_apic.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #ifdef CONFIG_ACPI
  39. #include <acpi/acpi_bus.h>
  40. #endif
  41. #include <linux/bootmem.h>
  42. #include <linux/dmar.h>
  43. #include <linux/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/io.h>
  46. #include <asm/smp.h>
  47. #include <asm/cpu.h>
  48. #include <asm/desc.h>
  49. #include <asm/proto.h>
  50. #include <asm/acpi.h>
  51. #include <asm/dma.h>
  52. #include <asm/timer.h>
  53. #include <asm/i8259.h>
  54. #include <asm/nmi.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/uv/uv_hub.h>
  62. #include <asm/uv/uv_irq.h>
  63. #include <asm/apic.h>
  64. #define __apicdebuginit(type) static type __init
  65. #define for_each_irq_pin(entry, head) \
  66. for (entry = head; entry; entry = entry->next)
  67. /*
  68. * Is the SiS APIC rmw bug present ?
  69. * -1 = don't know, 0 = no, 1 = yes
  70. */
  71. int sis_apic_bug = -1;
  72. static DEFINE_SPINLOCK(ioapic_lock);
  73. static DEFINE_SPINLOCK(vector_lock);
  74. /*
  75. * # of IRQ routing registers
  76. */
  77. int nr_ioapic_registers[MAX_IO_APICS];
  78. /* I/O APIC entries */
  79. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  80. int nr_ioapics;
  81. /* IO APIC gsi routing info */
  82. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  83. /* MP IRQ source entries */
  84. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  85. /* # of MP IRQ source entries */
  86. int mp_irq_entries;
  87. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  88. int mp_bus_id_to_type[MAX_MP_BUSSES];
  89. #endif
  90. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  91. int skip_ioapic_setup;
  92. void arch_disable_smp_support(void)
  93. {
  94. #ifdef CONFIG_PCI
  95. noioapicquirk = 1;
  96. noioapicreroute = -1;
  97. #endif
  98. skip_ioapic_setup = 1;
  99. }
  100. static int __init parse_noapic(char *str)
  101. {
  102. /* disable IO-APIC */
  103. arch_disable_smp_support();
  104. return 0;
  105. }
  106. early_param("noapic", parse_noapic);
  107. struct irq_pin_list {
  108. int apic, pin;
  109. struct irq_pin_list *next;
  110. };
  111. static struct irq_pin_list *get_one_free_irq_2_pin(int node)
  112. {
  113. struct irq_pin_list *pin;
  114. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  115. return pin;
  116. }
  117. /*
  118. * This is performance-critical, we want to do it O(1)
  119. *
  120. * Most irqs are mapped 1:1 with pins.
  121. */
  122. struct irq_cfg {
  123. struct irq_pin_list *irq_2_pin;
  124. cpumask_var_t domain;
  125. cpumask_var_t old_domain;
  126. unsigned move_cleanup_count;
  127. u8 vector;
  128. u8 move_in_progress : 1;
  129. };
  130. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  131. #ifdef CONFIG_SPARSE_IRQ
  132. static struct irq_cfg irq_cfgx[] = {
  133. #else
  134. static struct irq_cfg irq_cfgx[NR_IRQS] = {
  135. #endif
  136. [0] = { .vector = IRQ0_VECTOR, },
  137. [1] = { .vector = IRQ1_VECTOR, },
  138. [2] = { .vector = IRQ2_VECTOR, },
  139. [3] = { .vector = IRQ3_VECTOR, },
  140. [4] = { .vector = IRQ4_VECTOR, },
  141. [5] = { .vector = IRQ5_VECTOR, },
  142. [6] = { .vector = IRQ6_VECTOR, },
  143. [7] = { .vector = IRQ7_VECTOR, },
  144. [8] = { .vector = IRQ8_VECTOR, },
  145. [9] = { .vector = IRQ9_VECTOR, },
  146. [10] = { .vector = IRQ10_VECTOR, },
  147. [11] = { .vector = IRQ11_VECTOR, },
  148. [12] = { .vector = IRQ12_VECTOR, },
  149. [13] = { .vector = IRQ13_VECTOR, },
  150. [14] = { .vector = IRQ14_VECTOR, },
  151. [15] = { .vector = IRQ15_VECTOR, },
  152. };
  153. int __init arch_early_irq_init(void)
  154. {
  155. struct irq_cfg *cfg;
  156. struct irq_desc *desc;
  157. int count;
  158. int node;
  159. int i;
  160. cfg = irq_cfgx;
  161. count = ARRAY_SIZE(irq_cfgx);
  162. node= cpu_to_node(boot_cpu_id);
  163. for (i = 0; i < count; i++) {
  164. desc = irq_to_desc(i);
  165. desc->chip_data = &cfg[i];
  166. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  167. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  168. if (i < NR_IRQS_LEGACY)
  169. cpumask_setall(cfg[i].domain);
  170. }
  171. return 0;
  172. }
  173. #ifdef CONFIG_SPARSE_IRQ
  174. static struct irq_cfg *irq_cfg(unsigned int irq)
  175. {
  176. struct irq_cfg *cfg = NULL;
  177. struct irq_desc *desc;
  178. desc = irq_to_desc(irq);
  179. if (desc)
  180. cfg = desc->chip_data;
  181. return cfg;
  182. }
  183. static struct irq_cfg *get_one_free_irq_cfg(int node)
  184. {
  185. struct irq_cfg *cfg;
  186. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  187. if (cfg) {
  188. if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  189. kfree(cfg);
  190. cfg = NULL;
  191. } else if (!alloc_cpumask_var_node(&cfg->old_domain,
  192. GFP_ATOMIC, node)) {
  193. free_cpumask_var(cfg->domain);
  194. kfree(cfg);
  195. cfg = NULL;
  196. } else {
  197. cpumask_clear(cfg->domain);
  198. cpumask_clear(cfg->old_domain);
  199. }
  200. }
  201. return cfg;
  202. }
  203. int arch_init_chip_data(struct irq_desc *desc, int node)
  204. {
  205. struct irq_cfg *cfg;
  206. cfg = desc->chip_data;
  207. if (!cfg) {
  208. desc->chip_data = get_one_free_irq_cfg(node);
  209. if (!desc->chip_data) {
  210. printk(KERN_ERR "can not alloc irq_cfg\n");
  211. BUG_ON(1);
  212. }
  213. }
  214. return 0;
  215. }
  216. /* for move_irq_desc */
  217. static void
  218. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  219. {
  220. struct irq_pin_list *old_entry, *head, *tail, *entry;
  221. cfg->irq_2_pin = NULL;
  222. old_entry = old_cfg->irq_2_pin;
  223. if (!old_entry)
  224. return;
  225. entry = get_one_free_irq_2_pin(node);
  226. if (!entry)
  227. return;
  228. entry->apic = old_entry->apic;
  229. entry->pin = old_entry->pin;
  230. head = entry;
  231. tail = entry;
  232. old_entry = old_entry->next;
  233. while (old_entry) {
  234. entry = get_one_free_irq_2_pin(node);
  235. if (!entry) {
  236. entry = head;
  237. while (entry) {
  238. head = entry->next;
  239. kfree(entry);
  240. entry = head;
  241. }
  242. /* still use the old one */
  243. return;
  244. }
  245. entry->apic = old_entry->apic;
  246. entry->pin = old_entry->pin;
  247. tail->next = entry;
  248. tail = entry;
  249. old_entry = old_entry->next;
  250. }
  251. tail->next = NULL;
  252. cfg->irq_2_pin = head;
  253. }
  254. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  255. {
  256. struct irq_pin_list *entry, *next;
  257. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  258. return;
  259. entry = old_cfg->irq_2_pin;
  260. while (entry) {
  261. next = entry->next;
  262. kfree(entry);
  263. entry = next;
  264. }
  265. old_cfg->irq_2_pin = NULL;
  266. }
  267. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  268. struct irq_desc *desc, int node)
  269. {
  270. struct irq_cfg *cfg;
  271. struct irq_cfg *old_cfg;
  272. cfg = get_one_free_irq_cfg(node);
  273. if (!cfg)
  274. return;
  275. desc->chip_data = cfg;
  276. old_cfg = old_desc->chip_data;
  277. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  278. init_copy_irq_2_pin(old_cfg, cfg, node);
  279. }
  280. static void free_irq_cfg(struct irq_cfg *old_cfg)
  281. {
  282. kfree(old_cfg);
  283. }
  284. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  285. {
  286. struct irq_cfg *old_cfg, *cfg;
  287. old_cfg = old_desc->chip_data;
  288. cfg = desc->chip_data;
  289. if (old_cfg == cfg)
  290. return;
  291. if (old_cfg) {
  292. free_irq_2_pin(old_cfg, cfg);
  293. free_irq_cfg(old_cfg);
  294. old_desc->chip_data = NULL;
  295. }
  296. }
  297. /* end for move_irq_desc */
  298. #else
  299. static struct irq_cfg *irq_cfg(unsigned int irq)
  300. {
  301. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  302. }
  303. #endif
  304. struct io_apic {
  305. unsigned int index;
  306. unsigned int unused[3];
  307. unsigned int data;
  308. unsigned int unused2[11];
  309. unsigned int eoi;
  310. };
  311. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  312. {
  313. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  314. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  315. }
  316. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  317. {
  318. struct io_apic __iomem *io_apic = io_apic_base(apic);
  319. writel(vector, &io_apic->eoi);
  320. }
  321. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  322. {
  323. struct io_apic __iomem *io_apic = io_apic_base(apic);
  324. writel(reg, &io_apic->index);
  325. return readl(&io_apic->data);
  326. }
  327. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  328. {
  329. struct io_apic __iomem *io_apic = io_apic_base(apic);
  330. writel(reg, &io_apic->index);
  331. writel(value, &io_apic->data);
  332. }
  333. /*
  334. * Re-write a value: to be used for read-modify-write
  335. * cycles where the read already set up the index register.
  336. *
  337. * Older SiS APIC requires we rewrite the index register
  338. */
  339. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  340. {
  341. struct io_apic __iomem *io_apic = io_apic_base(apic);
  342. if (sis_apic_bug)
  343. writel(reg, &io_apic->index);
  344. writel(value, &io_apic->data);
  345. }
  346. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  347. {
  348. struct irq_pin_list *entry;
  349. unsigned long flags;
  350. spin_lock_irqsave(&ioapic_lock, flags);
  351. for_each_irq_pin(entry, cfg->irq_2_pin) {
  352. unsigned int reg;
  353. int pin;
  354. pin = entry->pin;
  355. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  356. /* Is the remote IRR bit set? */
  357. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  358. spin_unlock_irqrestore(&ioapic_lock, flags);
  359. return true;
  360. }
  361. }
  362. spin_unlock_irqrestore(&ioapic_lock, flags);
  363. return false;
  364. }
  365. union entry_union {
  366. struct { u32 w1, w2; };
  367. struct IO_APIC_route_entry entry;
  368. };
  369. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  370. {
  371. union entry_union eu;
  372. unsigned long flags;
  373. spin_lock_irqsave(&ioapic_lock, flags);
  374. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  375. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  376. spin_unlock_irqrestore(&ioapic_lock, flags);
  377. return eu.entry;
  378. }
  379. /*
  380. * When we write a new IO APIC routing entry, we need to write the high
  381. * word first! If the mask bit in the low word is clear, we will enable
  382. * the interrupt, and we need to make sure the entry is fully populated
  383. * before that happens.
  384. */
  385. static void
  386. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  387. {
  388. union entry_union eu = {{0, 0}};
  389. eu.entry = e;
  390. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  391. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  392. }
  393. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  394. {
  395. unsigned long flags;
  396. spin_lock_irqsave(&ioapic_lock, flags);
  397. __ioapic_write_entry(apic, pin, e);
  398. spin_unlock_irqrestore(&ioapic_lock, flags);
  399. }
  400. /*
  401. * When we mask an IO APIC routing entry, we need to write the low
  402. * word first, in order to set the mask bit before we change the
  403. * high bits!
  404. */
  405. static void ioapic_mask_entry(int apic, int pin)
  406. {
  407. unsigned long flags;
  408. union entry_union eu = { .entry.mask = 1 };
  409. spin_lock_irqsave(&ioapic_lock, flags);
  410. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  411. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  412. spin_unlock_irqrestore(&ioapic_lock, flags);
  413. }
  414. /*
  415. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  416. * shared ISA-space IRQs, so we have to support them. We are super
  417. * fast in the common case, and fast for shared ISA-space IRQs.
  418. */
  419. static int
  420. add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
  421. {
  422. struct irq_pin_list **last, *entry;
  423. /* don't allow duplicates */
  424. last = &cfg->irq_2_pin;
  425. for_each_irq_pin(entry, cfg->irq_2_pin) {
  426. if (entry->apic == apic && entry->pin == pin)
  427. return 0;
  428. last = &entry->next;
  429. }
  430. entry = get_one_free_irq_2_pin(node);
  431. if (!entry) {
  432. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  433. node, apic, pin);
  434. return -ENOMEM;
  435. }
  436. entry->apic = apic;
  437. entry->pin = pin;
  438. *last = entry;
  439. return 0;
  440. }
  441. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  442. {
  443. if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
  444. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  445. }
  446. /*
  447. * Reroute an IRQ to a different pin.
  448. */
  449. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  450. int oldapic, int oldpin,
  451. int newapic, int newpin)
  452. {
  453. struct irq_pin_list *entry;
  454. for_each_irq_pin(entry, cfg->irq_2_pin) {
  455. if (entry->apic == oldapic && entry->pin == oldpin) {
  456. entry->apic = newapic;
  457. entry->pin = newpin;
  458. /* every one is different, right? */
  459. return;
  460. }
  461. }
  462. /* old apic/pin didn't exist, so just add new ones */
  463. add_pin_to_irq_node(cfg, node, newapic, newpin);
  464. }
  465. static void io_apic_modify_irq(struct irq_cfg *cfg,
  466. int mask_and, int mask_or,
  467. void (*final)(struct irq_pin_list *entry))
  468. {
  469. int pin;
  470. struct irq_pin_list *entry;
  471. for_each_irq_pin(entry, cfg->irq_2_pin) {
  472. unsigned int reg;
  473. pin = entry->pin;
  474. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  475. reg &= mask_and;
  476. reg |= mask_or;
  477. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  478. if (final)
  479. final(entry);
  480. }
  481. }
  482. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  483. {
  484. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  485. }
  486. static void io_apic_sync(struct irq_pin_list *entry)
  487. {
  488. /*
  489. * Synchronize the IO-APIC and the CPU by doing
  490. * a dummy read from the IO-APIC
  491. */
  492. struct io_apic __iomem *io_apic;
  493. io_apic = io_apic_base(entry->apic);
  494. readl(&io_apic->data);
  495. }
  496. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  497. {
  498. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  499. }
  500. static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
  501. {
  502. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  503. IO_APIC_REDIR_MASKED, NULL);
  504. }
  505. static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
  506. {
  507. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
  508. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  509. }
  510. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  511. {
  512. struct irq_cfg *cfg = desc->chip_data;
  513. unsigned long flags;
  514. BUG_ON(!cfg);
  515. spin_lock_irqsave(&ioapic_lock, flags);
  516. __mask_IO_APIC_irq(cfg);
  517. spin_unlock_irqrestore(&ioapic_lock, flags);
  518. }
  519. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  520. {
  521. struct irq_cfg *cfg = desc->chip_data;
  522. unsigned long flags;
  523. spin_lock_irqsave(&ioapic_lock, flags);
  524. __unmask_IO_APIC_irq(cfg);
  525. spin_unlock_irqrestore(&ioapic_lock, flags);
  526. }
  527. static void mask_IO_APIC_irq(unsigned int irq)
  528. {
  529. struct irq_desc *desc = irq_to_desc(irq);
  530. mask_IO_APIC_irq_desc(desc);
  531. }
  532. static void unmask_IO_APIC_irq(unsigned int irq)
  533. {
  534. struct irq_desc *desc = irq_to_desc(irq);
  535. unmask_IO_APIC_irq_desc(desc);
  536. }
  537. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  538. {
  539. struct IO_APIC_route_entry entry;
  540. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  541. entry = ioapic_read_entry(apic, pin);
  542. if (entry.delivery_mode == dest_SMI)
  543. return;
  544. /*
  545. * Disable it in the IO-APIC irq-routing table:
  546. */
  547. ioapic_mask_entry(apic, pin);
  548. }
  549. static void clear_IO_APIC (void)
  550. {
  551. int apic, pin;
  552. for (apic = 0; apic < nr_ioapics; apic++)
  553. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  554. clear_IO_APIC_pin(apic, pin);
  555. }
  556. #ifdef CONFIG_X86_32
  557. /*
  558. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  559. * specific CPU-side IRQs.
  560. */
  561. #define MAX_PIRQS 8
  562. static int pirq_entries[MAX_PIRQS] = {
  563. [0 ... MAX_PIRQS - 1] = -1
  564. };
  565. static int __init ioapic_pirq_setup(char *str)
  566. {
  567. int i, max;
  568. int ints[MAX_PIRQS+1];
  569. get_options(str, ARRAY_SIZE(ints), ints);
  570. apic_printk(APIC_VERBOSE, KERN_INFO
  571. "PIRQ redirection, working around broken MP-BIOS.\n");
  572. max = MAX_PIRQS;
  573. if (ints[0] < MAX_PIRQS)
  574. max = ints[0];
  575. for (i = 0; i < max; i++) {
  576. apic_printk(APIC_VERBOSE, KERN_DEBUG
  577. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  578. /*
  579. * PIRQs are mapped upside down, usually.
  580. */
  581. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  582. }
  583. return 1;
  584. }
  585. __setup("pirq=", ioapic_pirq_setup);
  586. #endif /* CONFIG_X86_32 */
  587. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  588. {
  589. int apic;
  590. struct IO_APIC_route_entry **ioapic_entries;
  591. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  592. GFP_ATOMIC);
  593. if (!ioapic_entries)
  594. return 0;
  595. for (apic = 0; apic < nr_ioapics; apic++) {
  596. ioapic_entries[apic] =
  597. kzalloc(sizeof(struct IO_APIC_route_entry) *
  598. nr_ioapic_registers[apic], GFP_ATOMIC);
  599. if (!ioapic_entries[apic])
  600. goto nomem;
  601. }
  602. return ioapic_entries;
  603. nomem:
  604. while (--apic >= 0)
  605. kfree(ioapic_entries[apic]);
  606. kfree(ioapic_entries);
  607. return 0;
  608. }
  609. /*
  610. * Saves all the IO-APIC RTE's
  611. */
  612. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  613. {
  614. int apic, pin;
  615. if (!ioapic_entries)
  616. return -ENOMEM;
  617. for (apic = 0; apic < nr_ioapics; apic++) {
  618. if (!ioapic_entries[apic])
  619. return -ENOMEM;
  620. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  621. ioapic_entries[apic][pin] =
  622. ioapic_read_entry(apic, pin);
  623. }
  624. return 0;
  625. }
  626. /*
  627. * Mask all IO APIC entries.
  628. */
  629. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  630. {
  631. int apic, pin;
  632. if (!ioapic_entries)
  633. return;
  634. for (apic = 0; apic < nr_ioapics; apic++) {
  635. if (!ioapic_entries[apic])
  636. break;
  637. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  638. struct IO_APIC_route_entry entry;
  639. entry = ioapic_entries[apic][pin];
  640. if (!entry.mask) {
  641. entry.mask = 1;
  642. ioapic_write_entry(apic, pin, entry);
  643. }
  644. }
  645. }
  646. }
  647. /*
  648. * Restore IO APIC entries which was saved in ioapic_entries.
  649. */
  650. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  651. {
  652. int apic, pin;
  653. if (!ioapic_entries)
  654. return -ENOMEM;
  655. for (apic = 0; apic < nr_ioapics; apic++) {
  656. if (!ioapic_entries[apic])
  657. return -ENOMEM;
  658. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  659. ioapic_write_entry(apic, pin,
  660. ioapic_entries[apic][pin]);
  661. }
  662. return 0;
  663. }
  664. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  665. {
  666. int apic;
  667. for (apic = 0; apic < nr_ioapics; apic++)
  668. kfree(ioapic_entries[apic]);
  669. kfree(ioapic_entries);
  670. }
  671. /*
  672. * Find the IRQ entry number of a certain pin.
  673. */
  674. static int find_irq_entry(int apic, int pin, int type)
  675. {
  676. int i;
  677. for (i = 0; i < mp_irq_entries; i++)
  678. if (mp_irqs[i].irqtype == type &&
  679. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  680. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  681. mp_irqs[i].dstirq == pin)
  682. return i;
  683. return -1;
  684. }
  685. /*
  686. * Find the pin to which IRQ[irq] (ISA) is connected
  687. */
  688. static int __init find_isa_irq_pin(int irq, int type)
  689. {
  690. int i;
  691. for (i = 0; i < mp_irq_entries; i++) {
  692. int lbus = mp_irqs[i].srcbus;
  693. if (test_bit(lbus, mp_bus_not_pci) &&
  694. (mp_irqs[i].irqtype == type) &&
  695. (mp_irqs[i].srcbusirq == irq))
  696. return mp_irqs[i].dstirq;
  697. }
  698. return -1;
  699. }
  700. static int __init find_isa_irq_apic(int irq, int type)
  701. {
  702. int i;
  703. for (i = 0; i < mp_irq_entries; i++) {
  704. int lbus = mp_irqs[i].srcbus;
  705. if (test_bit(lbus, mp_bus_not_pci) &&
  706. (mp_irqs[i].irqtype == type) &&
  707. (mp_irqs[i].srcbusirq == irq))
  708. break;
  709. }
  710. if (i < mp_irq_entries) {
  711. int apic;
  712. for(apic = 0; apic < nr_ioapics; apic++) {
  713. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  714. return apic;
  715. }
  716. }
  717. return -1;
  718. }
  719. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  720. /*
  721. * EISA Edge/Level control register, ELCR
  722. */
  723. static int EISA_ELCR(unsigned int irq)
  724. {
  725. if (irq < NR_IRQS_LEGACY) {
  726. unsigned int port = 0x4d0 + (irq >> 3);
  727. return (inb(port) >> (irq & 7)) & 1;
  728. }
  729. apic_printk(APIC_VERBOSE, KERN_INFO
  730. "Broken MPtable reports ISA irq %d\n", irq);
  731. return 0;
  732. }
  733. #endif
  734. /* ISA interrupts are always polarity zero edge triggered,
  735. * when listed as conforming in the MP table. */
  736. #define default_ISA_trigger(idx) (0)
  737. #define default_ISA_polarity(idx) (0)
  738. /* EISA interrupts are always polarity zero and can be edge or level
  739. * trigger depending on the ELCR value. If an interrupt is listed as
  740. * EISA conforming in the MP table, that means its trigger type must
  741. * be read in from the ELCR */
  742. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  743. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  744. /* PCI interrupts are always polarity one level triggered,
  745. * when listed as conforming in the MP table. */
  746. #define default_PCI_trigger(idx) (1)
  747. #define default_PCI_polarity(idx) (1)
  748. /* MCA interrupts are always polarity zero level triggered,
  749. * when listed as conforming in the MP table. */
  750. #define default_MCA_trigger(idx) (1)
  751. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  752. static int MPBIOS_polarity(int idx)
  753. {
  754. int bus = mp_irqs[idx].srcbus;
  755. int polarity;
  756. /*
  757. * Determine IRQ line polarity (high active or low active):
  758. */
  759. switch (mp_irqs[idx].irqflag & 3)
  760. {
  761. case 0: /* conforms, ie. bus-type dependent polarity */
  762. if (test_bit(bus, mp_bus_not_pci))
  763. polarity = default_ISA_polarity(idx);
  764. else
  765. polarity = default_PCI_polarity(idx);
  766. break;
  767. case 1: /* high active */
  768. {
  769. polarity = 0;
  770. break;
  771. }
  772. case 2: /* reserved */
  773. {
  774. printk(KERN_WARNING "broken BIOS!!\n");
  775. polarity = 1;
  776. break;
  777. }
  778. case 3: /* low active */
  779. {
  780. polarity = 1;
  781. break;
  782. }
  783. default: /* invalid */
  784. {
  785. printk(KERN_WARNING "broken BIOS!!\n");
  786. polarity = 1;
  787. break;
  788. }
  789. }
  790. return polarity;
  791. }
  792. static int MPBIOS_trigger(int idx)
  793. {
  794. int bus = mp_irqs[idx].srcbus;
  795. int trigger;
  796. /*
  797. * Determine IRQ trigger mode (edge or level sensitive):
  798. */
  799. switch ((mp_irqs[idx].irqflag>>2) & 3)
  800. {
  801. case 0: /* conforms, ie. bus-type dependent */
  802. if (test_bit(bus, mp_bus_not_pci))
  803. trigger = default_ISA_trigger(idx);
  804. else
  805. trigger = default_PCI_trigger(idx);
  806. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  807. switch (mp_bus_id_to_type[bus]) {
  808. case MP_BUS_ISA: /* ISA pin */
  809. {
  810. /* set before the switch */
  811. break;
  812. }
  813. case MP_BUS_EISA: /* EISA pin */
  814. {
  815. trigger = default_EISA_trigger(idx);
  816. break;
  817. }
  818. case MP_BUS_PCI: /* PCI pin */
  819. {
  820. /* set before the switch */
  821. break;
  822. }
  823. case MP_BUS_MCA: /* MCA pin */
  824. {
  825. trigger = default_MCA_trigger(idx);
  826. break;
  827. }
  828. default:
  829. {
  830. printk(KERN_WARNING "broken BIOS!!\n");
  831. trigger = 1;
  832. break;
  833. }
  834. }
  835. #endif
  836. break;
  837. case 1: /* edge */
  838. {
  839. trigger = 0;
  840. break;
  841. }
  842. case 2: /* reserved */
  843. {
  844. printk(KERN_WARNING "broken BIOS!!\n");
  845. trigger = 1;
  846. break;
  847. }
  848. case 3: /* level */
  849. {
  850. trigger = 1;
  851. break;
  852. }
  853. default: /* invalid */
  854. {
  855. printk(KERN_WARNING "broken BIOS!!\n");
  856. trigger = 0;
  857. break;
  858. }
  859. }
  860. return trigger;
  861. }
  862. static inline int irq_polarity(int idx)
  863. {
  864. return MPBIOS_polarity(idx);
  865. }
  866. static inline int irq_trigger(int idx)
  867. {
  868. return MPBIOS_trigger(idx);
  869. }
  870. int (*ioapic_renumber_irq)(int ioapic, int irq);
  871. static int pin_2_irq(int idx, int apic, int pin)
  872. {
  873. int irq, i;
  874. int bus = mp_irqs[idx].srcbus;
  875. /*
  876. * Debugging check, we are in big trouble if this message pops up!
  877. */
  878. if (mp_irqs[idx].dstirq != pin)
  879. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  880. if (test_bit(bus, mp_bus_not_pci)) {
  881. irq = mp_irqs[idx].srcbusirq;
  882. } else {
  883. /*
  884. * PCI IRQs are mapped in order
  885. */
  886. i = irq = 0;
  887. while (i < apic)
  888. irq += nr_ioapic_registers[i++];
  889. irq += pin;
  890. /*
  891. * For MPS mode, so far only needed by ES7000 platform
  892. */
  893. if (ioapic_renumber_irq)
  894. irq = ioapic_renumber_irq(apic, irq);
  895. }
  896. #ifdef CONFIG_X86_32
  897. /*
  898. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  899. */
  900. if ((pin >= 16) && (pin <= 23)) {
  901. if (pirq_entries[pin-16] != -1) {
  902. if (!pirq_entries[pin-16]) {
  903. apic_printk(APIC_VERBOSE, KERN_DEBUG
  904. "disabling PIRQ%d\n", pin-16);
  905. } else {
  906. irq = pirq_entries[pin-16];
  907. apic_printk(APIC_VERBOSE, KERN_DEBUG
  908. "using PIRQ%d -> IRQ %d\n",
  909. pin-16, irq);
  910. }
  911. }
  912. }
  913. #endif
  914. return irq;
  915. }
  916. /*
  917. * Find a specific PCI IRQ entry.
  918. * Not an __init, possibly needed by modules
  919. */
  920. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  921. struct io_apic_irq_attr *irq_attr)
  922. {
  923. int apic, i, best_guess = -1;
  924. apic_printk(APIC_DEBUG,
  925. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  926. bus, slot, pin);
  927. if (test_bit(bus, mp_bus_not_pci)) {
  928. apic_printk(APIC_VERBOSE,
  929. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  930. return -1;
  931. }
  932. for (i = 0; i < mp_irq_entries; i++) {
  933. int lbus = mp_irqs[i].srcbus;
  934. for (apic = 0; apic < nr_ioapics; apic++)
  935. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  936. mp_irqs[i].dstapic == MP_APIC_ALL)
  937. break;
  938. if (!test_bit(lbus, mp_bus_not_pci) &&
  939. !mp_irqs[i].irqtype &&
  940. (bus == lbus) &&
  941. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  942. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  943. if (!(apic || IO_APIC_IRQ(irq)))
  944. continue;
  945. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  946. set_io_apic_irq_attr(irq_attr, apic,
  947. mp_irqs[i].dstirq,
  948. irq_trigger(i),
  949. irq_polarity(i));
  950. return irq;
  951. }
  952. /*
  953. * Use the first all-but-pin matching entry as a
  954. * best-guess fuzzy result for broken mptables.
  955. */
  956. if (best_guess < 0) {
  957. set_io_apic_irq_attr(irq_attr, apic,
  958. mp_irqs[i].dstirq,
  959. irq_trigger(i),
  960. irq_polarity(i));
  961. best_guess = irq;
  962. }
  963. }
  964. }
  965. return best_guess;
  966. }
  967. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  968. void lock_vector_lock(void)
  969. {
  970. /* Used to the online set of cpus does not change
  971. * during assign_irq_vector.
  972. */
  973. spin_lock(&vector_lock);
  974. }
  975. void unlock_vector_lock(void)
  976. {
  977. spin_unlock(&vector_lock);
  978. }
  979. static int
  980. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  981. {
  982. /*
  983. * NOTE! The local APIC isn't very good at handling
  984. * multiple interrupts at the same interrupt level.
  985. * As the interrupt level is determined by taking the
  986. * vector number and shifting that right by 4, we
  987. * want to spread these out a bit so that they don't
  988. * all fall in the same interrupt level.
  989. *
  990. * Also, we've got to be careful not to trash gate
  991. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  992. */
  993. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  994. unsigned int old_vector;
  995. int cpu, err;
  996. cpumask_var_t tmp_mask;
  997. if ((cfg->move_in_progress) || cfg->move_cleanup_count)
  998. return -EBUSY;
  999. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  1000. return -ENOMEM;
  1001. old_vector = cfg->vector;
  1002. if (old_vector) {
  1003. cpumask_and(tmp_mask, mask, cpu_online_mask);
  1004. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  1005. if (!cpumask_empty(tmp_mask)) {
  1006. free_cpumask_var(tmp_mask);
  1007. return 0;
  1008. }
  1009. }
  1010. /* Only try and allocate irqs on cpus that are present */
  1011. err = -ENOSPC;
  1012. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  1013. int new_cpu;
  1014. int vector, offset;
  1015. apic->vector_allocation_domain(cpu, tmp_mask);
  1016. vector = current_vector;
  1017. offset = current_offset;
  1018. next:
  1019. vector += 8;
  1020. if (vector >= first_system_vector) {
  1021. /* If out of vectors on large boxen, must share them. */
  1022. offset = (offset + 1) % 8;
  1023. vector = FIRST_DEVICE_VECTOR + offset;
  1024. }
  1025. if (unlikely(current_vector == vector))
  1026. continue;
  1027. if (test_bit(vector, used_vectors))
  1028. goto next;
  1029. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1030. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1031. goto next;
  1032. /* Found one! */
  1033. current_vector = vector;
  1034. current_offset = offset;
  1035. if (old_vector) {
  1036. cfg->move_in_progress = 1;
  1037. cpumask_copy(cfg->old_domain, cfg->domain);
  1038. }
  1039. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1040. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1041. cfg->vector = vector;
  1042. cpumask_copy(cfg->domain, tmp_mask);
  1043. err = 0;
  1044. break;
  1045. }
  1046. free_cpumask_var(tmp_mask);
  1047. return err;
  1048. }
  1049. static int
  1050. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1051. {
  1052. int err;
  1053. unsigned long flags;
  1054. spin_lock_irqsave(&vector_lock, flags);
  1055. err = __assign_irq_vector(irq, cfg, mask);
  1056. spin_unlock_irqrestore(&vector_lock, flags);
  1057. return err;
  1058. }
  1059. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1060. {
  1061. int cpu, vector;
  1062. BUG_ON(!cfg->vector);
  1063. vector = cfg->vector;
  1064. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1065. per_cpu(vector_irq, cpu)[vector] = -1;
  1066. cfg->vector = 0;
  1067. cpumask_clear(cfg->domain);
  1068. if (likely(!cfg->move_in_progress))
  1069. return;
  1070. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1071. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1072. vector++) {
  1073. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1074. continue;
  1075. per_cpu(vector_irq, cpu)[vector] = -1;
  1076. break;
  1077. }
  1078. }
  1079. cfg->move_in_progress = 0;
  1080. }
  1081. void __setup_vector_irq(int cpu)
  1082. {
  1083. /* Initialize vector_irq on a new cpu */
  1084. /* This function must be called with vector_lock held */
  1085. int irq, vector;
  1086. struct irq_cfg *cfg;
  1087. struct irq_desc *desc;
  1088. /* Mark the inuse vectors */
  1089. for_each_irq_desc(irq, desc) {
  1090. cfg = desc->chip_data;
  1091. if (!cpumask_test_cpu(cpu, cfg->domain))
  1092. continue;
  1093. vector = cfg->vector;
  1094. per_cpu(vector_irq, cpu)[vector] = irq;
  1095. }
  1096. /* Mark the free vectors */
  1097. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1098. irq = per_cpu(vector_irq, cpu)[vector];
  1099. if (irq < 0)
  1100. continue;
  1101. cfg = irq_cfg(irq);
  1102. if (!cpumask_test_cpu(cpu, cfg->domain))
  1103. per_cpu(vector_irq, cpu)[vector] = -1;
  1104. }
  1105. }
  1106. static struct irq_chip ioapic_chip;
  1107. static struct irq_chip ir_ioapic_chip;
  1108. #define IOAPIC_AUTO -1
  1109. #define IOAPIC_EDGE 0
  1110. #define IOAPIC_LEVEL 1
  1111. #ifdef CONFIG_X86_32
  1112. static inline int IO_APIC_irq_trigger(int irq)
  1113. {
  1114. int apic, idx, pin;
  1115. for (apic = 0; apic < nr_ioapics; apic++) {
  1116. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1117. idx = find_irq_entry(apic, pin, mp_INT);
  1118. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1119. return irq_trigger(idx);
  1120. }
  1121. }
  1122. /*
  1123. * nonexistent IRQs are edge default
  1124. */
  1125. return 0;
  1126. }
  1127. #else
  1128. static inline int IO_APIC_irq_trigger(int irq)
  1129. {
  1130. return 1;
  1131. }
  1132. #endif
  1133. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1134. {
  1135. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1136. trigger == IOAPIC_LEVEL)
  1137. desc->status |= IRQ_LEVEL;
  1138. else
  1139. desc->status &= ~IRQ_LEVEL;
  1140. if (irq_remapped(irq)) {
  1141. desc->status |= IRQ_MOVE_PCNTXT;
  1142. if (trigger)
  1143. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1144. handle_fasteoi_irq,
  1145. "fasteoi");
  1146. else
  1147. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1148. handle_edge_irq, "edge");
  1149. return;
  1150. }
  1151. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1152. trigger == IOAPIC_LEVEL)
  1153. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1154. handle_fasteoi_irq,
  1155. "fasteoi");
  1156. else
  1157. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1158. handle_edge_irq, "edge");
  1159. }
  1160. int setup_ioapic_entry(int apic_id, int irq,
  1161. struct IO_APIC_route_entry *entry,
  1162. unsigned int destination, int trigger,
  1163. int polarity, int vector, int pin)
  1164. {
  1165. /*
  1166. * add it to the IO-APIC irq-routing table:
  1167. */
  1168. memset(entry,0,sizeof(*entry));
  1169. if (intr_remapping_enabled) {
  1170. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1171. struct irte irte;
  1172. struct IR_IO_APIC_route_entry *ir_entry =
  1173. (struct IR_IO_APIC_route_entry *) entry;
  1174. int index;
  1175. if (!iommu)
  1176. panic("No mapping iommu for ioapic %d\n", apic_id);
  1177. index = alloc_irte(iommu, irq, 1);
  1178. if (index < 0)
  1179. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1180. memset(&irte, 0, sizeof(irte));
  1181. irte.present = 1;
  1182. irte.dst_mode = apic->irq_dest_mode;
  1183. /*
  1184. * Trigger mode in the IRTE will always be edge, and the
  1185. * actual level or edge trigger will be setup in the IO-APIC
  1186. * RTE. This will help simplify level triggered irq migration.
  1187. * For more details, see the comments above explainig IO-APIC
  1188. * irq migration in the presence of interrupt-remapping.
  1189. */
  1190. irte.trigger_mode = 0;
  1191. irte.dlvry_mode = apic->irq_delivery_mode;
  1192. irte.vector = vector;
  1193. irte.dest_id = IRTE_DEST(destination);
  1194. /* Set source-id of interrupt request */
  1195. set_ioapic_sid(&irte, apic_id);
  1196. modify_irte(irq, &irte);
  1197. ir_entry->index2 = (index >> 15) & 0x1;
  1198. ir_entry->zero = 0;
  1199. ir_entry->format = 1;
  1200. ir_entry->index = (index & 0x7fff);
  1201. /*
  1202. * IO-APIC RTE will be configured with virtual vector.
  1203. * irq handler will do the explicit EOI to the io-apic.
  1204. */
  1205. ir_entry->vector = pin;
  1206. } else {
  1207. entry->delivery_mode = apic->irq_delivery_mode;
  1208. entry->dest_mode = apic->irq_dest_mode;
  1209. entry->dest = destination;
  1210. entry->vector = vector;
  1211. }
  1212. entry->mask = 0; /* enable IRQ */
  1213. entry->trigger = trigger;
  1214. entry->polarity = polarity;
  1215. /* Mask level triggered irqs.
  1216. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1217. */
  1218. if (trigger)
  1219. entry->mask = 1;
  1220. return 0;
  1221. }
  1222. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1223. int trigger, int polarity)
  1224. {
  1225. struct irq_cfg *cfg;
  1226. struct IO_APIC_route_entry entry;
  1227. unsigned int dest;
  1228. if (!IO_APIC_IRQ(irq))
  1229. return;
  1230. cfg = desc->chip_data;
  1231. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1232. return;
  1233. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1234. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1235. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1236. "IRQ %d Mode:%i Active:%i)\n",
  1237. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1238. irq, trigger, polarity);
  1239. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1240. dest, trigger, polarity, cfg->vector, pin)) {
  1241. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1242. mp_ioapics[apic_id].apicid, pin);
  1243. __clear_irq_vector(irq, cfg);
  1244. return;
  1245. }
  1246. ioapic_register_intr(irq, desc, trigger);
  1247. if (irq < NR_IRQS_LEGACY)
  1248. disable_8259A_irq(irq);
  1249. ioapic_write_entry(apic_id, pin, entry);
  1250. }
  1251. static struct {
  1252. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1253. } mp_ioapic_routing[MAX_IO_APICS];
  1254. static void __init setup_IO_APIC_irqs(void)
  1255. {
  1256. int apic_id = 0, pin, idx, irq;
  1257. int notcon = 0;
  1258. struct irq_desc *desc;
  1259. struct irq_cfg *cfg;
  1260. int node = cpu_to_node(boot_cpu_id);
  1261. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1262. #ifdef CONFIG_ACPI
  1263. if (!acpi_disabled && acpi_ioapic) {
  1264. apic_id = mp_find_ioapic(0);
  1265. if (apic_id < 0)
  1266. apic_id = 0;
  1267. }
  1268. #endif
  1269. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1270. idx = find_irq_entry(apic_id, pin, mp_INT);
  1271. if (idx == -1) {
  1272. if (!notcon) {
  1273. notcon = 1;
  1274. apic_printk(APIC_VERBOSE,
  1275. KERN_DEBUG " %d-%d",
  1276. mp_ioapics[apic_id].apicid, pin);
  1277. } else
  1278. apic_printk(APIC_VERBOSE, " %d-%d",
  1279. mp_ioapics[apic_id].apicid, pin);
  1280. continue;
  1281. }
  1282. if (notcon) {
  1283. apic_printk(APIC_VERBOSE,
  1284. " (apicid-pin) not connected\n");
  1285. notcon = 0;
  1286. }
  1287. irq = pin_2_irq(idx, apic_id, pin);
  1288. /*
  1289. * Skip the timer IRQ if there's a quirk handler
  1290. * installed and if it returns 1:
  1291. */
  1292. if (apic->multi_timer_check &&
  1293. apic->multi_timer_check(apic_id, irq))
  1294. continue;
  1295. desc = irq_to_desc_alloc_node(irq, node);
  1296. if (!desc) {
  1297. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1298. continue;
  1299. }
  1300. cfg = desc->chip_data;
  1301. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1302. /*
  1303. * don't mark it in pin_programmed, so later acpi could
  1304. * set it correctly when irq < 16
  1305. */
  1306. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1307. irq_trigger(idx), irq_polarity(idx));
  1308. }
  1309. if (notcon)
  1310. apic_printk(APIC_VERBOSE,
  1311. " (apicid-pin) not connected\n");
  1312. }
  1313. /*
  1314. * Set up the timer pin, possibly with the 8259A-master behind.
  1315. */
  1316. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1317. int vector)
  1318. {
  1319. struct IO_APIC_route_entry entry;
  1320. if (intr_remapping_enabled)
  1321. return;
  1322. memset(&entry, 0, sizeof(entry));
  1323. /*
  1324. * We use logical delivery to get the timer IRQ
  1325. * to the first CPU.
  1326. */
  1327. entry.dest_mode = apic->irq_dest_mode;
  1328. entry.mask = 0; /* don't mask IRQ for edge */
  1329. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1330. entry.delivery_mode = apic->irq_delivery_mode;
  1331. entry.polarity = 0;
  1332. entry.trigger = 0;
  1333. entry.vector = vector;
  1334. /*
  1335. * The timer IRQ doesn't have to know that behind the
  1336. * scene we may have a 8259A-master in AEOI mode ...
  1337. */
  1338. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1339. /*
  1340. * Add it to the IO-APIC irq-routing table:
  1341. */
  1342. ioapic_write_entry(apic_id, pin, entry);
  1343. }
  1344. __apicdebuginit(void) print_IO_APIC(void)
  1345. {
  1346. int apic, i;
  1347. union IO_APIC_reg_00 reg_00;
  1348. union IO_APIC_reg_01 reg_01;
  1349. union IO_APIC_reg_02 reg_02;
  1350. union IO_APIC_reg_03 reg_03;
  1351. unsigned long flags;
  1352. struct irq_cfg *cfg;
  1353. struct irq_desc *desc;
  1354. unsigned int irq;
  1355. if (apic_verbosity == APIC_QUIET)
  1356. return;
  1357. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1358. for (i = 0; i < nr_ioapics; i++)
  1359. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1360. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1361. /*
  1362. * We are a bit conservative about what we expect. We have to
  1363. * know about every hardware change ASAP.
  1364. */
  1365. printk(KERN_INFO "testing the IO APIC.......................\n");
  1366. for (apic = 0; apic < nr_ioapics; apic++) {
  1367. spin_lock_irqsave(&ioapic_lock, flags);
  1368. reg_00.raw = io_apic_read(apic, 0);
  1369. reg_01.raw = io_apic_read(apic, 1);
  1370. if (reg_01.bits.version >= 0x10)
  1371. reg_02.raw = io_apic_read(apic, 2);
  1372. if (reg_01.bits.version >= 0x20)
  1373. reg_03.raw = io_apic_read(apic, 3);
  1374. spin_unlock_irqrestore(&ioapic_lock, flags);
  1375. printk("\n");
  1376. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1377. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1378. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1379. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1380. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1381. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1382. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1383. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1384. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1385. /*
  1386. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1387. * but the value of reg_02 is read as the previous read register
  1388. * value, so ignore it if reg_02 == reg_01.
  1389. */
  1390. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1391. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1392. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1393. }
  1394. /*
  1395. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1396. * or reg_03, but the value of reg_0[23] is read as the previous read
  1397. * register value, so ignore it if reg_03 == reg_0[12].
  1398. */
  1399. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1400. reg_03.raw != reg_01.raw) {
  1401. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1402. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1403. }
  1404. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1405. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1406. " Stat Dmod Deli Vect: \n");
  1407. for (i = 0; i <= reg_01.bits.entries; i++) {
  1408. struct IO_APIC_route_entry entry;
  1409. entry = ioapic_read_entry(apic, i);
  1410. printk(KERN_DEBUG " %02x %03X ",
  1411. i,
  1412. entry.dest
  1413. );
  1414. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1415. entry.mask,
  1416. entry.trigger,
  1417. entry.irr,
  1418. entry.polarity,
  1419. entry.delivery_status,
  1420. entry.dest_mode,
  1421. entry.delivery_mode,
  1422. entry.vector
  1423. );
  1424. }
  1425. }
  1426. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1427. for_each_irq_desc(irq, desc) {
  1428. struct irq_pin_list *entry;
  1429. cfg = desc->chip_data;
  1430. entry = cfg->irq_2_pin;
  1431. if (!entry)
  1432. continue;
  1433. printk(KERN_DEBUG "IRQ%d ", irq);
  1434. for_each_irq_pin(entry, cfg->irq_2_pin)
  1435. printk("-> %d:%d", entry->apic, entry->pin);
  1436. printk("\n");
  1437. }
  1438. printk(KERN_INFO ".................................... done.\n");
  1439. return;
  1440. }
  1441. __apicdebuginit(void) print_APIC_field(int base)
  1442. {
  1443. int i;
  1444. if (apic_verbosity == APIC_QUIET)
  1445. return;
  1446. printk(KERN_DEBUG);
  1447. for (i = 0; i < 8; i++)
  1448. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1449. printk(KERN_CONT "\n");
  1450. }
  1451. __apicdebuginit(void) print_local_APIC(void *dummy)
  1452. {
  1453. unsigned int i, v, ver, maxlvt;
  1454. u64 icr;
  1455. if (apic_verbosity == APIC_QUIET)
  1456. return;
  1457. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1458. smp_processor_id(), hard_smp_processor_id());
  1459. v = apic_read(APIC_ID);
  1460. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1461. v = apic_read(APIC_LVR);
  1462. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1463. ver = GET_APIC_VERSION(v);
  1464. maxlvt = lapic_get_maxlvt();
  1465. v = apic_read(APIC_TASKPRI);
  1466. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1467. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1468. if (!APIC_XAPIC(ver)) {
  1469. v = apic_read(APIC_ARBPRI);
  1470. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1471. v & APIC_ARBPRI_MASK);
  1472. }
  1473. v = apic_read(APIC_PROCPRI);
  1474. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1475. }
  1476. /*
  1477. * Remote read supported only in the 82489DX and local APIC for
  1478. * Pentium processors.
  1479. */
  1480. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1481. v = apic_read(APIC_RRR);
  1482. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1483. }
  1484. v = apic_read(APIC_LDR);
  1485. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1486. if (!x2apic_enabled()) {
  1487. v = apic_read(APIC_DFR);
  1488. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1489. }
  1490. v = apic_read(APIC_SPIV);
  1491. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1492. printk(KERN_DEBUG "... APIC ISR field:\n");
  1493. print_APIC_field(APIC_ISR);
  1494. printk(KERN_DEBUG "... APIC TMR field:\n");
  1495. print_APIC_field(APIC_TMR);
  1496. printk(KERN_DEBUG "... APIC IRR field:\n");
  1497. print_APIC_field(APIC_IRR);
  1498. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1499. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1500. apic_write(APIC_ESR, 0);
  1501. v = apic_read(APIC_ESR);
  1502. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1503. }
  1504. icr = apic_icr_read();
  1505. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1506. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1507. v = apic_read(APIC_LVTT);
  1508. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1509. if (maxlvt > 3) { /* PC is LVT#4. */
  1510. v = apic_read(APIC_LVTPC);
  1511. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1512. }
  1513. v = apic_read(APIC_LVT0);
  1514. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1515. v = apic_read(APIC_LVT1);
  1516. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1517. if (maxlvt > 2) { /* ERR is LVT#3. */
  1518. v = apic_read(APIC_LVTERR);
  1519. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1520. }
  1521. v = apic_read(APIC_TMICT);
  1522. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1523. v = apic_read(APIC_TMCCT);
  1524. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1525. v = apic_read(APIC_TDCR);
  1526. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1527. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1528. v = apic_read(APIC_EFEAT);
  1529. maxlvt = (v >> 16) & 0xff;
  1530. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1531. v = apic_read(APIC_ECTRL);
  1532. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1533. for (i = 0; i < maxlvt; i++) {
  1534. v = apic_read(APIC_EILVTn(i));
  1535. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1536. }
  1537. }
  1538. printk("\n");
  1539. }
  1540. __apicdebuginit(void) print_all_local_APICs(void)
  1541. {
  1542. int cpu;
  1543. preempt_disable();
  1544. for_each_online_cpu(cpu)
  1545. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1546. preempt_enable();
  1547. }
  1548. __apicdebuginit(void) print_PIC(void)
  1549. {
  1550. unsigned int v;
  1551. unsigned long flags;
  1552. if (apic_verbosity == APIC_QUIET)
  1553. return;
  1554. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1555. spin_lock_irqsave(&i8259A_lock, flags);
  1556. v = inb(0xa1) << 8 | inb(0x21);
  1557. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1558. v = inb(0xa0) << 8 | inb(0x20);
  1559. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1560. outb(0x0b,0xa0);
  1561. outb(0x0b,0x20);
  1562. v = inb(0xa0) << 8 | inb(0x20);
  1563. outb(0x0a,0xa0);
  1564. outb(0x0a,0x20);
  1565. spin_unlock_irqrestore(&i8259A_lock, flags);
  1566. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1567. v = inb(0x4d1) << 8 | inb(0x4d0);
  1568. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1569. }
  1570. __apicdebuginit(int) print_all_ICs(void)
  1571. {
  1572. print_PIC();
  1573. /* don't print out if apic is not there */
  1574. if (!cpu_has_apic || disable_apic)
  1575. return 0;
  1576. print_all_local_APICs();
  1577. print_IO_APIC();
  1578. return 0;
  1579. }
  1580. fs_initcall(print_all_ICs);
  1581. /* Where if anywhere is the i8259 connect in external int mode */
  1582. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1583. void __init enable_IO_APIC(void)
  1584. {
  1585. union IO_APIC_reg_01 reg_01;
  1586. int i8259_apic, i8259_pin;
  1587. int apic;
  1588. unsigned long flags;
  1589. /*
  1590. * The number of IO-APIC IRQ registers (== #pins):
  1591. */
  1592. for (apic = 0; apic < nr_ioapics; apic++) {
  1593. spin_lock_irqsave(&ioapic_lock, flags);
  1594. reg_01.raw = io_apic_read(apic, 1);
  1595. spin_unlock_irqrestore(&ioapic_lock, flags);
  1596. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1597. }
  1598. for(apic = 0; apic < nr_ioapics; apic++) {
  1599. int pin;
  1600. /* See if any of the pins is in ExtINT mode */
  1601. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1602. struct IO_APIC_route_entry entry;
  1603. entry = ioapic_read_entry(apic, pin);
  1604. /* If the interrupt line is enabled and in ExtInt mode
  1605. * I have found the pin where the i8259 is connected.
  1606. */
  1607. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1608. ioapic_i8259.apic = apic;
  1609. ioapic_i8259.pin = pin;
  1610. goto found_i8259;
  1611. }
  1612. }
  1613. }
  1614. found_i8259:
  1615. /* Look to see what if the MP table has reported the ExtINT */
  1616. /* If we could not find the appropriate pin by looking at the ioapic
  1617. * the i8259 probably is not connected the ioapic but give the
  1618. * mptable a chance anyway.
  1619. */
  1620. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1621. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1622. /* Trust the MP table if nothing is setup in the hardware */
  1623. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1624. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1625. ioapic_i8259.pin = i8259_pin;
  1626. ioapic_i8259.apic = i8259_apic;
  1627. }
  1628. /* Complain if the MP table and the hardware disagree */
  1629. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1630. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1631. {
  1632. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1633. }
  1634. /*
  1635. * Do not trust the IO-APIC being empty at bootup
  1636. */
  1637. clear_IO_APIC();
  1638. }
  1639. /*
  1640. * Not an __init, needed by the reboot code
  1641. */
  1642. void disable_IO_APIC(void)
  1643. {
  1644. /*
  1645. * Clear the IO-APIC before rebooting:
  1646. */
  1647. clear_IO_APIC();
  1648. /*
  1649. * If the i8259 is routed through an IOAPIC
  1650. * Put that IOAPIC in virtual wire mode
  1651. * so legacy interrupts can be delivered.
  1652. *
  1653. * With interrupt-remapping, for now we will use virtual wire A mode,
  1654. * as virtual wire B is little complex (need to configure both
  1655. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1656. * As this gets called during crash dump, keep this simple for now.
  1657. */
  1658. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1659. struct IO_APIC_route_entry entry;
  1660. memset(&entry, 0, sizeof(entry));
  1661. entry.mask = 0; /* Enabled */
  1662. entry.trigger = 0; /* Edge */
  1663. entry.irr = 0;
  1664. entry.polarity = 0; /* High */
  1665. entry.delivery_status = 0;
  1666. entry.dest_mode = 0; /* Physical */
  1667. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1668. entry.vector = 0;
  1669. entry.dest = read_apic_id();
  1670. /*
  1671. * Add it to the IO-APIC irq-routing table:
  1672. */
  1673. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1674. }
  1675. /*
  1676. * Use virtual wire A mode when interrupt remapping is enabled.
  1677. */
  1678. if (cpu_has_apic)
  1679. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1680. ioapic_i8259.pin != -1);
  1681. }
  1682. #ifdef CONFIG_X86_32
  1683. /*
  1684. * function to set the IO-APIC physical IDs based on the
  1685. * values stored in the MPC table.
  1686. *
  1687. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1688. */
  1689. static void __init setup_ioapic_ids_from_mpc(void)
  1690. {
  1691. union IO_APIC_reg_00 reg_00;
  1692. physid_mask_t phys_id_present_map;
  1693. int apic_id;
  1694. int i;
  1695. unsigned char old_id;
  1696. unsigned long flags;
  1697. if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
  1698. return;
  1699. /*
  1700. * Don't check I/O APIC IDs for xAPIC systems. They have
  1701. * no meaning without the serial APIC bus.
  1702. */
  1703. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1704. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1705. return;
  1706. /*
  1707. * This is broken; anything with a real cpu count has to
  1708. * circumvent this idiocy regardless.
  1709. */
  1710. phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  1711. /*
  1712. * Set the IOAPIC ID to the value stored in the MPC table.
  1713. */
  1714. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1715. /* Read the register 0 value */
  1716. spin_lock_irqsave(&ioapic_lock, flags);
  1717. reg_00.raw = io_apic_read(apic_id, 0);
  1718. spin_unlock_irqrestore(&ioapic_lock, flags);
  1719. old_id = mp_ioapics[apic_id].apicid;
  1720. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1721. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1722. apic_id, mp_ioapics[apic_id].apicid);
  1723. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1724. reg_00.bits.ID);
  1725. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1726. }
  1727. /*
  1728. * Sanity check, is the ID really free? Every APIC in a
  1729. * system must have a unique ID or we get lots of nice
  1730. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1731. */
  1732. if (apic->check_apicid_used(phys_id_present_map,
  1733. mp_ioapics[apic_id].apicid)) {
  1734. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1735. apic_id, mp_ioapics[apic_id].apicid);
  1736. for (i = 0; i < get_physical_broadcast(); i++)
  1737. if (!physid_isset(i, phys_id_present_map))
  1738. break;
  1739. if (i >= get_physical_broadcast())
  1740. panic("Max APIC ID exceeded!\n");
  1741. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1742. i);
  1743. physid_set(i, phys_id_present_map);
  1744. mp_ioapics[apic_id].apicid = i;
  1745. } else {
  1746. physid_mask_t tmp;
  1747. tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
  1748. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1749. "phys_id_present_map\n",
  1750. mp_ioapics[apic_id].apicid);
  1751. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1752. }
  1753. /*
  1754. * We need to adjust the IRQ routing table
  1755. * if the ID changed.
  1756. */
  1757. if (old_id != mp_ioapics[apic_id].apicid)
  1758. for (i = 0; i < mp_irq_entries; i++)
  1759. if (mp_irqs[i].dstapic == old_id)
  1760. mp_irqs[i].dstapic
  1761. = mp_ioapics[apic_id].apicid;
  1762. /*
  1763. * Read the right value from the MPC table and
  1764. * write it into the ID register.
  1765. */
  1766. apic_printk(APIC_VERBOSE, KERN_INFO
  1767. "...changing IO-APIC physical APIC ID to %d ...",
  1768. mp_ioapics[apic_id].apicid);
  1769. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1770. spin_lock_irqsave(&ioapic_lock, flags);
  1771. io_apic_write(apic_id, 0, reg_00.raw);
  1772. spin_unlock_irqrestore(&ioapic_lock, flags);
  1773. /*
  1774. * Sanity check
  1775. */
  1776. spin_lock_irqsave(&ioapic_lock, flags);
  1777. reg_00.raw = io_apic_read(apic_id, 0);
  1778. spin_unlock_irqrestore(&ioapic_lock, flags);
  1779. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1780. printk("could not set ID!\n");
  1781. else
  1782. apic_printk(APIC_VERBOSE, " ok.\n");
  1783. }
  1784. }
  1785. #endif
  1786. int no_timer_check __initdata;
  1787. static int __init notimercheck(char *s)
  1788. {
  1789. no_timer_check = 1;
  1790. return 1;
  1791. }
  1792. __setup("no_timer_check", notimercheck);
  1793. /*
  1794. * There is a nasty bug in some older SMP boards, their mptable lies
  1795. * about the timer IRQ. We do the following to work around the situation:
  1796. *
  1797. * - timer IRQ defaults to IO-APIC IRQ
  1798. * - if this function detects that timer IRQs are defunct, then we fall
  1799. * back to ISA timer IRQs
  1800. */
  1801. static int __init timer_irq_works(void)
  1802. {
  1803. unsigned long t1 = jiffies;
  1804. unsigned long flags;
  1805. if (no_timer_check)
  1806. return 1;
  1807. local_save_flags(flags);
  1808. local_irq_enable();
  1809. /* Let ten ticks pass... */
  1810. mdelay((10 * 1000) / HZ);
  1811. local_irq_restore(flags);
  1812. /*
  1813. * Expect a few ticks at least, to be sure some possible
  1814. * glue logic does not lock up after one or two first
  1815. * ticks in a non-ExtINT mode. Also the local APIC
  1816. * might have cached one ExtINT interrupt. Finally, at
  1817. * least one tick may be lost due to delays.
  1818. */
  1819. /* jiffies wrap? */
  1820. if (time_after(jiffies, t1 + 4))
  1821. return 1;
  1822. return 0;
  1823. }
  1824. /*
  1825. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1826. * number of pending IRQ events unhandled. These cases are very rare,
  1827. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1828. * better to do it this way as thus we do not have to be aware of
  1829. * 'pending' interrupts in the IRQ path, except at this point.
  1830. */
  1831. /*
  1832. * Edge triggered needs to resend any interrupt
  1833. * that was delayed but this is now handled in the device
  1834. * independent code.
  1835. */
  1836. /*
  1837. * Starting up a edge-triggered IO-APIC interrupt is
  1838. * nasty - we need to make sure that we get the edge.
  1839. * If it is already asserted for some reason, we need
  1840. * return 1 to indicate that is was pending.
  1841. *
  1842. * This is not complete - we should be able to fake
  1843. * an edge even if it isn't on the 8259A...
  1844. */
  1845. static unsigned int startup_ioapic_irq(unsigned int irq)
  1846. {
  1847. int was_pending = 0;
  1848. unsigned long flags;
  1849. struct irq_cfg *cfg;
  1850. spin_lock_irqsave(&ioapic_lock, flags);
  1851. if (irq < NR_IRQS_LEGACY) {
  1852. disable_8259A_irq(irq);
  1853. if (i8259A_irq_pending(irq))
  1854. was_pending = 1;
  1855. }
  1856. cfg = irq_cfg(irq);
  1857. __unmask_IO_APIC_irq(cfg);
  1858. spin_unlock_irqrestore(&ioapic_lock, flags);
  1859. return was_pending;
  1860. }
  1861. static int ioapic_retrigger_irq(unsigned int irq)
  1862. {
  1863. struct irq_cfg *cfg = irq_cfg(irq);
  1864. unsigned long flags;
  1865. spin_lock_irqsave(&vector_lock, flags);
  1866. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1867. spin_unlock_irqrestore(&vector_lock, flags);
  1868. return 1;
  1869. }
  1870. /*
  1871. * Level and edge triggered IO-APIC interrupts need different handling,
  1872. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1873. * handled with the level-triggered descriptor, but that one has slightly
  1874. * more overhead. Level-triggered interrupts cannot be handled with the
  1875. * edge-triggered handler, without risking IRQ storms and other ugly
  1876. * races.
  1877. */
  1878. #ifdef CONFIG_SMP
  1879. static void send_cleanup_vector(struct irq_cfg *cfg)
  1880. {
  1881. cpumask_var_t cleanup_mask;
  1882. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1883. unsigned int i;
  1884. cfg->move_cleanup_count = 0;
  1885. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1886. cfg->move_cleanup_count++;
  1887. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1888. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1889. } else {
  1890. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1891. cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
  1892. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1893. free_cpumask_var(cleanup_mask);
  1894. }
  1895. cfg->move_in_progress = 0;
  1896. }
  1897. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1898. {
  1899. int apic, pin;
  1900. struct irq_pin_list *entry;
  1901. u8 vector = cfg->vector;
  1902. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1903. unsigned int reg;
  1904. apic = entry->apic;
  1905. pin = entry->pin;
  1906. /*
  1907. * With interrupt-remapping, destination information comes
  1908. * from interrupt-remapping table entry.
  1909. */
  1910. if (!irq_remapped(irq))
  1911. io_apic_write(apic, 0x11 + pin*2, dest);
  1912. reg = io_apic_read(apic, 0x10 + pin*2);
  1913. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1914. reg |= vector;
  1915. io_apic_modify(apic, 0x10 + pin*2, reg);
  1916. }
  1917. }
  1918. static int
  1919. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
  1920. /*
  1921. * Either sets desc->affinity to a valid value, and returns
  1922. * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
  1923. * leaves desc->affinity untouched.
  1924. */
  1925. static unsigned int
  1926. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
  1927. {
  1928. struct irq_cfg *cfg;
  1929. unsigned int irq;
  1930. if (!cpumask_intersects(mask, cpu_online_mask))
  1931. return BAD_APICID;
  1932. irq = desc->irq;
  1933. cfg = desc->chip_data;
  1934. if (assign_irq_vector(irq, cfg, mask))
  1935. return BAD_APICID;
  1936. cpumask_copy(desc->affinity, mask);
  1937. return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  1938. }
  1939. static int
  1940. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1941. {
  1942. struct irq_cfg *cfg;
  1943. unsigned long flags;
  1944. unsigned int dest;
  1945. unsigned int irq;
  1946. int ret = -1;
  1947. irq = desc->irq;
  1948. cfg = desc->chip_data;
  1949. spin_lock_irqsave(&ioapic_lock, flags);
  1950. dest = set_desc_affinity(desc, mask);
  1951. if (dest != BAD_APICID) {
  1952. /* Only the high 8 bits are valid. */
  1953. dest = SET_APIC_LOGICAL_ID(dest);
  1954. __target_IO_APIC_irq(irq, dest, cfg);
  1955. ret = 0;
  1956. }
  1957. spin_unlock_irqrestore(&ioapic_lock, flags);
  1958. return ret;
  1959. }
  1960. static int
  1961. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  1962. {
  1963. struct irq_desc *desc;
  1964. desc = irq_to_desc(irq);
  1965. return set_ioapic_affinity_irq_desc(desc, mask);
  1966. }
  1967. #ifdef CONFIG_INTR_REMAP
  1968. /*
  1969. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1970. *
  1971. * For both level and edge triggered, irq migration is a simple atomic
  1972. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1973. *
  1974. * For level triggered, we eliminate the io-apic RTE modification (with the
  1975. * updated vector information), by using a virtual vector (io-apic pin number).
  1976. * Real vector that is used for interrupting cpu will be coming from
  1977. * the interrupt-remapping table entry.
  1978. */
  1979. static int
  1980. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1981. {
  1982. struct irq_cfg *cfg;
  1983. struct irte irte;
  1984. unsigned int dest;
  1985. unsigned int irq;
  1986. int ret = -1;
  1987. if (!cpumask_intersects(mask, cpu_online_mask))
  1988. return ret;
  1989. irq = desc->irq;
  1990. if (get_irte(irq, &irte))
  1991. return ret;
  1992. cfg = desc->chip_data;
  1993. if (assign_irq_vector(irq, cfg, mask))
  1994. return ret;
  1995. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1996. irte.vector = cfg->vector;
  1997. irte.dest_id = IRTE_DEST(dest);
  1998. /*
  1999. * Modified the IRTE and flushes the Interrupt entry cache.
  2000. */
  2001. modify_irte(irq, &irte);
  2002. if (cfg->move_in_progress)
  2003. send_cleanup_vector(cfg);
  2004. cpumask_copy(desc->affinity, mask);
  2005. return 0;
  2006. }
  2007. /*
  2008. * Migrates the IRQ destination in the process context.
  2009. */
  2010. static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2011. const struct cpumask *mask)
  2012. {
  2013. return migrate_ioapic_irq_desc(desc, mask);
  2014. }
  2015. static int set_ir_ioapic_affinity_irq(unsigned int irq,
  2016. const struct cpumask *mask)
  2017. {
  2018. struct irq_desc *desc = irq_to_desc(irq);
  2019. return set_ir_ioapic_affinity_irq_desc(desc, mask);
  2020. }
  2021. #else
  2022. static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2023. const struct cpumask *mask)
  2024. {
  2025. return 0;
  2026. }
  2027. #endif
  2028. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2029. {
  2030. unsigned vector, me;
  2031. ack_APIC_irq();
  2032. exit_idle();
  2033. irq_enter();
  2034. me = smp_processor_id();
  2035. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2036. unsigned int irq;
  2037. unsigned int irr;
  2038. struct irq_desc *desc;
  2039. struct irq_cfg *cfg;
  2040. irq = __get_cpu_var(vector_irq)[vector];
  2041. if (irq == -1)
  2042. continue;
  2043. desc = irq_to_desc(irq);
  2044. if (!desc)
  2045. continue;
  2046. cfg = irq_cfg(irq);
  2047. spin_lock(&desc->lock);
  2048. if (!cfg->move_cleanup_count)
  2049. goto unlock;
  2050. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2051. goto unlock;
  2052. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2053. /*
  2054. * Check if the vector that needs to be cleanedup is
  2055. * registered at the cpu's IRR. If so, then this is not
  2056. * the best time to clean it up. Lets clean it up in the
  2057. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2058. * to myself.
  2059. */
  2060. if (irr & (1 << (vector % 32))) {
  2061. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2062. goto unlock;
  2063. }
  2064. __get_cpu_var(vector_irq)[vector] = -1;
  2065. cfg->move_cleanup_count--;
  2066. unlock:
  2067. spin_unlock(&desc->lock);
  2068. }
  2069. irq_exit();
  2070. }
  2071. static void irq_complete_move(struct irq_desc **descp)
  2072. {
  2073. struct irq_desc *desc = *descp;
  2074. struct irq_cfg *cfg = desc->chip_data;
  2075. unsigned vector, me;
  2076. if (likely(!cfg->move_in_progress))
  2077. return;
  2078. vector = ~get_irq_regs()->orig_ax;
  2079. me = smp_processor_id();
  2080. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2081. send_cleanup_vector(cfg);
  2082. }
  2083. #else
  2084. static inline void irq_complete_move(struct irq_desc **descp) {}
  2085. #endif
  2086. static void ack_apic_edge(unsigned int irq)
  2087. {
  2088. struct irq_desc *desc = irq_to_desc(irq);
  2089. irq_complete_move(&desc);
  2090. move_native_irq(irq);
  2091. ack_APIC_irq();
  2092. }
  2093. atomic_t irq_mis_count;
  2094. static void ack_apic_level(unsigned int irq)
  2095. {
  2096. struct irq_desc *desc = irq_to_desc(irq);
  2097. unsigned long v;
  2098. int i;
  2099. struct irq_cfg *cfg;
  2100. int do_unmask_irq = 0;
  2101. irq_complete_move(&desc);
  2102. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2103. /* If we are moving the irq we need to mask it */
  2104. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2105. do_unmask_irq = 1;
  2106. mask_IO_APIC_irq_desc(desc);
  2107. }
  2108. #endif
  2109. /*
  2110. * It appears there is an erratum which affects at least version 0x11
  2111. * of I/O APIC (that's the 82093AA and cores integrated into various
  2112. * chipsets). Under certain conditions a level-triggered interrupt is
  2113. * erroneously delivered as edge-triggered one but the respective IRR
  2114. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2115. * message but it will never arrive and further interrupts are blocked
  2116. * from the source. The exact reason is so far unknown, but the
  2117. * phenomenon was observed when two consecutive interrupt requests
  2118. * from a given source get delivered to the same CPU and the source is
  2119. * temporarily disabled in between.
  2120. *
  2121. * A workaround is to simulate an EOI message manually. We achieve it
  2122. * by setting the trigger mode to edge and then to level when the edge
  2123. * trigger mode gets detected in the TMR of a local APIC for a
  2124. * level-triggered interrupt. We mask the source for the time of the
  2125. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2126. * The idea is from Manfred Spraul. --macro
  2127. */
  2128. cfg = desc->chip_data;
  2129. i = cfg->vector;
  2130. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2131. /*
  2132. * We must acknowledge the irq before we move it or the acknowledge will
  2133. * not propagate properly.
  2134. */
  2135. ack_APIC_irq();
  2136. /* Now we can move and renable the irq */
  2137. if (unlikely(do_unmask_irq)) {
  2138. /* Only migrate the irq if the ack has been received.
  2139. *
  2140. * On rare occasions the broadcast level triggered ack gets
  2141. * delayed going to ioapics, and if we reprogram the
  2142. * vector while Remote IRR is still set the irq will never
  2143. * fire again.
  2144. *
  2145. * To prevent this scenario we read the Remote IRR bit
  2146. * of the ioapic. This has two effects.
  2147. * - On any sane system the read of the ioapic will
  2148. * flush writes (and acks) going to the ioapic from
  2149. * this cpu.
  2150. * - We get to see if the ACK has actually been delivered.
  2151. *
  2152. * Based on failed experiments of reprogramming the
  2153. * ioapic entry from outside of irq context starting
  2154. * with masking the ioapic entry and then polling until
  2155. * Remote IRR was clear before reprogramming the
  2156. * ioapic I don't trust the Remote IRR bit to be
  2157. * completey accurate.
  2158. *
  2159. * However there appears to be no other way to plug
  2160. * this race, so if the Remote IRR bit is not
  2161. * accurate and is causing problems then it is a hardware bug
  2162. * and you can go talk to the chipset vendor about it.
  2163. */
  2164. cfg = desc->chip_data;
  2165. if (!io_apic_level_ack_pending(cfg))
  2166. move_masked_irq(irq);
  2167. unmask_IO_APIC_irq_desc(desc);
  2168. }
  2169. /* Tail end of version 0x11 I/O APIC bug workaround */
  2170. if (!(v & (1 << (i & 0x1f)))) {
  2171. atomic_inc(&irq_mis_count);
  2172. spin_lock(&ioapic_lock);
  2173. __mask_and_edge_IO_APIC_irq(cfg);
  2174. __unmask_and_level_IO_APIC_irq(cfg);
  2175. spin_unlock(&ioapic_lock);
  2176. }
  2177. }
  2178. #ifdef CONFIG_INTR_REMAP
  2179. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2180. {
  2181. struct irq_pin_list *entry;
  2182. for_each_irq_pin(entry, cfg->irq_2_pin)
  2183. io_apic_eoi(entry->apic, entry->pin);
  2184. }
  2185. static void
  2186. eoi_ioapic_irq(struct irq_desc *desc)
  2187. {
  2188. struct irq_cfg *cfg;
  2189. unsigned long flags;
  2190. unsigned int irq;
  2191. irq = desc->irq;
  2192. cfg = desc->chip_data;
  2193. spin_lock_irqsave(&ioapic_lock, flags);
  2194. __eoi_ioapic_irq(irq, cfg);
  2195. spin_unlock_irqrestore(&ioapic_lock, flags);
  2196. }
  2197. static void ir_ack_apic_edge(unsigned int irq)
  2198. {
  2199. ack_APIC_irq();
  2200. }
  2201. static void ir_ack_apic_level(unsigned int irq)
  2202. {
  2203. struct irq_desc *desc = irq_to_desc(irq);
  2204. ack_APIC_irq();
  2205. eoi_ioapic_irq(desc);
  2206. }
  2207. #endif /* CONFIG_INTR_REMAP */
  2208. static struct irq_chip ioapic_chip __read_mostly = {
  2209. .name = "IO-APIC",
  2210. .startup = startup_ioapic_irq,
  2211. .mask = mask_IO_APIC_irq,
  2212. .unmask = unmask_IO_APIC_irq,
  2213. .ack = ack_apic_edge,
  2214. .eoi = ack_apic_level,
  2215. #ifdef CONFIG_SMP
  2216. .set_affinity = set_ioapic_affinity_irq,
  2217. #endif
  2218. .retrigger = ioapic_retrigger_irq,
  2219. };
  2220. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2221. .name = "IR-IO-APIC",
  2222. .startup = startup_ioapic_irq,
  2223. .mask = mask_IO_APIC_irq,
  2224. .unmask = unmask_IO_APIC_irq,
  2225. #ifdef CONFIG_INTR_REMAP
  2226. .ack = ir_ack_apic_edge,
  2227. .eoi = ir_ack_apic_level,
  2228. #ifdef CONFIG_SMP
  2229. .set_affinity = set_ir_ioapic_affinity_irq,
  2230. #endif
  2231. #endif
  2232. .retrigger = ioapic_retrigger_irq,
  2233. };
  2234. static inline void init_IO_APIC_traps(void)
  2235. {
  2236. int irq;
  2237. struct irq_desc *desc;
  2238. struct irq_cfg *cfg;
  2239. /*
  2240. * NOTE! The local APIC isn't very good at handling
  2241. * multiple interrupts at the same interrupt level.
  2242. * As the interrupt level is determined by taking the
  2243. * vector number and shifting that right by 4, we
  2244. * want to spread these out a bit so that they don't
  2245. * all fall in the same interrupt level.
  2246. *
  2247. * Also, we've got to be careful not to trash gate
  2248. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2249. */
  2250. for_each_irq_desc(irq, desc) {
  2251. cfg = desc->chip_data;
  2252. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2253. /*
  2254. * Hmm.. We don't have an entry for this,
  2255. * so default to an old-fashioned 8259
  2256. * interrupt if we can..
  2257. */
  2258. if (irq < NR_IRQS_LEGACY)
  2259. make_8259A_irq(irq);
  2260. else
  2261. /* Strange. Oh, well.. */
  2262. desc->chip = &no_irq_chip;
  2263. }
  2264. }
  2265. }
  2266. /*
  2267. * The local APIC irq-chip implementation:
  2268. */
  2269. static void mask_lapic_irq(unsigned int irq)
  2270. {
  2271. unsigned long v;
  2272. v = apic_read(APIC_LVT0);
  2273. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2274. }
  2275. static void unmask_lapic_irq(unsigned int irq)
  2276. {
  2277. unsigned long v;
  2278. v = apic_read(APIC_LVT0);
  2279. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2280. }
  2281. static void ack_lapic_irq(unsigned int irq)
  2282. {
  2283. ack_APIC_irq();
  2284. }
  2285. static struct irq_chip lapic_chip __read_mostly = {
  2286. .name = "local-APIC",
  2287. .mask = mask_lapic_irq,
  2288. .unmask = unmask_lapic_irq,
  2289. .ack = ack_lapic_irq,
  2290. };
  2291. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2292. {
  2293. desc->status &= ~IRQ_LEVEL;
  2294. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2295. "edge");
  2296. }
  2297. static void __init setup_nmi(void)
  2298. {
  2299. /*
  2300. * Dirty trick to enable the NMI watchdog ...
  2301. * We put the 8259A master into AEOI mode and
  2302. * unmask on all local APICs LVT0 as NMI.
  2303. *
  2304. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2305. * is from Maciej W. Rozycki - so we do not have to EOI from
  2306. * the NMI handler or the timer interrupt.
  2307. */
  2308. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2309. enable_NMI_through_LVT0();
  2310. apic_printk(APIC_VERBOSE, " done.\n");
  2311. }
  2312. /*
  2313. * This looks a bit hackish but it's about the only one way of sending
  2314. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2315. * not support the ExtINT mode, unfortunately. We need to send these
  2316. * cycles as some i82489DX-based boards have glue logic that keeps the
  2317. * 8259A interrupt line asserted until INTA. --macro
  2318. */
  2319. static inline void __init unlock_ExtINT_logic(void)
  2320. {
  2321. int apic, pin, i;
  2322. struct IO_APIC_route_entry entry0, entry1;
  2323. unsigned char save_control, save_freq_select;
  2324. pin = find_isa_irq_pin(8, mp_INT);
  2325. if (pin == -1) {
  2326. WARN_ON_ONCE(1);
  2327. return;
  2328. }
  2329. apic = find_isa_irq_apic(8, mp_INT);
  2330. if (apic == -1) {
  2331. WARN_ON_ONCE(1);
  2332. return;
  2333. }
  2334. entry0 = ioapic_read_entry(apic, pin);
  2335. clear_IO_APIC_pin(apic, pin);
  2336. memset(&entry1, 0, sizeof(entry1));
  2337. entry1.dest_mode = 0; /* physical delivery */
  2338. entry1.mask = 0; /* unmask IRQ now */
  2339. entry1.dest = hard_smp_processor_id();
  2340. entry1.delivery_mode = dest_ExtINT;
  2341. entry1.polarity = entry0.polarity;
  2342. entry1.trigger = 0;
  2343. entry1.vector = 0;
  2344. ioapic_write_entry(apic, pin, entry1);
  2345. save_control = CMOS_READ(RTC_CONTROL);
  2346. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2347. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2348. RTC_FREQ_SELECT);
  2349. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2350. i = 100;
  2351. while (i-- > 0) {
  2352. mdelay(10);
  2353. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2354. i -= 10;
  2355. }
  2356. CMOS_WRITE(save_control, RTC_CONTROL);
  2357. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2358. clear_IO_APIC_pin(apic, pin);
  2359. ioapic_write_entry(apic, pin, entry0);
  2360. }
  2361. static int disable_timer_pin_1 __initdata;
  2362. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2363. static int __init disable_timer_pin_setup(char *arg)
  2364. {
  2365. disable_timer_pin_1 = 1;
  2366. return 0;
  2367. }
  2368. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2369. int timer_through_8259 __initdata;
  2370. /*
  2371. * This code may look a bit paranoid, but it's supposed to cooperate with
  2372. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2373. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2374. * fanatically on his truly buggy board.
  2375. *
  2376. * FIXME: really need to revamp this for all platforms.
  2377. */
  2378. static inline void __init check_timer(void)
  2379. {
  2380. struct irq_desc *desc = irq_to_desc(0);
  2381. struct irq_cfg *cfg = desc->chip_data;
  2382. int node = cpu_to_node(boot_cpu_id);
  2383. int apic1, pin1, apic2, pin2;
  2384. unsigned long flags;
  2385. int no_pin1 = 0;
  2386. local_irq_save(flags);
  2387. /*
  2388. * get/set the timer IRQ vector:
  2389. */
  2390. disable_8259A_irq(0);
  2391. assign_irq_vector(0, cfg, apic->target_cpus());
  2392. /*
  2393. * As IRQ0 is to be enabled in the 8259A, the virtual
  2394. * wire has to be disabled in the local APIC. Also
  2395. * timer interrupts need to be acknowledged manually in
  2396. * the 8259A for the i82489DX when using the NMI
  2397. * watchdog as that APIC treats NMIs as level-triggered.
  2398. * The AEOI mode will finish them in the 8259A
  2399. * automatically.
  2400. */
  2401. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2402. init_8259A(1);
  2403. #ifdef CONFIG_X86_32
  2404. {
  2405. unsigned int ver;
  2406. ver = apic_read(APIC_LVR);
  2407. ver = GET_APIC_VERSION(ver);
  2408. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2409. }
  2410. #endif
  2411. pin1 = find_isa_irq_pin(0, mp_INT);
  2412. apic1 = find_isa_irq_apic(0, mp_INT);
  2413. pin2 = ioapic_i8259.pin;
  2414. apic2 = ioapic_i8259.apic;
  2415. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2416. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2417. cfg->vector, apic1, pin1, apic2, pin2);
  2418. /*
  2419. * Some BIOS writers are clueless and report the ExtINTA
  2420. * I/O APIC input from the cascaded 8259A as the timer
  2421. * interrupt input. So just in case, if only one pin
  2422. * was found above, try it both directly and through the
  2423. * 8259A.
  2424. */
  2425. if (pin1 == -1) {
  2426. if (intr_remapping_enabled)
  2427. panic("BIOS bug: timer not connected to IO-APIC");
  2428. pin1 = pin2;
  2429. apic1 = apic2;
  2430. no_pin1 = 1;
  2431. } else if (pin2 == -1) {
  2432. pin2 = pin1;
  2433. apic2 = apic1;
  2434. }
  2435. if (pin1 != -1) {
  2436. /*
  2437. * Ok, does IRQ0 through the IOAPIC work?
  2438. */
  2439. if (no_pin1) {
  2440. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2441. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2442. } else {
  2443. /* for edge trigger, setup_IO_APIC_irq already
  2444. * leave it unmasked.
  2445. * so only need to unmask if it is level-trigger
  2446. * do we really have level trigger timer?
  2447. */
  2448. int idx;
  2449. idx = find_irq_entry(apic1, pin1, mp_INT);
  2450. if (idx != -1 && irq_trigger(idx))
  2451. unmask_IO_APIC_irq_desc(desc);
  2452. }
  2453. if (timer_irq_works()) {
  2454. if (nmi_watchdog == NMI_IO_APIC) {
  2455. setup_nmi();
  2456. enable_8259A_irq(0);
  2457. }
  2458. if (disable_timer_pin_1 > 0)
  2459. clear_IO_APIC_pin(0, pin1);
  2460. goto out;
  2461. }
  2462. if (intr_remapping_enabled)
  2463. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2464. local_irq_disable();
  2465. clear_IO_APIC_pin(apic1, pin1);
  2466. if (!no_pin1)
  2467. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2468. "8254 timer not connected to IO-APIC\n");
  2469. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2470. "(IRQ0) through the 8259A ...\n");
  2471. apic_printk(APIC_QUIET, KERN_INFO
  2472. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2473. /*
  2474. * legacy devices should be connected to IO APIC #0
  2475. */
  2476. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2477. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2478. enable_8259A_irq(0);
  2479. if (timer_irq_works()) {
  2480. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2481. timer_through_8259 = 1;
  2482. if (nmi_watchdog == NMI_IO_APIC) {
  2483. disable_8259A_irq(0);
  2484. setup_nmi();
  2485. enable_8259A_irq(0);
  2486. }
  2487. goto out;
  2488. }
  2489. /*
  2490. * Cleanup, just in case ...
  2491. */
  2492. local_irq_disable();
  2493. disable_8259A_irq(0);
  2494. clear_IO_APIC_pin(apic2, pin2);
  2495. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2496. }
  2497. if (nmi_watchdog == NMI_IO_APIC) {
  2498. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2499. "through the IO-APIC - disabling NMI Watchdog!\n");
  2500. nmi_watchdog = NMI_NONE;
  2501. }
  2502. #ifdef CONFIG_X86_32
  2503. timer_ack = 0;
  2504. #endif
  2505. apic_printk(APIC_QUIET, KERN_INFO
  2506. "...trying to set up timer as Virtual Wire IRQ...\n");
  2507. lapic_register_intr(0, desc);
  2508. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2509. enable_8259A_irq(0);
  2510. if (timer_irq_works()) {
  2511. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2512. goto out;
  2513. }
  2514. local_irq_disable();
  2515. disable_8259A_irq(0);
  2516. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2517. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2518. apic_printk(APIC_QUIET, KERN_INFO
  2519. "...trying to set up timer as ExtINT IRQ...\n");
  2520. init_8259A(0);
  2521. make_8259A_irq(0);
  2522. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2523. unlock_ExtINT_logic();
  2524. if (timer_irq_works()) {
  2525. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2526. goto out;
  2527. }
  2528. local_irq_disable();
  2529. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2530. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2531. "report. Then try booting with the 'noapic' option.\n");
  2532. out:
  2533. local_irq_restore(flags);
  2534. }
  2535. /*
  2536. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2537. * to devices. However there may be an I/O APIC pin available for
  2538. * this interrupt regardless. The pin may be left unconnected, but
  2539. * typically it will be reused as an ExtINT cascade interrupt for
  2540. * the master 8259A. In the MPS case such a pin will normally be
  2541. * reported as an ExtINT interrupt in the MP table. With ACPI
  2542. * there is no provision for ExtINT interrupts, and in the absence
  2543. * of an override it would be treated as an ordinary ISA I/O APIC
  2544. * interrupt, that is edge-triggered and unmasked by default. We
  2545. * used to do this, but it caused problems on some systems because
  2546. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2547. * the same ExtINT cascade interrupt to drive the local APIC of the
  2548. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2549. * the I/O APIC in all cases now. No actual device should request
  2550. * it anyway. --macro
  2551. */
  2552. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  2553. void __init setup_IO_APIC(void)
  2554. {
  2555. /*
  2556. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2557. */
  2558. io_apic_irqs = ~PIC_IRQS;
  2559. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2560. /*
  2561. * Set up IO-APIC IRQ routing.
  2562. */
  2563. #ifdef CONFIG_X86_32
  2564. if (!acpi_ioapic)
  2565. setup_ioapic_ids_from_mpc();
  2566. #endif
  2567. sync_Arb_IDs();
  2568. setup_IO_APIC_irqs();
  2569. init_IO_APIC_traps();
  2570. check_timer();
  2571. }
  2572. /*
  2573. * Called after all the initialization is done. If we didnt find any
  2574. * APIC bugs then we can allow the modify fast path
  2575. */
  2576. static int __init io_apic_bug_finalize(void)
  2577. {
  2578. if (sis_apic_bug == -1)
  2579. sis_apic_bug = 0;
  2580. return 0;
  2581. }
  2582. late_initcall(io_apic_bug_finalize);
  2583. struct sysfs_ioapic_data {
  2584. struct sys_device dev;
  2585. struct IO_APIC_route_entry entry[0];
  2586. };
  2587. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2588. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2589. {
  2590. struct IO_APIC_route_entry *entry;
  2591. struct sysfs_ioapic_data *data;
  2592. int i;
  2593. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2594. entry = data->entry;
  2595. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2596. *entry = ioapic_read_entry(dev->id, i);
  2597. return 0;
  2598. }
  2599. static int ioapic_resume(struct sys_device *dev)
  2600. {
  2601. struct IO_APIC_route_entry *entry;
  2602. struct sysfs_ioapic_data *data;
  2603. unsigned long flags;
  2604. union IO_APIC_reg_00 reg_00;
  2605. int i;
  2606. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2607. entry = data->entry;
  2608. spin_lock_irqsave(&ioapic_lock, flags);
  2609. reg_00.raw = io_apic_read(dev->id, 0);
  2610. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2611. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2612. io_apic_write(dev->id, 0, reg_00.raw);
  2613. }
  2614. spin_unlock_irqrestore(&ioapic_lock, flags);
  2615. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2616. ioapic_write_entry(dev->id, i, entry[i]);
  2617. return 0;
  2618. }
  2619. static struct sysdev_class ioapic_sysdev_class = {
  2620. .name = "ioapic",
  2621. .suspend = ioapic_suspend,
  2622. .resume = ioapic_resume,
  2623. };
  2624. static int __init ioapic_init_sysfs(void)
  2625. {
  2626. struct sys_device * dev;
  2627. int i, size, error;
  2628. error = sysdev_class_register(&ioapic_sysdev_class);
  2629. if (error)
  2630. return error;
  2631. for (i = 0; i < nr_ioapics; i++ ) {
  2632. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2633. * sizeof(struct IO_APIC_route_entry);
  2634. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2635. if (!mp_ioapic_data[i]) {
  2636. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2637. continue;
  2638. }
  2639. dev = &mp_ioapic_data[i]->dev;
  2640. dev->id = i;
  2641. dev->cls = &ioapic_sysdev_class;
  2642. error = sysdev_register(dev);
  2643. if (error) {
  2644. kfree(mp_ioapic_data[i]);
  2645. mp_ioapic_data[i] = NULL;
  2646. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2647. continue;
  2648. }
  2649. }
  2650. return 0;
  2651. }
  2652. device_initcall(ioapic_init_sysfs);
  2653. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  2654. /*
  2655. * Dynamic irq allocate and deallocation
  2656. */
  2657. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2658. {
  2659. /* Allocate an unused irq */
  2660. unsigned int irq;
  2661. unsigned int new;
  2662. unsigned long flags;
  2663. struct irq_cfg *cfg_new = NULL;
  2664. struct irq_desc *desc_new = NULL;
  2665. irq = 0;
  2666. if (irq_want < nr_irqs_gsi)
  2667. irq_want = nr_irqs_gsi;
  2668. spin_lock_irqsave(&vector_lock, flags);
  2669. for (new = irq_want; new < nr_irqs; new++) {
  2670. desc_new = irq_to_desc_alloc_node(new, node);
  2671. if (!desc_new) {
  2672. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2673. continue;
  2674. }
  2675. cfg_new = desc_new->chip_data;
  2676. if (cfg_new->vector != 0)
  2677. continue;
  2678. desc_new = move_irq_desc(desc_new, node);
  2679. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2680. irq = new;
  2681. break;
  2682. }
  2683. spin_unlock_irqrestore(&vector_lock, flags);
  2684. if (irq > 0) {
  2685. dynamic_irq_init(irq);
  2686. /* restore it, in case dynamic_irq_init clear it */
  2687. if (desc_new)
  2688. desc_new->chip_data = cfg_new;
  2689. }
  2690. return irq;
  2691. }
  2692. int create_irq(void)
  2693. {
  2694. int node = cpu_to_node(boot_cpu_id);
  2695. unsigned int irq_want;
  2696. int irq;
  2697. irq_want = nr_irqs_gsi;
  2698. irq = create_irq_nr(irq_want, node);
  2699. if (irq == 0)
  2700. irq = -1;
  2701. return irq;
  2702. }
  2703. void destroy_irq(unsigned int irq)
  2704. {
  2705. unsigned long flags;
  2706. struct irq_cfg *cfg;
  2707. struct irq_desc *desc;
  2708. /* store it, in case dynamic_irq_cleanup clear it */
  2709. desc = irq_to_desc(irq);
  2710. cfg = desc->chip_data;
  2711. dynamic_irq_cleanup(irq);
  2712. /* connect back irq_cfg */
  2713. desc->chip_data = cfg;
  2714. free_irte(irq);
  2715. spin_lock_irqsave(&vector_lock, flags);
  2716. __clear_irq_vector(irq, cfg);
  2717. spin_unlock_irqrestore(&vector_lock, flags);
  2718. }
  2719. /*
  2720. * MSI message composition
  2721. */
  2722. #ifdef CONFIG_PCI_MSI
  2723. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2724. {
  2725. struct irq_cfg *cfg;
  2726. int err;
  2727. unsigned dest;
  2728. if (disable_apic)
  2729. return -ENXIO;
  2730. cfg = irq_cfg(irq);
  2731. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2732. if (err)
  2733. return err;
  2734. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2735. if (irq_remapped(irq)) {
  2736. struct irte irte;
  2737. int ir_index;
  2738. u16 sub_handle;
  2739. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2740. BUG_ON(ir_index == -1);
  2741. memset (&irte, 0, sizeof(irte));
  2742. irte.present = 1;
  2743. irte.dst_mode = apic->irq_dest_mode;
  2744. irte.trigger_mode = 0; /* edge */
  2745. irte.dlvry_mode = apic->irq_delivery_mode;
  2746. irte.vector = cfg->vector;
  2747. irte.dest_id = IRTE_DEST(dest);
  2748. /* Set source-id of interrupt request */
  2749. set_msi_sid(&irte, pdev);
  2750. modify_irte(irq, &irte);
  2751. msg->address_hi = MSI_ADDR_BASE_HI;
  2752. msg->data = sub_handle;
  2753. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2754. MSI_ADDR_IR_SHV |
  2755. MSI_ADDR_IR_INDEX1(ir_index) |
  2756. MSI_ADDR_IR_INDEX2(ir_index);
  2757. } else {
  2758. if (x2apic_enabled())
  2759. msg->address_hi = MSI_ADDR_BASE_HI |
  2760. MSI_ADDR_EXT_DEST_ID(dest);
  2761. else
  2762. msg->address_hi = MSI_ADDR_BASE_HI;
  2763. msg->address_lo =
  2764. MSI_ADDR_BASE_LO |
  2765. ((apic->irq_dest_mode == 0) ?
  2766. MSI_ADDR_DEST_MODE_PHYSICAL:
  2767. MSI_ADDR_DEST_MODE_LOGICAL) |
  2768. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2769. MSI_ADDR_REDIRECTION_CPU:
  2770. MSI_ADDR_REDIRECTION_LOWPRI) |
  2771. MSI_ADDR_DEST_ID(dest);
  2772. msg->data =
  2773. MSI_DATA_TRIGGER_EDGE |
  2774. MSI_DATA_LEVEL_ASSERT |
  2775. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2776. MSI_DATA_DELIVERY_FIXED:
  2777. MSI_DATA_DELIVERY_LOWPRI) |
  2778. MSI_DATA_VECTOR(cfg->vector);
  2779. }
  2780. return err;
  2781. }
  2782. #ifdef CONFIG_SMP
  2783. static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2784. {
  2785. struct irq_desc *desc = irq_to_desc(irq);
  2786. struct irq_cfg *cfg;
  2787. struct msi_msg msg;
  2788. unsigned int dest;
  2789. dest = set_desc_affinity(desc, mask);
  2790. if (dest == BAD_APICID)
  2791. return -1;
  2792. cfg = desc->chip_data;
  2793. read_msi_msg_desc(desc, &msg);
  2794. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2795. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2796. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2797. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2798. write_msi_msg_desc(desc, &msg);
  2799. return 0;
  2800. }
  2801. #ifdef CONFIG_INTR_REMAP
  2802. /*
  2803. * Migrate the MSI irq to another cpumask. This migration is
  2804. * done in the process context using interrupt-remapping hardware.
  2805. */
  2806. static int
  2807. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2808. {
  2809. struct irq_desc *desc = irq_to_desc(irq);
  2810. struct irq_cfg *cfg = desc->chip_data;
  2811. unsigned int dest;
  2812. struct irte irte;
  2813. if (get_irte(irq, &irte))
  2814. return -1;
  2815. dest = set_desc_affinity(desc, mask);
  2816. if (dest == BAD_APICID)
  2817. return -1;
  2818. irte.vector = cfg->vector;
  2819. irte.dest_id = IRTE_DEST(dest);
  2820. /*
  2821. * atomically update the IRTE with the new destination and vector.
  2822. */
  2823. modify_irte(irq, &irte);
  2824. /*
  2825. * After this point, all the interrupts will start arriving
  2826. * at the new destination. So, time to cleanup the previous
  2827. * vector allocation.
  2828. */
  2829. if (cfg->move_in_progress)
  2830. send_cleanup_vector(cfg);
  2831. return 0;
  2832. }
  2833. #endif
  2834. #endif /* CONFIG_SMP */
  2835. /*
  2836. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2837. * which implement the MSI or MSI-X Capability Structure.
  2838. */
  2839. static struct irq_chip msi_chip = {
  2840. .name = "PCI-MSI",
  2841. .unmask = unmask_msi_irq,
  2842. .mask = mask_msi_irq,
  2843. .ack = ack_apic_edge,
  2844. #ifdef CONFIG_SMP
  2845. .set_affinity = set_msi_irq_affinity,
  2846. #endif
  2847. .retrigger = ioapic_retrigger_irq,
  2848. };
  2849. static struct irq_chip msi_ir_chip = {
  2850. .name = "IR-PCI-MSI",
  2851. .unmask = unmask_msi_irq,
  2852. .mask = mask_msi_irq,
  2853. #ifdef CONFIG_INTR_REMAP
  2854. .ack = ir_ack_apic_edge,
  2855. #ifdef CONFIG_SMP
  2856. .set_affinity = ir_set_msi_irq_affinity,
  2857. #endif
  2858. #endif
  2859. .retrigger = ioapic_retrigger_irq,
  2860. };
  2861. /*
  2862. * Map the PCI dev to the corresponding remapping hardware unit
  2863. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2864. * in it.
  2865. */
  2866. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2867. {
  2868. struct intel_iommu *iommu;
  2869. int index;
  2870. iommu = map_dev_to_ir(dev);
  2871. if (!iommu) {
  2872. printk(KERN_ERR
  2873. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2874. return -ENOENT;
  2875. }
  2876. index = alloc_irte(iommu, irq, nvec);
  2877. if (index < 0) {
  2878. printk(KERN_ERR
  2879. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2880. pci_name(dev));
  2881. return -ENOSPC;
  2882. }
  2883. return index;
  2884. }
  2885. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2886. {
  2887. int ret;
  2888. struct msi_msg msg;
  2889. ret = msi_compose_msg(dev, irq, &msg);
  2890. if (ret < 0)
  2891. return ret;
  2892. set_irq_msi(irq, msidesc);
  2893. write_msi_msg(irq, &msg);
  2894. if (irq_remapped(irq)) {
  2895. struct irq_desc *desc = irq_to_desc(irq);
  2896. /*
  2897. * irq migration in process context
  2898. */
  2899. desc->status |= IRQ_MOVE_PCNTXT;
  2900. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2901. } else
  2902. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2903. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2904. return 0;
  2905. }
  2906. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2907. {
  2908. unsigned int irq;
  2909. int ret, sub_handle;
  2910. struct msi_desc *msidesc;
  2911. unsigned int irq_want;
  2912. struct intel_iommu *iommu = NULL;
  2913. int index = 0;
  2914. int node;
  2915. /* x86 doesn't support multiple MSI yet */
  2916. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2917. return 1;
  2918. node = dev_to_node(&dev->dev);
  2919. irq_want = nr_irqs_gsi;
  2920. sub_handle = 0;
  2921. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2922. irq = create_irq_nr(irq_want, node);
  2923. if (irq == 0)
  2924. return -1;
  2925. irq_want = irq + 1;
  2926. if (!intr_remapping_enabled)
  2927. goto no_ir;
  2928. if (!sub_handle) {
  2929. /*
  2930. * allocate the consecutive block of IRTE's
  2931. * for 'nvec'
  2932. */
  2933. index = msi_alloc_irte(dev, irq, nvec);
  2934. if (index < 0) {
  2935. ret = index;
  2936. goto error;
  2937. }
  2938. } else {
  2939. iommu = map_dev_to_ir(dev);
  2940. if (!iommu) {
  2941. ret = -ENOENT;
  2942. goto error;
  2943. }
  2944. /*
  2945. * setup the mapping between the irq and the IRTE
  2946. * base index, the sub_handle pointing to the
  2947. * appropriate interrupt remap table entry.
  2948. */
  2949. set_irte_irq(irq, iommu, index, sub_handle);
  2950. }
  2951. no_ir:
  2952. ret = setup_msi_irq(dev, msidesc, irq);
  2953. if (ret < 0)
  2954. goto error;
  2955. sub_handle++;
  2956. }
  2957. return 0;
  2958. error:
  2959. destroy_irq(irq);
  2960. return ret;
  2961. }
  2962. void arch_teardown_msi_irq(unsigned int irq)
  2963. {
  2964. destroy_irq(irq);
  2965. }
  2966. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2967. #ifdef CONFIG_SMP
  2968. static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  2969. {
  2970. struct irq_desc *desc = irq_to_desc(irq);
  2971. struct irq_cfg *cfg;
  2972. struct msi_msg msg;
  2973. unsigned int dest;
  2974. dest = set_desc_affinity(desc, mask);
  2975. if (dest == BAD_APICID)
  2976. return -1;
  2977. cfg = desc->chip_data;
  2978. dmar_msi_read(irq, &msg);
  2979. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2980. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2981. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2982. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2983. dmar_msi_write(irq, &msg);
  2984. return 0;
  2985. }
  2986. #endif /* CONFIG_SMP */
  2987. static struct irq_chip dmar_msi_type = {
  2988. .name = "DMAR_MSI",
  2989. .unmask = dmar_msi_unmask,
  2990. .mask = dmar_msi_mask,
  2991. .ack = ack_apic_edge,
  2992. #ifdef CONFIG_SMP
  2993. .set_affinity = dmar_msi_set_affinity,
  2994. #endif
  2995. .retrigger = ioapic_retrigger_irq,
  2996. };
  2997. int arch_setup_dmar_msi(unsigned int irq)
  2998. {
  2999. int ret;
  3000. struct msi_msg msg;
  3001. ret = msi_compose_msg(NULL, irq, &msg);
  3002. if (ret < 0)
  3003. return ret;
  3004. dmar_msi_write(irq, &msg);
  3005. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3006. "edge");
  3007. return 0;
  3008. }
  3009. #endif
  3010. #ifdef CONFIG_HPET_TIMER
  3011. #ifdef CONFIG_SMP
  3012. static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3013. {
  3014. struct irq_desc *desc = irq_to_desc(irq);
  3015. struct irq_cfg *cfg;
  3016. struct msi_msg msg;
  3017. unsigned int dest;
  3018. dest = set_desc_affinity(desc, mask);
  3019. if (dest == BAD_APICID)
  3020. return -1;
  3021. cfg = desc->chip_data;
  3022. hpet_msi_read(irq, &msg);
  3023. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3024. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3025. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3026. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3027. hpet_msi_write(irq, &msg);
  3028. return 0;
  3029. }
  3030. #endif /* CONFIG_SMP */
  3031. static struct irq_chip hpet_msi_type = {
  3032. .name = "HPET_MSI",
  3033. .unmask = hpet_msi_unmask,
  3034. .mask = hpet_msi_mask,
  3035. .ack = ack_apic_edge,
  3036. #ifdef CONFIG_SMP
  3037. .set_affinity = hpet_msi_set_affinity,
  3038. #endif
  3039. .retrigger = ioapic_retrigger_irq,
  3040. };
  3041. int arch_setup_hpet_msi(unsigned int irq)
  3042. {
  3043. int ret;
  3044. struct msi_msg msg;
  3045. struct irq_desc *desc = irq_to_desc(irq);
  3046. ret = msi_compose_msg(NULL, irq, &msg);
  3047. if (ret < 0)
  3048. return ret;
  3049. hpet_msi_write(irq, &msg);
  3050. desc->status |= IRQ_MOVE_PCNTXT;
  3051. set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
  3052. "edge");
  3053. return 0;
  3054. }
  3055. #endif
  3056. #endif /* CONFIG_PCI_MSI */
  3057. /*
  3058. * Hypertransport interrupt support
  3059. */
  3060. #ifdef CONFIG_HT_IRQ
  3061. #ifdef CONFIG_SMP
  3062. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3063. {
  3064. struct ht_irq_msg msg;
  3065. fetch_ht_irq_msg(irq, &msg);
  3066. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3067. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3068. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3069. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3070. write_ht_irq_msg(irq, &msg);
  3071. }
  3072. static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3073. {
  3074. struct irq_desc *desc = irq_to_desc(irq);
  3075. struct irq_cfg *cfg;
  3076. unsigned int dest;
  3077. dest = set_desc_affinity(desc, mask);
  3078. if (dest == BAD_APICID)
  3079. return -1;
  3080. cfg = desc->chip_data;
  3081. target_ht_irq(irq, dest, cfg->vector);
  3082. return 0;
  3083. }
  3084. #endif
  3085. static struct irq_chip ht_irq_chip = {
  3086. .name = "PCI-HT",
  3087. .mask = mask_ht_irq,
  3088. .unmask = unmask_ht_irq,
  3089. .ack = ack_apic_edge,
  3090. #ifdef CONFIG_SMP
  3091. .set_affinity = set_ht_irq_affinity,
  3092. #endif
  3093. .retrigger = ioapic_retrigger_irq,
  3094. };
  3095. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3096. {
  3097. struct irq_cfg *cfg;
  3098. int err;
  3099. if (disable_apic)
  3100. return -ENXIO;
  3101. cfg = irq_cfg(irq);
  3102. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3103. if (!err) {
  3104. struct ht_irq_msg msg;
  3105. unsigned dest;
  3106. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3107. apic->target_cpus());
  3108. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3109. msg.address_lo =
  3110. HT_IRQ_LOW_BASE |
  3111. HT_IRQ_LOW_DEST_ID(dest) |
  3112. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3113. ((apic->irq_dest_mode == 0) ?
  3114. HT_IRQ_LOW_DM_PHYSICAL :
  3115. HT_IRQ_LOW_DM_LOGICAL) |
  3116. HT_IRQ_LOW_RQEOI_EDGE |
  3117. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3118. HT_IRQ_LOW_MT_FIXED :
  3119. HT_IRQ_LOW_MT_ARBITRATED) |
  3120. HT_IRQ_LOW_IRQ_MASKED;
  3121. write_ht_irq_msg(irq, &msg);
  3122. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3123. handle_edge_irq, "edge");
  3124. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3125. }
  3126. return err;
  3127. }
  3128. #endif /* CONFIG_HT_IRQ */
  3129. #ifdef CONFIG_X86_UV
  3130. /*
  3131. * Re-target the irq to the specified CPU and enable the specified MMR located
  3132. * on the specified blade to allow the sending of MSIs to the specified CPU.
  3133. */
  3134. int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
  3135. unsigned long mmr_offset)
  3136. {
  3137. const struct cpumask *eligible_cpu = cpumask_of(cpu);
  3138. struct irq_cfg *cfg;
  3139. int mmr_pnode;
  3140. unsigned long mmr_value;
  3141. struct uv_IO_APIC_route_entry *entry;
  3142. unsigned long flags;
  3143. int err;
  3144. BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3145. cfg = irq_cfg(irq);
  3146. err = assign_irq_vector(irq, cfg, eligible_cpu);
  3147. if (err != 0)
  3148. return err;
  3149. spin_lock_irqsave(&vector_lock, flags);
  3150. set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
  3151. irq_name);
  3152. spin_unlock_irqrestore(&vector_lock, flags);
  3153. mmr_value = 0;
  3154. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3155. entry->vector = cfg->vector;
  3156. entry->delivery_mode = apic->irq_delivery_mode;
  3157. entry->dest_mode = apic->irq_dest_mode;
  3158. entry->polarity = 0;
  3159. entry->trigger = 0;
  3160. entry->mask = 0;
  3161. entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
  3162. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3163. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3164. if (cfg->move_in_progress)
  3165. send_cleanup_vector(cfg);
  3166. return irq;
  3167. }
  3168. /*
  3169. * Disable the specified MMR located on the specified blade so that MSIs are
  3170. * longer allowed to be sent.
  3171. */
  3172. void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
  3173. {
  3174. unsigned long mmr_value;
  3175. struct uv_IO_APIC_route_entry *entry;
  3176. int mmr_pnode;
  3177. BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3178. mmr_value = 0;
  3179. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3180. entry->mask = 1;
  3181. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3182. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3183. }
  3184. #endif /* CONFIG_X86_64 */
  3185. int __init io_apic_get_redir_entries (int ioapic)
  3186. {
  3187. union IO_APIC_reg_01 reg_01;
  3188. unsigned long flags;
  3189. spin_lock_irqsave(&ioapic_lock, flags);
  3190. reg_01.raw = io_apic_read(ioapic, 1);
  3191. spin_unlock_irqrestore(&ioapic_lock, flags);
  3192. return reg_01.bits.entries;
  3193. }
  3194. void __init probe_nr_irqs_gsi(void)
  3195. {
  3196. int nr = 0;
  3197. nr = acpi_probe_gsi();
  3198. if (nr > nr_irqs_gsi) {
  3199. nr_irqs_gsi = nr;
  3200. } else {
  3201. /* for acpi=off or acpi is not compiled in */
  3202. int idx;
  3203. nr = 0;
  3204. for (idx = 0; idx < nr_ioapics; idx++)
  3205. nr += io_apic_get_redir_entries(idx) + 1;
  3206. if (nr > nr_irqs_gsi)
  3207. nr_irqs_gsi = nr;
  3208. }
  3209. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3210. }
  3211. #ifdef CONFIG_SPARSE_IRQ
  3212. int __init arch_probe_nr_irqs(void)
  3213. {
  3214. int nr;
  3215. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3216. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3217. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3218. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3219. /*
  3220. * for MSI and HT dyn irq
  3221. */
  3222. nr += nr_irqs_gsi * 16;
  3223. #endif
  3224. if (nr < nr_irqs)
  3225. nr_irqs = nr;
  3226. return 0;
  3227. }
  3228. #endif
  3229. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3230. struct io_apic_irq_attr *irq_attr)
  3231. {
  3232. struct irq_desc *desc;
  3233. struct irq_cfg *cfg;
  3234. int node;
  3235. int ioapic, pin;
  3236. int trigger, polarity;
  3237. ioapic = irq_attr->ioapic;
  3238. if (!IO_APIC_IRQ(irq)) {
  3239. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3240. ioapic);
  3241. return -EINVAL;
  3242. }
  3243. if (dev)
  3244. node = dev_to_node(dev);
  3245. else
  3246. node = cpu_to_node(boot_cpu_id);
  3247. desc = irq_to_desc_alloc_node(irq, node);
  3248. if (!desc) {
  3249. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3250. return 0;
  3251. }
  3252. pin = irq_attr->ioapic_pin;
  3253. trigger = irq_attr->trigger;
  3254. polarity = irq_attr->polarity;
  3255. /*
  3256. * IRQs < 16 are already in the irq_2_pin[] map
  3257. */
  3258. if (irq >= NR_IRQS_LEGACY) {
  3259. cfg = desc->chip_data;
  3260. if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
  3261. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3262. pin, irq);
  3263. return 0;
  3264. }
  3265. }
  3266. setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
  3267. return 0;
  3268. }
  3269. int io_apic_set_pci_routing(struct device *dev, int irq,
  3270. struct io_apic_irq_attr *irq_attr)
  3271. {
  3272. int ioapic, pin;
  3273. /*
  3274. * Avoid pin reprogramming. PRTs typically include entries
  3275. * with redundant pin->gsi mappings (but unique PCI devices);
  3276. * we only program the IOAPIC on the first.
  3277. */
  3278. ioapic = irq_attr->ioapic;
  3279. pin = irq_attr->ioapic_pin;
  3280. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3281. pr_debug("Pin %d-%d already programmed\n",
  3282. mp_ioapics[ioapic].apicid, pin);
  3283. return 0;
  3284. }
  3285. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3286. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3287. }
  3288. u8 __init io_apic_unique_id(u8 id)
  3289. {
  3290. #ifdef CONFIG_X86_32
  3291. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3292. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3293. return io_apic_get_unique_id(nr_ioapics, id);
  3294. else
  3295. return id;
  3296. #else
  3297. int i;
  3298. DECLARE_BITMAP(used, 256);
  3299. bitmap_zero(used, 256);
  3300. for (i = 0; i < nr_ioapics; i++) {
  3301. struct mpc_ioapic *ia = &mp_ioapics[i];
  3302. __set_bit(ia->apicid, used);
  3303. }
  3304. if (!test_bit(id, used))
  3305. return id;
  3306. return find_first_zero_bit(used, 256);
  3307. #endif
  3308. }
  3309. #ifdef CONFIG_X86_32
  3310. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3311. {
  3312. union IO_APIC_reg_00 reg_00;
  3313. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3314. physid_mask_t tmp;
  3315. unsigned long flags;
  3316. int i = 0;
  3317. /*
  3318. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3319. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3320. * supports up to 16 on one shared APIC bus.
  3321. *
  3322. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3323. * advantage of new APIC bus architecture.
  3324. */
  3325. if (physids_empty(apic_id_map))
  3326. apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  3327. spin_lock_irqsave(&ioapic_lock, flags);
  3328. reg_00.raw = io_apic_read(ioapic, 0);
  3329. spin_unlock_irqrestore(&ioapic_lock, flags);
  3330. if (apic_id >= get_physical_broadcast()) {
  3331. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3332. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3333. apic_id = reg_00.bits.ID;
  3334. }
  3335. /*
  3336. * Every APIC in a system must have a unique ID or we get lots of nice
  3337. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3338. */
  3339. if (apic->check_apicid_used(apic_id_map, apic_id)) {
  3340. for (i = 0; i < get_physical_broadcast(); i++) {
  3341. if (!apic->check_apicid_used(apic_id_map, i))
  3342. break;
  3343. }
  3344. if (i == get_physical_broadcast())
  3345. panic("Max apic_id exceeded!\n");
  3346. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3347. "trying %d\n", ioapic, apic_id, i);
  3348. apic_id = i;
  3349. }
  3350. tmp = apic->apicid_to_cpu_present(apic_id);
  3351. physids_or(apic_id_map, apic_id_map, tmp);
  3352. if (reg_00.bits.ID != apic_id) {
  3353. reg_00.bits.ID = apic_id;
  3354. spin_lock_irqsave(&ioapic_lock, flags);
  3355. io_apic_write(ioapic, 0, reg_00.raw);
  3356. reg_00.raw = io_apic_read(ioapic, 0);
  3357. spin_unlock_irqrestore(&ioapic_lock, flags);
  3358. /* Sanity check */
  3359. if (reg_00.bits.ID != apic_id) {
  3360. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3361. return -1;
  3362. }
  3363. }
  3364. apic_printk(APIC_VERBOSE, KERN_INFO
  3365. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3366. return apic_id;
  3367. }
  3368. #endif
  3369. int __init io_apic_get_version(int ioapic)
  3370. {
  3371. union IO_APIC_reg_01 reg_01;
  3372. unsigned long flags;
  3373. spin_lock_irqsave(&ioapic_lock, flags);
  3374. reg_01.raw = io_apic_read(ioapic, 1);
  3375. spin_unlock_irqrestore(&ioapic_lock, flags);
  3376. return reg_01.bits.version;
  3377. }
  3378. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  3379. {
  3380. int i;
  3381. if (skip_ioapic_setup)
  3382. return -1;
  3383. for (i = 0; i < mp_irq_entries; i++)
  3384. if (mp_irqs[i].irqtype == mp_INT &&
  3385. mp_irqs[i].srcbusirq == bus_irq)
  3386. break;
  3387. if (i >= mp_irq_entries)
  3388. return -1;
  3389. *trigger = irq_trigger(i);
  3390. *polarity = irq_polarity(i);
  3391. return 0;
  3392. }
  3393. /*
  3394. * This function currently is only a helper for the i386 smp boot process where
  3395. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3396. * so mask in all cases should simply be apic->target_cpus()
  3397. */
  3398. #ifdef CONFIG_SMP
  3399. void __init setup_ioapic_dest(void)
  3400. {
  3401. int pin, ioapic = 0, irq, irq_entry;
  3402. struct irq_desc *desc;
  3403. const struct cpumask *mask;
  3404. if (skip_ioapic_setup == 1)
  3405. return;
  3406. #ifdef CONFIG_ACPI
  3407. if (!acpi_disabled && acpi_ioapic) {
  3408. ioapic = mp_find_ioapic(0);
  3409. if (ioapic < 0)
  3410. ioapic = 0;
  3411. }
  3412. #endif
  3413. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3414. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3415. if (irq_entry == -1)
  3416. continue;
  3417. irq = pin_2_irq(irq_entry, ioapic, pin);
  3418. desc = irq_to_desc(irq);
  3419. /*
  3420. * Honour affinities which have been set in early boot
  3421. */
  3422. if (desc->status &
  3423. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3424. mask = desc->affinity;
  3425. else
  3426. mask = apic->target_cpus();
  3427. if (intr_remapping_enabled)
  3428. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3429. else
  3430. set_ioapic_affinity_irq_desc(desc, mask);
  3431. }
  3432. }
  3433. #endif
  3434. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3435. static struct resource *ioapic_resources;
  3436. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3437. {
  3438. unsigned long n;
  3439. struct resource *res;
  3440. char *mem;
  3441. int i;
  3442. if (nr_ioapics <= 0)
  3443. return NULL;
  3444. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3445. n *= nr_ioapics;
  3446. mem = alloc_bootmem(n);
  3447. res = (void *)mem;
  3448. mem += sizeof(struct resource) * nr_ioapics;
  3449. for (i = 0; i < nr_ioapics; i++) {
  3450. res[i].name = mem;
  3451. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3452. sprintf(mem, "IOAPIC %u", i);
  3453. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3454. }
  3455. ioapic_resources = res;
  3456. return res;
  3457. }
  3458. void __init ioapic_init_mappings(void)
  3459. {
  3460. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3461. struct resource *ioapic_res;
  3462. int i;
  3463. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3464. for (i = 0; i < nr_ioapics; i++) {
  3465. if (smp_found_config) {
  3466. ioapic_phys = mp_ioapics[i].apicaddr;
  3467. #ifdef CONFIG_X86_32
  3468. if (!ioapic_phys) {
  3469. printk(KERN_ERR
  3470. "WARNING: bogus zero IO-APIC "
  3471. "address found in MPTABLE, "
  3472. "disabling IO/APIC support!\n");
  3473. smp_found_config = 0;
  3474. skip_ioapic_setup = 1;
  3475. goto fake_ioapic_page;
  3476. }
  3477. #endif
  3478. } else {
  3479. #ifdef CONFIG_X86_32
  3480. fake_ioapic_page:
  3481. #endif
  3482. ioapic_phys = (unsigned long)
  3483. alloc_bootmem_pages(PAGE_SIZE);
  3484. ioapic_phys = __pa(ioapic_phys);
  3485. }
  3486. set_fixmap_nocache(idx, ioapic_phys);
  3487. apic_printk(APIC_VERBOSE,
  3488. "mapped IOAPIC to %08lx (%08lx)\n",
  3489. __fix_to_virt(idx), ioapic_phys);
  3490. idx++;
  3491. ioapic_res->start = ioapic_phys;
  3492. ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
  3493. ioapic_res++;
  3494. }
  3495. }
  3496. void __init ioapic_insert_resources(void)
  3497. {
  3498. int i;
  3499. struct resource *r = ioapic_resources;
  3500. if (!r) {
  3501. if (nr_ioapics > 0)
  3502. printk(KERN_ERR
  3503. "IO APIC resources couldn't be allocated.\n");
  3504. return;
  3505. }
  3506. for (i = 0; i < nr_ioapics; i++) {
  3507. insert_resource(&iomem_resource, r);
  3508. r++;
  3509. }
  3510. }
  3511. int mp_find_ioapic(int gsi)
  3512. {
  3513. int i = 0;
  3514. /* Find the IOAPIC that manages this GSI. */
  3515. for (i = 0; i < nr_ioapics; i++) {
  3516. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3517. && (gsi <= mp_gsi_routing[i].gsi_end))
  3518. return i;
  3519. }
  3520. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3521. return -1;
  3522. }
  3523. int mp_find_ioapic_pin(int ioapic, int gsi)
  3524. {
  3525. if (WARN_ON(ioapic == -1))
  3526. return -1;
  3527. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3528. return -1;
  3529. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3530. }
  3531. static int bad_ioapic(unsigned long address)
  3532. {
  3533. if (nr_ioapics >= MAX_IO_APICS) {
  3534. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3535. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3536. return 1;
  3537. }
  3538. if (!address) {
  3539. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3540. " found in table, skipping!\n");
  3541. return 1;
  3542. }
  3543. return 0;
  3544. }
  3545. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3546. {
  3547. int idx = 0;
  3548. if (bad_ioapic(address))
  3549. return;
  3550. idx = nr_ioapics;
  3551. mp_ioapics[idx].type = MP_IOAPIC;
  3552. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3553. mp_ioapics[idx].apicaddr = address;
  3554. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3555. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3556. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3557. /*
  3558. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3559. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3560. */
  3561. mp_gsi_routing[idx].gsi_base = gsi_base;
  3562. mp_gsi_routing[idx].gsi_end = gsi_base +
  3563. io_apic_get_redir_entries(idx);
  3564. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3565. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3566. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3567. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3568. nr_ioapics++;
  3569. }