apic.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/cpumask.h>
  4. #include <linux/delay.h>
  5. #include <linux/pm.h>
  6. #include <asm/alternative.h>
  7. #include <asm/cpufeature.h>
  8. #include <asm/processor.h>
  9. #include <asm/apicdef.h>
  10. #include <asm/atomic.h>
  11. #include <asm/fixmap.h>
  12. #include <asm/mpspec.h>
  13. #include <asm/system.h>
  14. #include <asm/msr.h>
  15. #define ARCH_APICTIMER_STOPS_ON_C3 1
  16. /*
  17. * Debugging macros
  18. */
  19. #define APIC_QUIET 0
  20. #define APIC_VERBOSE 1
  21. #define APIC_DEBUG 2
  22. /*
  23. * Define the default level of output to be very little
  24. * This can be turned up by using apic=verbose for more
  25. * information and apic=debug for _lots_ of information.
  26. * apic_verbosity is defined in apic.c
  27. */
  28. #define apic_printk(v, s, a...) do { \
  29. if ((v) <= apic_verbosity) \
  30. printk(s, ##a); \
  31. } while (0)
  32. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  33. extern void generic_apic_probe(void);
  34. #else
  35. static inline void generic_apic_probe(void)
  36. {
  37. }
  38. #endif
  39. #ifdef CONFIG_X86_LOCAL_APIC
  40. extern unsigned int apic_verbosity;
  41. extern int local_apic_timer_c2_ok;
  42. extern int disable_apic;
  43. #ifdef CONFIG_SMP
  44. extern void __inquire_remote_apic(int apicid);
  45. #else /* CONFIG_SMP */
  46. static inline void __inquire_remote_apic(int apicid)
  47. {
  48. }
  49. #endif /* CONFIG_SMP */
  50. static inline void default_inquire_remote_apic(int apicid)
  51. {
  52. if (apic_verbosity >= APIC_DEBUG)
  53. __inquire_remote_apic(apicid);
  54. }
  55. /*
  56. * Basic functions accessing APICs.
  57. */
  58. #ifdef CONFIG_PARAVIRT
  59. #include <asm/paravirt.h>
  60. #else
  61. #define setup_boot_clock setup_boot_APIC_clock
  62. #define setup_secondary_clock setup_secondary_APIC_clock
  63. #endif
  64. #ifdef CONFIG_X86_64
  65. extern int is_vsmp_box(void);
  66. #else
  67. static inline int is_vsmp_box(void)
  68. {
  69. return 0;
  70. }
  71. #endif
  72. extern void xapic_wait_icr_idle(void);
  73. extern u32 safe_xapic_wait_icr_idle(void);
  74. extern void xapic_icr_write(u32, u32);
  75. extern int setup_profiling_timer(unsigned int);
  76. static inline void native_apic_mem_write(u32 reg, u32 v)
  77. {
  78. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  79. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  80. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  81. ASM_OUTPUT2("0" (v), "m" (*addr)));
  82. }
  83. static inline u32 native_apic_mem_read(u32 reg)
  84. {
  85. return *((volatile u32 *)(APIC_BASE + reg));
  86. }
  87. extern void native_apic_wait_icr_idle(void);
  88. extern u32 native_safe_apic_wait_icr_idle(void);
  89. extern void native_apic_icr_write(u32 low, u32 id);
  90. extern u64 native_apic_icr_read(void);
  91. extern int x2apic_mode;
  92. #ifdef CONFIG_X86_X2APIC
  93. /*
  94. * Make previous memory operations globally visible before
  95. * sending the IPI through x2apic wrmsr. We need a serializing instruction or
  96. * mfence for this.
  97. */
  98. static inline void x2apic_wrmsr_fence(void)
  99. {
  100. asm volatile("mfence" : : : "memory");
  101. }
  102. static inline void native_apic_msr_write(u32 reg, u32 v)
  103. {
  104. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  105. reg == APIC_LVR)
  106. return;
  107. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  108. }
  109. static inline u32 native_apic_msr_read(u32 reg)
  110. {
  111. u32 low, high;
  112. if (reg == APIC_DFR)
  113. return -1;
  114. rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
  115. return low;
  116. }
  117. static inline void native_x2apic_wait_icr_idle(void)
  118. {
  119. /* no need to wait for icr idle in x2apic */
  120. return;
  121. }
  122. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  123. {
  124. /* no need to wait for icr idle in x2apic */
  125. return 0;
  126. }
  127. static inline void native_x2apic_icr_write(u32 low, u32 id)
  128. {
  129. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  130. }
  131. static inline u64 native_x2apic_icr_read(void)
  132. {
  133. unsigned long val;
  134. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  135. return val;
  136. }
  137. extern int x2apic_phys;
  138. extern void check_x2apic(void);
  139. extern void enable_x2apic(void);
  140. extern void x2apic_icr_write(u32 low, u32 id);
  141. static inline int x2apic_enabled(void)
  142. {
  143. int msr, msr2;
  144. if (!cpu_has_x2apic)
  145. return 0;
  146. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  147. if (msr & X2APIC_ENABLE)
  148. return 1;
  149. return 0;
  150. }
  151. #define x2apic_supported() (cpu_has_x2apic)
  152. static inline void x2apic_force_phys(void)
  153. {
  154. x2apic_phys = 1;
  155. }
  156. #else
  157. static inline void check_x2apic(void)
  158. {
  159. }
  160. static inline void enable_x2apic(void)
  161. {
  162. }
  163. static inline int x2apic_enabled(void)
  164. {
  165. return 0;
  166. }
  167. static inline void x2apic_force_phys(void)
  168. {
  169. }
  170. #define x2apic_preenabled 0
  171. #define x2apic_supported() 0
  172. #endif
  173. extern void enable_IR_x2apic(void);
  174. extern int get_physical_broadcast(void);
  175. extern void apic_disable(void);
  176. extern int lapic_get_maxlvt(void);
  177. extern void clear_local_APIC(void);
  178. extern void connect_bsp_APIC(void);
  179. extern void disconnect_bsp_APIC(int virt_wire_setup);
  180. extern void disable_local_APIC(void);
  181. extern void lapic_shutdown(void);
  182. extern int verify_local_APIC(void);
  183. extern void cache_APIC_registers(void);
  184. extern void sync_Arb_IDs(void);
  185. extern void init_bsp_APIC(void);
  186. extern void setup_local_APIC(void);
  187. extern void end_local_APIC_setup(void);
  188. extern void init_apic_mappings(void);
  189. extern void setup_boot_APIC_clock(void);
  190. extern void setup_secondary_APIC_clock(void);
  191. extern int APIC_init_uniprocessor(void);
  192. extern void enable_NMI_through_LVT0(void);
  193. /*
  194. * On 32bit this is mach-xxx local
  195. */
  196. #ifdef CONFIG_X86_64
  197. extern void early_init_lapic_mapping(void);
  198. extern int apic_is_clustered_box(void);
  199. #else
  200. static inline int apic_is_clustered_box(void)
  201. {
  202. return 0;
  203. }
  204. #endif
  205. extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
  206. extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
  207. #else /* !CONFIG_X86_LOCAL_APIC */
  208. static inline void lapic_shutdown(void) { }
  209. #define local_apic_timer_c2_ok 1
  210. static inline void init_apic_mappings(void) { }
  211. static inline void disable_local_APIC(void) { }
  212. static inline void apic_disable(void) { }
  213. #endif /* !CONFIG_X86_LOCAL_APIC */
  214. #ifdef CONFIG_X86_64
  215. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  216. #else
  217. #endif
  218. /*
  219. * Copyright 2004 James Cleverdon, IBM.
  220. * Subject to the GNU Public License, v.2
  221. *
  222. * Generic APIC sub-arch data struct.
  223. *
  224. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  225. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  226. * James Cleverdon.
  227. */
  228. struct apic {
  229. char *name;
  230. int (*probe)(void);
  231. int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
  232. int (*apic_id_registered)(void);
  233. u32 irq_delivery_mode;
  234. u32 irq_dest_mode;
  235. const struct cpumask *(*target_cpus)(void);
  236. int disable_esr;
  237. int dest_logical;
  238. unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
  239. unsigned long (*check_apicid_present)(int apicid);
  240. void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
  241. void (*init_apic_ldr)(void);
  242. physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
  243. void (*setup_apic_routing)(void);
  244. int (*multi_timer_check)(int apic, int irq);
  245. int (*apicid_to_node)(int logical_apicid);
  246. int (*cpu_to_logical_apicid)(int cpu);
  247. int (*cpu_present_to_apicid)(int mps_cpu);
  248. physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
  249. void (*setup_portio_remap)(void);
  250. int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
  251. void (*enable_apic_mode)(void);
  252. int (*phys_pkg_id)(int cpuid_apic, int index_msb);
  253. /*
  254. * When one of the next two hooks returns 1 the apic
  255. * is switched to this. Essentially they are additional
  256. * probe functions:
  257. */
  258. int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
  259. unsigned int (*get_apic_id)(unsigned long x);
  260. unsigned long (*set_apic_id)(unsigned int id);
  261. unsigned long apic_id_mask;
  262. unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
  263. unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
  264. const struct cpumask *andmask);
  265. /* ipi */
  266. void (*send_IPI_mask)(const struct cpumask *mask, int vector);
  267. void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
  268. int vector);
  269. void (*send_IPI_allbutself)(int vector);
  270. void (*send_IPI_all)(int vector);
  271. void (*send_IPI_self)(int vector);
  272. /* wakeup_secondary_cpu */
  273. int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
  274. int trampoline_phys_low;
  275. int trampoline_phys_high;
  276. void (*wait_for_init_deassert)(atomic_t *deassert);
  277. void (*smp_callin_clear_local_apic)(void);
  278. void (*inquire_remote_apic)(int apicid);
  279. /* apic ops */
  280. u32 (*read)(u32 reg);
  281. void (*write)(u32 reg, u32 v);
  282. u64 (*icr_read)(void);
  283. void (*icr_write)(u32 low, u32 high);
  284. void (*wait_icr_idle)(void);
  285. u32 (*safe_wait_icr_idle)(void);
  286. };
  287. /*
  288. * Pointer to the local APIC driver in use on this system (there's
  289. * always just one such driver in use - the kernel decides via an
  290. * early probing process which one it picks - and then sticks to it):
  291. */
  292. extern struct apic *apic;
  293. /*
  294. * APIC functionality to boot other CPUs - only used on SMP:
  295. */
  296. #ifdef CONFIG_SMP
  297. extern atomic_t init_deasserted;
  298. extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
  299. #endif
  300. static inline u32 apic_read(u32 reg)
  301. {
  302. return apic->read(reg);
  303. }
  304. static inline void apic_write(u32 reg, u32 val)
  305. {
  306. apic->write(reg, val);
  307. }
  308. static inline u64 apic_icr_read(void)
  309. {
  310. return apic->icr_read();
  311. }
  312. static inline void apic_icr_write(u32 low, u32 high)
  313. {
  314. apic->icr_write(low, high);
  315. }
  316. static inline void apic_wait_icr_idle(void)
  317. {
  318. apic->wait_icr_idle();
  319. }
  320. static inline u32 safe_apic_wait_icr_idle(void)
  321. {
  322. return apic->safe_wait_icr_idle();
  323. }
  324. static inline void ack_APIC_irq(void)
  325. {
  326. #ifdef CONFIG_X86_LOCAL_APIC
  327. /*
  328. * ack_APIC_irq() actually gets compiled as a single instruction
  329. * ... yummie.
  330. */
  331. /* Docs say use 0 for future compatibility */
  332. apic_write(APIC_EOI, 0);
  333. #endif
  334. }
  335. static inline unsigned default_get_apic_id(unsigned long x)
  336. {
  337. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  338. if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
  339. return (x >> 24) & 0xFF;
  340. else
  341. return (x >> 24) & 0x0F;
  342. }
  343. /*
  344. * Warm reset vector default position:
  345. */
  346. #define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
  347. #define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
  348. #ifdef CONFIG_X86_64
  349. extern struct apic apic_flat;
  350. extern struct apic apic_physflat;
  351. extern struct apic apic_x2apic_cluster;
  352. extern struct apic apic_x2apic_phys;
  353. extern int default_acpi_madt_oem_check(char *, char *);
  354. extern void apic_send_IPI_self(int vector);
  355. extern struct apic apic_x2apic_uv_x;
  356. DECLARE_PER_CPU(int, x2apic_extra_bits);
  357. extern int default_cpu_present_to_apicid(int mps_cpu);
  358. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  359. #endif
  360. static inline void default_wait_for_init_deassert(atomic_t *deassert)
  361. {
  362. while (!atomic_read(deassert))
  363. cpu_relax();
  364. return;
  365. }
  366. extern void generic_bigsmp_probe(void);
  367. #ifdef CONFIG_X86_LOCAL_APIC
  368. #include <asm/smp.h>
  369. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  370. static inline const struct cpumask *default_target_cpus(void)
  371. {
  372. #ifdef CONFIG_SMP
  373. return cpu_online_mask;
  374. #else
  375. return cpumask_of(0);
  376. #endif
  377. }
  378. DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
  379. static inline unsigned int read_apic_id(void)
  380. {
  381. unsigned int reg;
  382. reg = apic_read(APIC_ID);
  383. return apic->get_apic_id(reg);
  384. }
  385. extern void default_setup_apic_routing(void);
  386. #ifdef CONFIG_X86_32
  387. extern struct apic apic_default;
  388. /*
  389. * Set up the logical destination ID.
  390. *
  391. * Intel recommends to set DFR, LDR and TPR before enabling
  392. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  393. * document number 292116). So here it goes...
  394. */
  395. extern void default_init_apic_ldr(void);
  396. static inline int default_apic_id_registered(void)
  397. {
  398. return physid_isset(read_apic_id(), phys_cpu_present_map);
  399. }
  400. static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
  401. {
  402. return cpuid_apic >> index_msb;
  403. }
  404. extern int default_apicid_to_node(int logical_apicid);
  405. #endif
  406. static inline unsigned int
  407. default_cpu_mask_to_apicid(const struct cpumask *cpumask)
  408. {
  409. return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
  410. }
  411. static inline unsigned int
  412. default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  413. const struct cpumask *andmask)
  414. {
  415. unsigned long mask1 = cpumask_bits(cpumask)[0];
  416. unsigned long mask2 = cpumask_bits(andmask)[0];
  417. unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
  418. return (unsigned int)(mask1 & mask2 & mask3);
  419. }
  420. static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
  421. {
  422. return physid_isset(apicid, bitmap);
  423. }
  424. static inline unsigned long default_check_apicid_present(int bit)
  425. {
  426. return physid_isset(bit, phys_cpu_present_map);
  427. }
  428. static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
  429. {
  430. return phys_map;
  431. }
  432. /* Mapping from cpu number to logical apicid */
  433. static inline int default_cpu_to_logical_apicid(int cpu)
  434. {
  435. return 1 << cpu;
  436. }
  437. static inline int __default_cpu_present_to_apicid(int mps_cpu)
  438. {
  439. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  440. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  441. else
  442. return BAD_APICID;
  443. }
  444. static inline int
  445. __default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  446. {
  447. return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
  448. }
  449. #ifdef CONFIG_X86_32
  450. static inline int default_cpu_present_to_apicid(int mps_cpu)
  451. {
  452. return __default_cpu_present_to_apicid(mps_cpu);
  453. }
  454. static inline int
  455. default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  456. {
  457. return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
  458. }
  459. #else
  460. extern int default_cpu_present_to_apicid(int mps_cpu);
  461. extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
  462. #endif
  463. static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
  464. {
  465. return physid_mask_of_physid(phys_apicid);
  466. }
  467. #endif /* CONFIG_X86_LOCAL_APIC */
  468. #ifdef CONFIG_X86_32
  469. extern u8 cpu_2_logical_apicid[NR_CPUS];
  470. #endif
  471. #endif /* _ASM_X86_APIC_H */