tg3.c 332 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC64
  46. #include <asm/idprom.h>
  47. #include <asm/oplib.h>
  48. #include <asm/pbm.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #ifdef NETIF_F_TSO
  56. #define TG3_TSO_SUPPORT 1
  57. #else
  58. #define TG3_TSO_SUPPORT 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define PFX DRV_MODULE_NAME ": "
  63. #define DRV_MODULE_VERSION "3.56"
  64. #define DRV_MODULE_RELDATE "Apr 1, 2006"
  65. #define TG3_DEF_MAC_MODE 0
  66. #define TG3_DEF_RX_MODE 0
  67. #define TG3_DEF_TX_MODE 0
  68. #define TG3_DEF_MSG_ENABLE \
  69. (NETIF_MSG_DRV | \
  70. NETIF_MSG_PROBE | \
  71. NETIF_MSG_LINK | \
  72. NETIF_MSG_TIMER | \
  73. NETIF_MSG_IFDOWN | \
  74. NETIF_MSG_IFUP | \
  75. NETIF_MSG_RX_ERR | \
  76. NETIF_MSG_TX_ERR)
  77. /* length of time before we decide the hardware is borked,
  78. * and dev->tx_timeout() should be called to fix the problem
  79. */
  80. #define TG3_TX_TIMEOUT (5 * HZ)
  81. /* hardware minimum and maximum for a single frame's data payload */
  82. #define TG3_MIN_MTU 60
  83. #define TG3_MAX_MTU(tp) \
  84. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  85. /* These numbers seem to be hard coded in the NIC firmware somehow.
  86. * You can't change the ring sizes, but you can change where you place
  87. * them in the NIC onboard memory.
  88. */
  89. #define TG3_RX_RING_SIZE 512
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JUMBO_RING_SIZE 256
  92. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define TX_BUFFS_AVAIL(TP) \
  112. ((TP)->tx_pending - \
  113. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S,
  219. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  220. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  221. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  222. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  223. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  224. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  225. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  226. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  227. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  228. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  229. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  230. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  231. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  232. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  233. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  234. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  235. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  236. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  237. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  238. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  239. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  240. { 0, }
  241. };
  242. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  243. static struct {
  244. const char string[ETH_GSTRING_LEN];
  245. } ethtool_stats_keys[TG3_NUM_STATS] = {
  246. { "rx_octets" },
  247. { "rx_fragments" },
  248. { "rx_ucast_packets" },
  249. { "rx_mcast_packets" },
  250. { "rx_bcast_packets" },
  251. { "rx_fcs_errors" },
  252. { "rx_align_errors" },
  253. { "rx_xon_pause_rcvd" },
  254. { "rx_xoff_pause_rcvd" },
  255. { "rx_mac_ctrl_rcvd" },
  256. { "rx_xoff_entered" },
  257. { "rx_frame_too_long_errors" },
  258. { "rx_jabbers" },
  259. { "rx_undersize_packets" },
  260. { "rx_in_length_errors" },
  261. { "rx_out_length_errors" },
  262. { "rx_64_or_less_octet_packets" },
  263. { "rx_65_to_127_octet_packets" },
  264. { "rx_128_to_255_octet_packets" },
  265. { "rx_256_to_511_octet_packets" },
  266. { "rx_512_to_1023_octet_packets" },
  267. { "rx_1024_to_1522_octet_packets" },
  268. { "rx_1523_to_2047_octet_packets" },
  269. { "rx_2048_to_4095_octet_packets" },
  270. { "rx_4096_to_8191_octet_packets" },
  271. { "rx_8192_to_9022_octet_packets" },
  272. { "tx_octets" },
  273. { "tx_collisions" },
  274. { "tx_xon_sent" },
  275. { "tx_xoff_sent" },
  276. { "tx_flow_control" },
  277. { "tx_mac_errors" },
  278. { "tx_single_collisions" },
  279. { "tx_mult_collisions" },
  280. { "tx_deferred" },
  281. { "tx_excessive_collisions" },
  282. { "tx_late_collisions" },
  283. { "tx_collide_2times" },
  284. { "tx_collide_3times" },
  285. { "tx_collide_4times" },
  286. { "tx_collide_5times" },
  287. { "tx_collide_6times" },
  288. { "tx_collide_7times" },
  289. { "tx_collide_8times" },
  290. { "tx_collide_9times" },
  291. { "tx_collide_10times" },
  292. { "tx_collide_11times" },
  293. { "tx_collide_12times" },
  294. { "tx_collide_13times" },
  295. { "tx_collide_14times" },
  296. { "tx_collide_15times" },
  297. { "tx_ucast_packets" },
  298. { "tx_mcast_packets" },
  299. { "tx_bcast_packets" },
  300. { "tx_carrier_sense_errors" },
  301. { "tx_discards" },
  302. { "tx_errors" },
  303. { "dma_writeq_full" },
  304. { "dma_write_prioq_full" },
  305. { "rxbds_empty" },
  306. { "rx_discards" },
  307. { "rx_errors" },
  308. { "rx_threshold_hit" },
  309. { "dma_readq_full" },
  310. { "dma_read_prioq_full" },
  311. { "tx_comp_queue_full" },
  312. { "ring_set_send_prod_index" },
  313. { "ring_status_update" },
  314. { "nic_irqs" },
  315. { "nic_avoided_irqs" },
  316. { "nic_tx_threshold_hit" }
  317. };
  318. static struct {
  319. const char string[ETH_GSTRING_LEN];
  320. } ethtool_test_keys[TG3_NUM_TEST] = {
  321. { "nvram test (online) " },
  322. { "link test (online) " },
  323. { "register test (offline)" },
  324. { "memory test (offline)" },
  325. { "loopback test (offline)" },
  326. { "interrupt test (offline)" },
  327. };
  328. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  329. {
  330. writel(val, tp->regs + off);
  331. }
  332. static u32 tg3_read32(struct tg3 *tp, u32 off)
  333. {
  334. return (readl(tp->regs + off));
  335. }
  336. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  337. {
  338. unsigned long flags;
  339. spin_lock_irqsave(&tp->indirect_lock, flags);
  340. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  341. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  342. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  343. }
  344. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  345. {
  346. writel(val, tp->regs + off);
  347. readl(tp->regs + off);
  348. }
  349. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  350. {
  351. unsigned long flags;
  352. u32 val;
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  355. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  356. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  357. return val;
  358. }
  359. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  360. {
  361. unsigned long flags;
  362. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  363. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  364. TG3_64BIT_REG_LOW, val);
  365. return;
  366. }
  367. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  368. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  369. TG3_64BIT_REG_LOW, val);
  370. return;
  371. }
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. /* In indirect mode when disabling interrupts, we also need
  377. * to clear the interrupt bit in the GRC local ctrl register.
  378. */
  379. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  380. (val == 0x1)) {
  381. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  382. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  383. }
  384. }
  385. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  386. {
  387. unsigned long flags;
  388. u32 val;
  389. spin_lock_irqsave(&tp->indirect_lock, flags);
  390. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  391. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  392. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  393. return val;
  394. }
  395. /* usec_wait specifies the wait time in usec when writing to certain registers
  396. * where it is unsafe to read back the register without some delay.
  397. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  398. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  399. */
  400. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  401. {
  402. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  403. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  404. /* Non-posted methods */
  405. tp->write32(tp, off, val);
  406. else {
  407. /* Posted method */
  408. tg3_write32(tp, off, val);
  409. if (usec_wait)
  410. udelay(usec_wait);
  411. tp->read32(tp, off);
  412. }
  413. /* Wait again after the read for the posted method to guarantee that
  414. * the wait time is met.
  415. */
  416. if (usec_wait)
  417. udelay(usec_wait);
  418. }
  419. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  420. {
  421. tp->write32_mbox(tp, off, val);
  422. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  423. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  424. tp->read32_mbox(tp, off);
  425. }
  426. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  427. {
  428. void __iomem *mbox = tp->regs + off;
  429. writel(val, mbox);
  430. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  431. writel(val, mbox);
  432. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  433. readl(mbox);
  434. }
  435. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  436. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  437. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  438. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  439. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  440. #define tw32(reg,val) tp->write32(tp, reg, val)
  441. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  442. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  443. #define tr32(reg) tp->read32(tp, reg)
  444. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  445. {
  446. unsigned long flags;
  447. spin_lock_irqsave(&tp->indirect_lock, flags);
  448. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. }
  454. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. /* If no workaround is needed, write to mem space directly */
  457. if (tp->write32 != tg3_write_indirect_reg32)
  458. tw32(NIC_SRAM_WIN_BASE + off, val);
  459. else
  460. tg3_write_mem(tp, off, val);
  461. }
  462. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  463. {
  464. unsigned long flags;
  465. spin_lock_irqsave(&tp->indirect_lock, flags);
  466. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  467. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  468. /* Always leave this as zero. */
  469. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  470. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  471. }
  472. static void tg3_disable_ints(struct tg3 *tp)
  473. {
  474. tw32(TG3PCI_MISC_HOST_CTRL,
  475. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  476. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  477. }
  478. static inline void tg3_cond_int(struct tg3 *tp)
  479. {
  480. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  481. (tp->hw_status->status & SD_STATUS_UPDATED))
  482. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  483. }
  484. static void tg3_enable_ints(struct tg3 *tp)
  485. {
  486. tp->irq_sync = 0;
  487. wmb();
  488. tw32(TG3PCI_MISC_HOST_CTRL,
  489. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  490. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  491. (tp->last_tag << 24));
  492. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  493. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  494. (tp->last_tag << 24));
  495. tg3_cond_int(tp);
  496. }
  497. static inline unsigned int tg3_has_work(struct tg3 *tp)
  498. {
  499. struct tg3_hw_status *sblk = tp->hw_status;
  500. unsigned int work_exists = 0;
  501. /* check for phy events */
  502. if (!(tp->tg3_flags &
  503. (TG3_FLAG_USE_LINKCHG_REG |
  504. TG3_FLAG_POLL_SERDES))) {
  505. if (sblk->status & SD_STATUS_LINK_CHG)
  506. work_exists = 1;
  507. }
  508. /* check for RX/TX work to do */
  509. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  510. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  511. work_exists = 1;
  512. return work_exists;
  513. }
  514. /* tg3_restart_ints
  515. * similar to tg3_enable_ints, but it accurately determines whether there
  516. * is new work pending and can return without flushing the PIO write
  517. * which reenables interrupts
  518. */
  519. static void tg3_restart_ints(struct tg3 *tp)
  520. {
  521. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  522. tp->last_tag << 24);
  523. mmiowb();
  524. /* When doing tagged status, this work check is unnecessary.
  525. * The last_tag we write above tells the chip which piece of
  526. * work we've completed.
  527. */
  528. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  529. tg3_has_work(tp))
  530. tw32(HOSTCC_MODE, tp->coalesce_mode |
  531. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  532. }
  533. static inline void tg3_netif_stop(struct tg3 *tp)
  534. {
  535. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  536. netif_poll_disable(tp->dev);
  537. netif_tx_disable(tp->dev);
  538. }
  539. static inline void tg3_netif_start(struct tg3 *tp)
  540. {
  541. netif_wake_queue(tp->dev);
  542. /* NOTE: unconditional netif_wake_queue is only appropriate
  543. * so long as all callers are assured to have free tx slots
  544. * (such as after tg3_init_hw)
  545. */
  546. netif_poll_enable(tp->dev);
  547. tp->hw_status->status |= SD_STATUS_UPDATED;
  548. tg3_enable_ints(tp);
  549. }
  550. static void tg3_switch_clocks(struct tg3 *tp)
  551. {
  552. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  553. u32 orig_clock_ctrl;
  554. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  555. return;
  556. orig_clock_ctrl = clock_ctrl;
  557. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  558. CLOCK_CTRL_CLKRUN_OENABLE |
  559. 0x1f);
  560. tp->pci_clock_ctrl = clock_ctrl;
  561. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  562. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  563. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  564. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  565. }
  566. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  567. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  568. clock_ctrl |
  569. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  570. 40);
  571. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  572. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  573. 40);
  574. }
  575. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  576. }
  577. #define PHY_BUSY_LOOPS 5000
  578. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  579. {
  580. u32 frame_val;
  581. unsigned int loops;
  582. int ret;
  583. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  584. tw32_f(MAC_MI_MODE,
  585. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  586. udelay(80);
  587. }
  588. *val = 0x0;
  589. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  590. MI_COM_PHY_ADDR_MASK);
  591. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  592. MI_COM_REG_ADDR_MASK);
  593. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  594. tw32_f(MAC_MI_COM, frame_val);
  595. loops = PHY_BUSY_LOOPS;
  596. while (loops != 0) {
  597. udelay(10);
  598. frame_val = tr32(MAC_MI_COM);
  599. if ((frame_val & MI_COM_BUSY) == 0) {
  600. udelay(5);
  601. frame_val = tr32(MAC_MI_COM);
  602. break;
  603. }
  604. loops -= 1;
  605. }
  606. ret = -EBUSY;
  607. if (loops != 0) {
  608. *val = frame_val & MI_COM_DATA_MASK;
  609. ret = 0;
  610. }
  611. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  612. tw32_f(MAC_MI_MODE, tp->mi_mode);
  613. udelay(80);
  614. }
  615. return ret;
  616. }
  617. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  618. {
  619. u32 frame_val;
  620. unsigned int loops;
  621. int ret;
  622. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  623. tw32_f(MAC_MI_MODE,
  624. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  625. udelay(80);
  626. }
  627. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  628. MI_COM_PHY_ADDR_MASK);
  629. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  630. MI_COM_REG_ADDR_MASK);
  631. frame_val |= (val & MI_COM_DATA_MASK);
  632. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  633. tw32_f(MAC_MI_COM, frame_val);
  634. loops = PHY_BUSY_LOOPS;
  635. while (loops != 0) {
  636. udelay(10);
  637. frame_val = tr32(MAC_MI_COM);
  638. if ((frame_val & MI_COM_BUSY) == 0) {
  639. udelay(5);
  640. frame_val = tr32(MAC_MI_COM);
  641. break;
  642. }
  643. loops -= 1;
  644. }
  645. ret = -EBUSY;
  646. if (loops != 0)
  647. ret = 0;
  648. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  649. tw32_f(MAC_MI_MODE, tp->mi_mode);
  650. udelay(80);
  651. }
  652. return ret;
  653. }
  654. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  655. {
  656. u32 val;
  657. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  658. return;
  659. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  660. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  661. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  662. (val | (1 << 15) | (1 << 4)));
  663. }
  664. static int tg3_bmcr_reset(struct tg3 *tp)
  665. {
  666. u32 phy_control;
  667. int limit, err;
  668. /* OK, reset it, and poll the BMCR_RESET bit until it
  669. * clears or we time out.
  670. */
  671. phy_control = BMCR_RESET;
  672. err = tg3_writephy(tp, MII_BMCR, phy_control);
  673. if (err != 0)
  674. return -EBUSY;
  675. limit = 5000;
  676. while (limit--) {
  677. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  678. if (err != 0)
  679. return -EBUSY;
  680. if ((phy_control & BMCR_RESET) == 0) {
  681. udelay(40);
  682. break;
  683. }
  684. udelay(10);
  685. }
  686. if (limit <= 0)
  687. return -EBUSY;
  688. return 0;
  689. }
  690. static int tg3_wait_macro_done(struct tg3 *tp)
  691. {
  692. int limit = 100;
  693. while (limit--) {
  694. u32 tmp32;
  695. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  696. if ((tmp32 & 0x1000) == 0)
  697. break;
  698. }
  699. }
  700. if (limit <= 0)
  701. return -EBUSY;
  702. return 0;
  703. }
  704. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  705. {
  706. static const u32 test_pat[4][6] = {
  707. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  708. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  709. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  710. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  711. };
  712. int chan;
  713. for (chan = 0; chan < 4; chan++) {
  714. int i;
  715. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  716. (chan * 0x2000) | 0x0200);
  717. tg3_writephy(tp, 0x16, 0x0002);
  718. for (i = 0; i < 6; i++)
  719. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  720. test_pat[chan][i]);
  721. tg3_writephy(tp, 0x16, 0x0202);
  722. if (tg3_wait_macro_done(tp)) {
  723. *resetp = 1;
  724. return -EBUSY;
  725. }
  726. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  727. (chan * 0x2000) | 0x0200);
  728. tg3_writephy(tp, 0x16, 0x0082);
  729. if (tg3_wait_macro_done(tp)) {
  730. *resetp = 1;
  731. return -EBUSY;
  732. }
  733. tg3_writephy(tp, 0x16, 0x0802);
  734. if (tg3_wait_macro_done(tp)) {
  735. *resetp = 1;
  736. return -EBUSY;
  737. }
  738. for (i = 0; i < 6; i += 2) {
  739. u32 low, high;
  740. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  741. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  742. tg3_wait_macro_done(tp)) {
  743. *resetp = 1;
  744. return -EBUSY;
  745. }
  746. low &= 0x7fff;
  747. high &= 0x000f;
  748. if (low != test_pat[chan][i] ||
  749. high != test_pat[chan][i+1]) {
  750. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  751. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  752. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  753. return -EBUSY;
  754. }
  755. }
  756. }
  757. return 0;
  758. }
  759. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  760. {
  761. int chan;
  762. for (chan = 0; chan < 4; chan++) {
  763. int i;
  764. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  765. (chan * 0x2000) | 0x0200);
  766. tg3_writephy(tp, 0x16, 0x0002);
  767. for (i = 0; i < 6; i++)
  768. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  769. tg3_writephy(tp, 0x16, 0x0202);
  770. if (tg3_wait_macro_done(tp))
  771. return -EBUSY;
  772. }
  773. return 0;
  774. }
  775. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  776. {
  777. u32 reg32, phy9_orig;
  778. int retries, do_phy_reset, err;
  779. retries = 10;
  780. do_phy_reset = 1;
  781. do {
  782. if (do_phy_reset) {
  783. err = tg3_bmcr_reset(tp);
  784. if (err)
  785. return err;
  786. do_phy_reset = 0;
  787. }
  788. /* Disable transmitter and interrupt. */
  789. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  790. continue;
  791. reg32 |= 0x3000;
  792. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  793. /* Set full-duplex, 1000 mbps. */
  794. tg3_writephy(tp, MII_BMCR,
  795. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  796. /* Set to master mode. */
  797. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  798. continue;
  799. tg3_writephy(tp, MII_TG3_CTRL,
  800. (MII_TG3_CTRL_AS_MASTER |
  801. MII_TG3_CTRL_ENABLE_AS_MASTER));
  802. /* Enable SM_DSP_CLOCK and 6dB. */
  803. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  804. /* Block the PHY control access. */
  805. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  806. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  807. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  808. if (!err)
  809. break;
  810. } while (--retries);
  811. err = tg3_phy_reset_chanpat(tp);
  812. if (err)
  813. return err;
  814. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  815. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  816. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  817. tg3_writephy(tp, 0x16, 0x0000);
  818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  820. /* Set Extended packet length bit for jumbo frames */
  821. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  822. }
  823. else {
  824. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  825. }
  826. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  827. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  828. reg32 &= ~0x3000;
  829. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  830. } else if (!err)
  831. err = -EBUSY;
  832. return err;
  833. }
  834. /* This will reset the tigon3 PHY if there is no valid
  835. * link unless the FORCE argument is non-zero.
  836. */
  837. static int tg3_phy_reset(struct tg3 *tp)
  838. {
  839. u32 phy_status;
  840. int err;
  841. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  842. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  843. if (err != 0)
  844. return -EBUSY;
  845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  848. err = tg3_phy_reset_5703_4_5(tp);
  849. if (err)
  850. return err;
  851. goto out;
  852. }
  853. err = tg3_bmcr_reset(tp);
  854. if (err)
  855. return err;
  856. out:
  857. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  858. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  859. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  860. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  861. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  862. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  863. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  864. }
  865. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  866. tg3_writephy(tp, 0x1c, 0x8d68);
  867. tg3_writephy(tp, 0x1c, 0x8d68);
  868. }
  869. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  870. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  871. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  872. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  873. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  874. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  875. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  876. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  877. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  878. }
  879. /* Set Extended packet length bit (bit 14) on all chips that */
  880. /* support jumbo frames */
  881. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  882. /* Cannot do read-modify-write on 5401 */
  883. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  884. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  885. u32 phy_reg;
  886. /* Set bit 14 with read-modify-write to preserve other bits */
  887. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  888. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  889. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  890. }
  891. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  892. * jumbo frames transmission.
  893. */
  894. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  895. u32 phy_reg;
  896. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  897. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  898. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  899. }
  900. tg3_phy_set_wirespeed(tp);
  901. return 0;
  902. }
  903. static void tg3_frob_aux_power(struct tg3 *tp)
  904. {
  905. struct tg3 *tp_peer = tp;
  906. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  907. return;
  908. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  909. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  910. struct net_device *dev_peer;
  911. dev_peer = pci_get_drvdata(tp->pdev_peer);
  912. /* remove_one() may have been run on the peer. */
  913. if (!dev_peer)
  914. tp_peer = tp;
  915. else
  916. tp_peer = netdev_priv(dev_peer);
  917. }
  918. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  919. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  920. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  921. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  924. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  925. (GRC_LCLCTRL_GPIO_OE0 |
  926. GRC_LCLCTRL_GPIO_OE1 |
  927. GRC_LCLCTRL_GPIO_OE2 |
  928. GRC_LCLCTRL_GPIO_OUTPUT0 |
  929. GRC_LCLCTRL_GPIO_OUTPUT1),
  930. 100);
  931. } else {
  932. u32 no_gpio2;
  933. u32 grc_local_ctrl = 0;
  934. if (tp_peer != tp &&
  935. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  936. return;
  937. /* Workaround to prevent overdrawing Amps. */
  938. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  939. ASIC_REV_5714) {
  940. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  941. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  942. grc_local_ctrl, 100);
  943. }
  944. /* On 5753 and variants, GPIO2 cannot be used. */
  945. no_gpio2 = tp->nic_sram_data_cfg &
  946. NIC_SRAM_DATA_CFG_NO_GPIO2;
  947. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  948. GRC_LCLCTRL_GPIO_OE1 |
  949. GRC_LCLCTRL_GPIO_OE2 |
  950. GRC_LCLCTRL_GPIO_OUTPUT1 |
  951. GRC_LCLCTRL_GPIO_OUTPUT2;
  952. if (no_gpio2) {
  953. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  954. GRC_LCLCTRL_GPIO_OUTPUT2);
  955. }
  956. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  957. grc_local_ctrl, 100);
  958. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  959. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  960. grc_local_ctrl, 100);
  961. if (!no_gpio2) {
  962. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  963. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  964. grc_local_ctrl, 100);
  965. }
  966. }
  967. } else {
  968. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  969. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  970. if (tp_peer != tp &&
  971. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  972. return;
  973. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  974. (GRC_LCLCTRL_GPIO_OE1 |
  975. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  976. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  977. GRC_LCLCTRL_GPIO_OE1, 100);
  978. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  979. (GRC_LCLCTRL_GPIO_OE1 |
  980. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  981. }
  982. }
  983. }
  984. static int tg3_setup_phy(struct tg3 *, int);
  985. #define RESET_KIND_SHUTDOWN 0
  986. #define RESET_KIND_INIT 1
  987. #define RESET_KIND_SUSPEND 2
  988. static void tg3_write_sig_post_reset(struct tg3 *, int);
  989. static int tg3_halt_cpu(struct tg3 *, u32);
  990. static int tg3_nvram_lock(struct tg3 *);
  991. static void tg3_nvram_unlock(struct tg3 *);
  992. static void tg3_power_down_phy(struct tg3 *tp)
  993. {
  994. /* The PHY should not be powered down on some chips because
  995. * of bugs.
  996. */
  997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  999. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1000. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1001. return;
  1002. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1003. }
  1004. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1005. {
  1006. u32 misc_host_ctrl;
  1007. u16 power_control, power_caps;
  1008. int pm = tp->pm_cap;
  1009. /* Make sure register accesses (indirect or otherwise)
  1010. * will function correctly.
  1011. */
  1012. pci_write_config_dword(tp->pdev,
  1013. TG3PCI_MISC_HOST_CTRL,
  1014. tp->misc_host_ctrl);
  1015. pci_read_config_word(tp->pdev,
  1016. pm + PCI_PM_CTRL,
  1017. &power_control);
  1018. power_control |= PCI_PM_CTRL_PME_STATUS;
  1019. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1020. switch (state) {
  1021. case PCI_D0:
  1022. power_control |= 0;
  1023. pci_write_config_word(tp->pdev,
  1024. pm + PCI_PM_CTRL,
  1025. power_control);
  1026. udelay(100); /* Delay after power state change */
  1027. /* Switch out of Vaux if it is not a LOM */
  1028. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  1029. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1030. return 0;
  1031. case PCI_D1:
  1032. power_control |= 1;
  1033. break;
  1034. case PCI_D2:
  1035. power_control |= 2;
  1036. break;
  1037. case PCI_D3hot:
  1038. power_control |= 3;
  1039. break;
  1040. default:
  1041. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1042. "requested.\n",
  1043. tp->dev->name, state);
  1044. return -EINVAL;
  1045. };
  1046. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1047. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1048. tw32(TG3PCI_MISC_HOST_CTRL,
  1049. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1050. if (tp->link_config.phy_is_low_power == 0) {
  1051. tp->link_config.phy_is_low_power = 1;
  1052. tp->link_config.orig_speed = tp->link_config.speed;
  1053. tp->link_config.orig_duplex = tp->link_config.duplex;
  1054. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1055. }
  1056. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1057. tp->link_config.speed = SPEED_10;
  1058. tp->link_config.duplex = DUPLEX_HALF;
  1059. tp->link_config.autoneg = AUTONEG_ENABLE;
  1060. tg3_setup_phy(tp, 0);
  1061. }
  1062. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1063. int i;
  1064. u32 val;
  1065. for (i = 0; i < 200; i++) {
  1066. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1067. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1068. break;
  1069. msleep(1);
  1070. }
  1071. }
  1072. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1073. WOL_DRV_STATE_SHUTDOWN |
  1074. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1075. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1076. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1077. u32 mac_mode;
  1078. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1079. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1080. udelay(40);
  1081. mac_mode = MAC_MODE_PORT_MODE_MII;
  1082. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1083. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1084. mac_mode |= MAC_MODE_LINK_POLARITY;
  1085. } else {
  1086. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1087. }
  1088. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1089. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1090. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1091. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1092. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1093. tw32_f(MAC_MODE, mac_mode);
  1094. udelay(100);
  1095. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1096. udelay(10);
  1097. }
  1098. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1099. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1101. u32 base_val;
  1102. base_val = tp->pci_clock_ctrl;
  1103. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1104. CLOCK_CTRL_TXCLK_DISABLE);
  1105. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1106. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1107. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1108. /* do nothing */
  1109. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1110. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1111. u32 newbits1, newbits2;
  1112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1114. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1115. CLOCK_CTRL_TXCLK_DISABLE |
  1116. CLOCK_CTRL_ALTCLK);
  1117. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1118. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1119. newbits1 = CLOCK_CTRL_625_CORE;
  1120. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1121. } else {
  1122. newbits1 = CLOCK_CTRL_ALTCLK;
  1123. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1124. }
  1125. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1126. 40);
  1127. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1128. 40);
  1129. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1130. u32 newbits3;
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1133. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1134. CLOCK_CTRL_TXCLK_DISABLE |
  1135. CLOCK_CTRL_44MHZ_CORE);
  1136. } else {
  1137. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1138. }
  1139. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1140. tp->pci_clock_ctrl | newbits3, 40);
  1141. }
  1142. }
  1143. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1144. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1145. /* Turn off the PHY */
  1146. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1147. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1148. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1149. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1150. tg3_power_down_phy(tp);
  1151. }
  1152. }
  1153. tg3_frob_aux_power(tp);
  1154. /* Workaround for unstable PLL clock */
  1155. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1156. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1157. u32 val = tr32(0x7d00);
  1158. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1159. tw32(0x7d00, val);
  1160. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1161. int err;
  1162. err = tg3_nvram_lock(tp);
  1163. tg3_halt_cpu(tp, RX_CPU_BASE);
  1164. if (!err)
  1165. tg3_nvram_unlock(tp);
  1166. }
  1167. }
  1168. /* Finally, set the new power state. */
  1169. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1170. udelay(100); /* Delay after power state change */
  1171. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1172. return 0;
  1173. }
  1174. static void tg3_link_report(struct tg3 *tp)
  1175. {
  1176. if (!netif_carrier_ok(tp->dev)) {
  1177. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1178. } else {
  1179. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1180. tp->dev->name,
  1181. (tp->link_config.active_speed == SPEED_1000 ?
  1182. 1000 :
  1183. (tp->link_config.active_speed == SPEED_100 ?
  1184. 100 : 10)),
  1185. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1186. "full" : "half"));
  1187. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1188. "%s for RX.\n",
  1189. tp->dev->name,
  1190. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1191. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1192. }
  1193. }
  1194. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1195. {
  1196. u32 new_tg3_flags = 0;
  1197. u32 old_rx_mode = tp->rx_mode;
  1198. u32 old_tx_mode = tp->tx_mode;
  1199. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1200. /* Convert 1000BaseX flow control bits to 1000BaseT
  1201. * bits before resolving flow control.
  1202. */
  1203. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1204. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1205. ADVERTISE_PAUSE_ASYM);
  1206. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1207. if (local_adv & ADVERTISE_1000XPAUSE)
  1208. local_adv |= ADVERTISE_PAUSE_CAP;
  1209. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1210. local_adv |= ADVERTISE_PAUSE_ASYM;
  1211. if (remote_adv & LPA_1000XPAUSE)
  1212. remote_adv |= LPA_PAUSE_CAP;
  1213. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1214. remote_adv |= LPA_PAUSE_ASYM;
  1215. }
  1216. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1217. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1218. if (remote_adv & LPA_PAUSE_CAP)
  1219. new_tg3_flags |=
  1220. (TG3_FLAG_RX_PAUSE |
  1221. TG3_FLAG_TX_PAUSE);
  1222. else if (remote_adv & LPA_PAUSE_ASYM)
  1223. new_tg3_flags |=
  1224. (TG3_FLAG_RX_PAUSE);
  1225. } else {
  1226. if (remote_adv & LPA_PAUSE_CAP)
  1227. new_tg3_flags |=
  1228. (TG3_FLAG_RX_PAUSE |
  1229. TG3_FLAG_TX_PAUSE);
  1230. }
  1231. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1232. if ((remote_adv & LPA_PAUSE_CAP) &&
  1233. (remote_adv & LPA_PAUSE_ASYM))
  1234. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1235. }
  1236. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1237. tp->tg3_flags |= new_tg3_flags;
  1238. } else {
  1239. new_tg3_flags = tp->tg3_flags;
  1240. }
  1241. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1242. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1243. else
  1244. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1245. if (old_rx_mode != tp->rx_mode) {
  1246. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1247. }
  1248. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1249. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1250. else
  1251. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1252. if (old_tx_mode != tp->tx_mode) {
  1253. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1254. }
  1255. }
  1256. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1257. {
  1258. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1259. case MII_TG3_AUX_STAT_10HALF:
  1260. *speed = SPEED_10;
  1261. *duplex = DUPLEX_HALF;
  1262. break;
  1263. case MII_TG3_AUX_STAT_10FULL:
  1264. *speed = SPEED_10;
  1265. *duplex = DUPLEX_FULL;
  1266. break;
  1267. case MII_TG3_AUX_STAT_100HALF:
  1268. *speed = SPEED_100;
  1269. *duplex = DUPLEX_HALF;
  1270. break;
  1271. case MII_TG3_AUX_STAT_100FULL:
  1272. *speed = SPEED_100;
  1273. *duplex = DUPLEX_FULL;
  1274. break;
  1275. case MII_TG3_AUX_STAT_1000HALF:
  1276. *speed = SPEED_1000;
  1277. *duplex = DUPLEX_HALF;
  1278. break;
  1279. case MII_TG3_AUX_STAT_1000FULL:
  1280. *speed = SPEED_1000;
  1281. *duplex = DUPLEX_FULL;
  1282. break;
  1283. default:
  1284. *speed = SPEED_INVALID;
  1285. *duplex = DUPLEX_INVALID;
  1286. break;
  1287. };
  1288. }
  1289. static void tg3_phy_copper_begin(struct tg3 *tp)
  1290. {
  1291. u32 new_adv;
  1292. int i;
  1293. if (tp->link_config.phy_is_low_power) {
  1294. /* Entering low power mode. Disable gigabit and
  1295. * 100baseT advertisements.
  1296. */
  1297. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1298. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1299. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1300. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1301. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1302. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1303. } else if (tp->link_config.speed == SPEED_INVALID) {
  1304. tp->link_config.advertising =
  1305. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1306. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1307. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1308. ADVERTISED_Autoneg | ADVERTISED_MII);
  1309. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1310. tp->link_config.advertising &=
  1311. ~(ADVERTISED_1000baseT_Half |
  1312. ADVERTISED_1000baseT_Full);
  1313. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1314. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1315. new_adv |= ADVERTISE_10HALF;
  1316. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1317. new_adv |= ADVERTISE_10FULL;
  1318. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1319. new_adv |= ADVERTISE_100HALF;
  1320. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1321. new_adv |= ADVERTISE_100FULL;
  1322. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1323. if (tp->link_config.advertising &
  1324. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1325. new_adv = 0;
  1326. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1327. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1328. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1329. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1330. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1331. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1332. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1333. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1334. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1335. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1336. } else {
  1337. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1338. }
  1339. } else {
  1340. /* Asking for a specific link mode. */
  1341. if (tp->link_config.speed == SPEED_1000) {
  1342. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1343. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1344. if (tp->link_config.duplex == DUPLEX_FULL)
  1345. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1346. else
  1347. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1348. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1349. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1350. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1351. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1352. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1353. } else {
  1354. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1355. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1356. if (tp->link_config.speed == SPEED_100) {
  1357. if (tp->link_config.duplex == DUPLEX_FULL)
  1358. new_adv |= ADVERTISE_100FULL;
  1359. else
  1360. new_adv |= ADVERTISE_100HALF;
  1361. } else {
  1362. if (tp->link_config.duplex == DUPLEX_FULL)
  1363. new_adv |= ADVERTISE_10FULL;
  1364. else
  1365. new_adv |= ADVERTISE_10HALF;
  1366. }
  1367. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1368. }
  1369. }
  1370. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1371. tp->link_config.speed != SPEED_INVALID) {
  1372. u32 bmcr, orig_bmcr;
  1373. tp->link_config.active_speed = tp->link_config.speed;
  1374. tp->link_config.active_duplex = tp->link_config.duplex;
  1375. bmcr = 0;
  1376. switch (tp->link_config.speed) {
  1377. default:
  1378. case SPEED_10:
  1379. break;
  1380. case SPEED_100:
  1381. bmcr |= BMCR_SPEED100;
  1382. break;
  1383. case SPEED_1000:
  1384. bmcr |= TG3_BMCR_SPEED1000;
  1385. break;
  1386. };
  1387. if (tp->link_config.duplex == DUPLEX_FULL)
  1388. bmcr |= BMCR_FULLDPLX;
  1389. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1390. (bmcr != orig_bmcr)) {
  1391. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1392. for (i = 0; i < 1500; i++) {
  1393. u32 tmp;
  1394. udelay(10);
  1395. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1396. tg3_readphy(tp, MII_BMSR, &tmp))
  1397. continue;
  1398. if (!(tmp & BMSR_LSTATUS)) {
  1399. udelay(40);
  1400. break;
  1401. }
  1402. }
  1403. tg3_writephy(tp, MII_BMCR, bmcr);
  1404. udelay(40);
  1405. }
  1406. } else {
  1407. tg3_writephy(tp, MII_BMCR,
  1408. BMCR_ANENABLE | BMCR_ANRESTART);
  1409. }
  1410. }
  1411. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1412. {
  1413. int err;
  1414. /* Turn off tap power management. */
  1415. /* Set Extended packet length bit */
  1416. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1417. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1418. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1419. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1420. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1421. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1422. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1423. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1424. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1425. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1426. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1427. udelay(40);
  1428. return err;
  1429. }
  1430. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1431. {
  1432. u32 adv_reg, all_mask;
  1433. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1434. return 0;
  1435. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1436. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1437. if ((adv_reg & all_mask) != all_mask)
  1438. return 0;
  1439. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1440. u32 tg3_ctrl;
  1441. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1442. return 0;
  1443. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1444. MII_TG3_CTRL_ADV_1000_FULL);
  1445. if ((tg3_ctrl & all_mask) != all_mask)
  1446. return 0;
  1447. }
  1448. return 1;
  1449. }
  1450. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1451. {
  1452. int current_link_up;
  1453. u32 bmsr, dummy;
  1454. u16 current_speed;
  1455. u8 current_duplex;
  1456. int i, err;
  1457. tw32(MAC_EVENT, 0);
  1458. tw32_f(MAC_STATUS,
  1459. (MAC_STATUS_SYNC_CHANGED |
  1460. MAC_STATUS_CFG_CHANGED |
  1461. MAC_STATUS_MI_COMPLETION |
  1462. MAC_STATUS_LNKSTATE_CHANGED));
  1463. udelay(40);
  1464. tp->mi_mode = MAC_MI_MODE_BASE;
  1465. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1466. udelay(80);
  1467. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1468. /* Some third-party PHYs need to be reset on link going
  1469. * down.
  1470. */
  1471. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1474. netif_carrier_ok(tp->dev)) {
  1475. tg3_readphy(tp, MII_BMSR, &bmsr);
  1476. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1477. !(bmsr & BMSR_LSTATUS))
  1478. force_reset = 1;
  1479. }
  1480. if (force_reset)
  1481. tg3_phy_reset(tp);
  1482. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1483. tg3_readphy(tp, MII_BMSR, &bmsr);
  1484. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1485. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1486. bmsr = 0;
  1487. if (!(bmsr & BMSR_LSTATUS)) {
  1488. err = tg3_init_5401phy_dsp(tp);
  1489. if (err)
  1490. return err;
  1491. tg3_readphy(tp, MII_BMSR, &bmsr);
  1492. for (i = 0; i < 1000; i++) {
  1493. udelay(10);
  1494. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1495. (bmsr & BMSR_LSTATUS)) {
  1496. udelay(40);
  1497. break;
  1498. }
  1499. }
  1500. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1501. !(bmsr & BMSR_LSTATUS) &&
  1502. tp->link_config.active_speed == SPEED_1000) {
  1503. err = tg3_phy_reset(tp);
  1504. if (!err)
  1505. err = tg3_init_5401phy_dsp(tp);
  1506. if (err)
  1507. return err;
  1508. }
  1509. }
  1510. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1511. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1512. /* 5701 {A0,B0} CRC bug workaround */
  1513. tg3_writephy(tp, 0x15, 0x0a75);
  1514. tg3_writephy(tp, 0x1c, 0x8c68);
  1515. tg3_writephy(tp, 0x1c, 0x8d68);
  1516. tg3_writephy(tp, 0x1c, 0x8c68);
  1517. }
  1518. /* Clear pending interrupts... */
  1519. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1520. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1521. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1522. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1523. else
  1524. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1527. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1528. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1529. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1530. else
  1531. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1532. }
  1533. current_link_up = 0;
  1534. current_speed = SPEED_INVALID;
  1535. current_duplex = DUPLEX_INVALID;
  1536. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1537. u32 val;
  1538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1539. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1540. if (!(val & (1 << 10))) {
  1541. val |= (1 << 10);
  1542. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1543. goto relink;
  1544. }
  1545. }
  1546. bmsr = 0;
  1547. for (i = 0; i < 100; i++) {
  1548. tg3_readphy(tp, MII_BMSR, &bmsr);
  1549. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1550. (bmsr & BMSR_LSTATUS))
  1551. break;
  1552. udelay(40);
  1553. }
  1554. if (bmsr & BMSR_LSTATUS) {
  1555. u32 aux_stat, bmcr;
  1556. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1557. for (i = 0; i < 2000; i++) {
  1558. udelay(10);
  1559. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1560. aux_stat)
  1561. break;
  1562. }
  1563. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1564. &current_speed,
  1565. &current_duplex);
  1566. bmcr = 0;
  1567. for (i = 0; i < 200; i++) {
  1568. tg3_readphy(tp, MII_BMCR, &bmcr);
  1569. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1570. continue;
  1571. if (bmcr && bmcr != 0x7fff)
  1572. break;
  1573. udelay(10);
  1574. }
  1575. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1576. if (bmcr & BMCR_ANENABLE) {
  1577. current_link_up = 1;
  1578. /* Force autoneg restart if we are exiting
  1579. * low power mode.
  1580. */
  1581. if (!tg3_copper_is_advertising_all(tp))
  1582. current_link_up = 0;
  1583. } else {
  1584. current_link_up = 0;
  1585. }
  1586. } else {
  1587. if (!(bmcr & BMCR_ANENABLE) &&
  1588. tp->link_config.speed == current_speed &&
  1589. tp->link_config.duplex == current_duplex) {
  1590. current_link_up = 1;
  1591. } else {
  1592. current_link_up = 0;
  1593. }
  1594. }
  1595. tp->link_config.active_speed = current_speed;
  1596. tp->link_config.active_duplex = current_duplex;
  1597. }
  1598. if (current_link_up == 1 &&
  1599. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1600. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1601. u32 local_adv, remote_adv;
  1602. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1603. local_adv = 0;
  1604. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1605. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1606. remote_adv = 0;
  1607. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1608. /* If we are not advertising full pause capability,
  1609. * something is wrong. Bring the link down and reconfigure.
  1610. */
  1611. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1612. current_link_up = 0;
  1613. } else {
  1614. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1615. }
  1616. }
  1617. relink:
  1618. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1619. u32 tmp;
  1620. tg3_phy_copper_begin(tp);
  1621. tg3_readphy(tp, MII_BMSR, &tmp);
  1622. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1623. (tmp & BMSR_LSTATUS))
  1624. current_link_up = 1;
  1625. }
  1626. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1627. if (current_link_up == 1) {
  1628. if (tp->link_config.active_speed == SPEED_100 ||
  1629. tp->link_config.active_speed == SPEED_10)
  1630. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1631. else
  1632. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1633. } else
  1634. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1635. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1636. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1637. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1638. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1640. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1641. (current_link_up == 1 &&
  1642. tp->link_config.active_speed == SPEED_10))
  1643. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1644. } else {
  1645. if (current_link_up == 1)
  1646. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1647. }
  1648. /* ??? Without this setting Netgear GA302T PHY does not
  1649. * ??? send/receive packets...
  1650. */
  1651. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1652. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1653. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1654. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1655. udelay(80);
  1656. }
  1657. tw32_f(MAC_MODE, tp->mac_mode);
  1658. udelay(40);
  1659. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1660. /* Polled via timer. */
  1661. tw32_f(MAC_EVENT, 0);
  1662. } else {
  1663. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1664. }
  1665. udelay(40);
  1666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1667. current_link_up == 1 &&
  1668. tp->link_config.active_speed == SPEED_1000 &&
  1669. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1670. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1671. udelay(120);
  1672. tw32_f(MAC_STATUS,
  1673. (MAC_STATUS_SYNC_CHANGED |
  1674. MAC_STATUS_CFG_CHANGED));
  1675. udelay(40);
  1676. tg3_write_mem(tp,
  1677. NIC_SRAM_FIRMWARE_MBOX,
  1678. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1679. }
  1680. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1681. if (current_link_up)
  1682. netif_carrier_on(tp->dev);
  1683. else
  1684. netif_carrier_off(tp->dev);
  1685. tg3_link_report(tp);
  1686. }
  1687. return 0;
  1688. }
  1689. struct tg3_fiber_aneginfo {
  1690. int state;
  1691. #define ANEG_STATE_UNKNOWN 0
  1692. #define ANEG_STATE_AN_ENABLE 1
  1693. #define ANEG_STATE_RESTART_INIT 2
  1694. #define ANEG_STATE_RESTART 3
  1695. #define ANEG_STATE_DISABLE_LINK_OK 4
  1696. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1697. #define ANEG_STATE_ABILITY_DETECT 6
  1698. #define ANEG_STATE_ACK_DETECT_INIT 7
  1699. #define ANEG_STATE_ACK_DETECT 8
  1700. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1701. #define ANEG_STATE_COMPLETE_ACK 10
  1702. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1703. #define ANEG_STATE_IDLE_DETECT 12
  1704. #define ANEG_STATE_LINK_OK 13
  1705. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1706. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1707. u32 flags;
  1708. #define MR_AN_ENABLE 0x00000001
  1709. #define MR_RESTART_AN 0x00000002
  1710. #define MR_AN_COMPLETE 0x00000004
  1711. #define MR_PAGE_RX 0x00000008
  1712. #define MR_NP_LOADED 0x00000010
  1713. #define MR_TOGGLE_TX 0x00000020
  1714. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1715. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1716. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1717. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1718. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1719. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1720. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1721. #define MR_TOGGLE_RX 0x00002000
  1722. #define MR_NP_RX 0x00004000
  1723. #define MR_LINK_OK 0x80000000
  1724. unsigned long link_time, cur_time;
  1725. u32 ability_match_cfg;
  1726. int ability_match_count;
  1727. char ability_match, idle_match, ack_match;
  1728. u32 txconfig, rxconfig;
  1729. #define ANEG_CFG_NP 0x00000080
  1730. #define ANEG_CFG_ACK 0x00000040
  1731. #define ANEG_CFG_RF2 0x00000020
  1732. #define ANEG_CFG_RF1 0x00000010
  1733. #define ANEG_CFG_PS2 0x00000001
  1734. #define ANEG_CFG_PS1 0x00008000
  1735. #define ANEG_CFG_HD 0x00004000
  1736. #define ANEG_CFG_FD 0x00002000
  1737. #define ANEG_CFG_INVAL 0x00001f06
  1738. };
  1739. #define ANEG_OK 0
  1740. #define ANEG_DONE 1
  1741. #define ANEG_TIMER_ENAB 2
  1742. #define ANEG_FAILED -1
  1743. #define ANEG_STATE_SETTLE_TIME 10000
  1744. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1745. struct tg3_fiber_aneginfo *ap)
  1746. {
  1747. unsigned long delta;
  1748. u32 rx_cfg_reg;
  1749. int ret;
  1750. if (ap->state == ANEG_STATE_UNKNOWN) {
  1751. ap->rxconfig = 0;
  1752. ap->link_time = 0;
  1753. ap->cur_time = 0;
  1754. ap->ability_match_cfg = 0;
  1755. ap->ability_match_count = 0;
  1756. ap->ability_match = 0;
  1757. ap->idle_match = 0;
  1758. ap->ack_match = 0;
  1759. }
  1760. ap->cur_time++;
  1761. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1762. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1763. if (rx_cfg_reg != ap->ability_match_cfg) {
  1764. ap->ability_match_cfg = rx_cfg_reg;
  1765. ap->ability_match = 0;
  1766. ap->ability_match_count = 0;
  1767. } else {
  1768. if (++ap->ability_match_count > 1) {
  1769. ap->ability_match = 1;
  1770. ap->ability_match_cfg = rx_cfg_reg;
  1771. }
  1772. }
  1773. if (rx_cfg_reg & ANEG_CFG_ACK)
  1774. ap->ack_match = 1;
  1775. else
  1776. ap->ack_match = 0;
  1777. ap->idle_match = 0;
  1778. } else {
  1779. ap->idle_match = 1;
  1780. ap->ability_match_cfg = 0;
  1781. ap->ability_match_count = 0;
  1782. ap->ability_match = 0;
  1783. ap->ack_match = 0;
  1784. rx_cfg_reg = 0;
  1785. }
  1786. ap->rxconfig = rx_cfg_reg;
  1787. ret = ANEG_OK;
  1788. switch(ap->state) {
  1789. case ANEG_STATE_UNKNOWN:
  1790. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1791. ap->state = ANEG_STATE_AN_ENABLE;
  1792. /* fallthru */
  1793. case ANEG_STATE_AN_ENABLE:
  1794. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1795. if (ap->flags & MR_AN_ENABLE) {
  1796. ap->link_time = 0;
  1797. ap->cur_time = 0;
  1798. ap->ability_match_cfg = 0;
  1799. ap->ability_match_count = 0;
  1800. ap->ability_match = 0;
  1801. ap->idle_match = 0;
  1802. ap->ack_match = 0;
  1803. ap->state = ANEG_STATE_RESTART_INIT;
  1804. } else {
  1805. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1806. }
  1807. break;
  1808. case ANEG_STATE_RESTART_INIT:
  1809. ap->link_time = ap->cur_time;
  1810. ap->flags &= ~(MR_NP_LOADED);
  1811. ap->txconfig = 0;
  1812. tw32(MAC_TX_AUTO_NEG, 0);
  1813. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1814. tw32_f(MAC_MODE, tp->mac_mode);
  1815. udelay(40);
  1816. ret = ANEG_TIMER_ENAB;
  1817. ap->state = ANEG_STATE_RESTART;
  1818. /* fallthru */
  1819. case ANEG_STATE_RESTART:
  1820. delta = ap->cur_time - ap->link_time;
  1821. if (delta > ANEG_STATE_SETTLE_TIME) {
  1822. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1823. } else {
  1824. ret = ANEG_TIMER_ENAB;
  1825. }
  1826. break;
  1827. case ANEG_STATE_DISABLE_LINK_OK:
  1828. ret = ANEG_DONE;
  1829. break;
  1830. case ANEG_STATE_ABILITY_DETECT_INIT:
  1831. ap->flags &= ~(MR_TOGGLE_TX);
  1832. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1833. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1834. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1835. tw32_f(MAC_MODE, tp->mac_mode);
  1836. udelay(40);
  1837. ap->state = ANEG_STATE_ABILITY_DETECT;
  1838. break;
  1839. case ANEG_STATE_ABILITY_DETECT:
  1840. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1841. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1842. }
  1843. break;
  1844. case ANEG_STATE_ACK_DETECT_INIT:
  1845. ap->txconfig |= ANEG_CFG_ACK;
  1846. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1847. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1848. tw32_f(MAC_MODE, tp->mac_mode);
  1849. udelay(40);
  1850. ap->state = ANEG_STATE_ACK_DETECT;
  1851. /* fallthru */
  1852. case ANEG_STATE_ACK_DETECT:
  1853. if (ap->ack_match != 0) {
  1854. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1855. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1856. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1857. } else {
  1858. ap->state = ANEG_STATE_AN_ENABLE;
  1859. }
  1860. } else if (ap->ability_match != 0 &&
  1861. ap->rxconfig == 0) {
  1862. ap->state = ANEG_STATE_AN_ENABLE;
  1863. }
  1864. break;
  1865. case ANEG_STATE_COMPLETE_ACK_INIT:
  1866. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1867. ret = ANEG_FAILED;
  1868. break;
  1869. }
  1870. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1871. MR_LP_ADV_HALF_DUPLEX |
  1872. MR_LP_ADV_SYM_PAUSE |
  1873. MR_LP_ADV_ASYM_PAUSE |
  1874. MR_LP_ADV_REMOTE_FAULT1 |
  1875. MR_LP_ADV_REMOTE_FAULT2 |
  1876. MR_LP_ADV_NEXT_PAGE |
  1877. MR_TOGGLE_RX |
  1878. MR_NP_RX);
  1879. if (ap->rxconfig & ANEG_CFG_FD)
  1880. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1881. if (ap->rxconfig & ANEG_CFG_HD)
  1882. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1883. if (ap->rxconfig & ANEG_CFG_PS1)
  1884. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1885. if (ap->rxconfig & ANEG_CFG_PS2)
  1886. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1887. if (ap->rxconfig & ANEG_CFG_RF1)
  1888. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1889. if (ap->rxconfig & ANEG_CFG_RF2)
  1890. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1891. if (ap->rxconfig & ANEG_CFG_NP)
  1892. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1893. ap->link_time = ap->cur_time;
  1894. ap->flags ^= (MR_TOGGLE_TX);
  1895. if (ap->rxconfig & 0x0008)
  1896. ap->flags |= MR_TOGGLE_RX;
  1897. if (ap->rxconfig & ANEG_CFG_NP)
  1898. ap->flags |= MR_NP_RX;
  1899. ap->flags |= MR_PAGE_RX;
  1900. ap->state = ANEG_STATE_COMPLETE_ACK;
  1901. ret = ANEG_TIMER_ENAB;
  1902. break;
  1903. case ANEG_STATE_COMPLETE_ACK:
  1904. if (ap->ability_match != 0 &&
  1905. ap->rxconfig == 0) {
  1906. ap->state = ANEG_STATE_AN_ENABLE;
  1907. break;
  1908. }
  1909. delta = ap->cur_time - ap->link_time;
  1910. if (delta > ANEG_STATE_SETTLE_TIME) {
  1911. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1912. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1913. } else {
  1914. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1915. !(ap->flags & MR_NP_RX)) {
  1916. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1917. } else {
  1918. ret = ANEG_FAILED;
  1919. }
  1920. }
  1921. }
  1922. break;
  1923. case ANEG_STATE_IDLE_DETECT_INIT:
  1924. ap->link_time = ap->cur_time;
  1925. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1926. tw32_f(MAC_MODE, tp->mac_mode);
  1927. udelay(40);
  1928. ap->state = ANEG_STATE_IDLE_DETECT;
  1929. ret = ANEG_TIMER_ENAB;
  1930. break;
  1931. case ANEG_STATE_IDLE_DETECT:
  1932. if (ap->ability_match != 0 &&
  1933. ap->rxconfig == 0) {
  1934. ap->state = ANEG_STATE_AN_ENABLE;
  1935. break;
  1936. }
  1937. delta = ap->cur_time - ap->link_time;
  1938. if (delta > ANEG_STATE_SETTLE_TIME) {
  1939. /* XXX another gem from the Broadcom driver :( */
  1940. ap->state = ANEG_STATE_LINK_OK;
  1941. }
  1942. break;
  1943. case ANEG_STATE_LINK_OK:
  1944. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1945. ret = ANEG_DONE;
  1946. break;
  1947. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1948. /* ??? unimplemented */
  1949. break;
  1950. case ANEG_STATE_NEXT_PAGE_WAIT:
  1951. /* ??? unimplemented */
  1952. break;
  1953. default:
  1954. ret = ANEG_FAILED;
  1955. break;
  1956. };
  1957. return ret;
  1958. }
  1959. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1960. {
  1961. int res = 0;
  1962. struct tg3_fiber_aneginfo aninfo;
  1963. int status = ANEG_FAILED;
  1964. unsigned int tick;
  1965. u32 tmp;
  1966. tw32_f(MAC_TX_AUTO_NEG, 0);
  1967. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1968. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1969. udelay(40);
  1970. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1971. udelay(40);
  1972. memset(&aninfo, 0, sizeof(aninfo));
  1973. aninfo.flags |= MR_AN_ENABLE;
  1974. aninfo.state = ANEG_STATE_UNKNOWN;
  1975. aninfo.cur_time = 0;
  1976. tick = 0;
  1977. while (++tick < 195000) {
  1978. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1979. if (status == ANEG_DONE || status == ANEG_FAILED)
  1980. break;
  1981. udelay(1);
  1982. }
  1983. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1984. tw32_f(MAC_MODE, tp->mac_mode);
  1985. udelay(40);
  1986. *flags = aninfo.flags;
  1987. if (status == ANEG_DONE &&
  1988. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1989. MR_LP_ADV_FULL_DUPLEX)))
  1990. res = 1;
  1991. return res;
  1992. }
  1993. static void tg3_init_bcm8002(struct tg3 *tp)
  1994. {
  1995. u32 mac_status = tr32(MAC_STATUS);
  1996. int i;
  1997. /* Reset when initting first time or we have a link. */
  1998. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1999. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2000. return;
  2001. /* Set PLL lock range. */
  2002. tg3_writephy(tp, 0x16, 0x8007);
  2003. /* SW reset */
  2004. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2005. /* Wait for reset to complete. */
  2006. /* XXX schedule_timeout() ... */
  2007. for (i = 0; i < 500; i++)
  2008. udelay(10);
  2009. /* Config mode; select PMA/Ch 1 regs. */
  2010. tg3_writephy(tp, 0x10, 0x8411);
  2011. /* Enable auto-lock and comdet, select txclk for tx. */
  2012. tg3_writephy(tp, 0x11, 0x0a10);
  2013. tg3_writephy(tp, 0x18, 0x00a0);
  2014. tg3_writephy(tp, 0x16, 0x41ff);
  2015. /* Assert and deassert POR. */
  2016. tg3_writephy(tp, 0x13, 0x0400);
  2017. udelay(40);
  2018. tg3_writephy(tp, 0x13, 0x0000);
  2019. tg3_writephy(tp, 0x11, 0x0a50);
  2020. udelay(40);
  2021. tg3_writephy(tp, 0x11, 0x0a10);
  2022. /* Wait for signal to stabilize */
  2023. /* XXX schedule_timeout() ... */
  2024. for (i = 0; i < 15000; i++)
  2025. udelay(10);
  2026. /* Deselect the channel register so we can read the PHYID
  2027. * later.
  2028. */
  2029. tg3_writephy(tp, 0x10, 0x8011);
  2030. }
  2031. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2032. {
  2033. u32 sg_dig_ctrl, sg_dig_status;
  2034. u32 serdes_cfg, expected_sg_dig_ctrl;
  2035. int workaround, port_a;
  2036. int current_link_up;
  2037. serdes_cfg = 0;
  2038. expected_sg_dig_ctrl = 0;
  2039. workaround = 0;
  2040. port_a = 1;
  2041. current_link_up = 0;
  2042. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2043. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2044. workaround = 1;
  2045. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2046. port_a = 0;
  2047. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2048. /* preserve bits 20-23 for voltage regulator */
  2049. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2050. }
  2051. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2052. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2053. if (sg_dig_ctrl & (1 << 31)) {
  2054. if (workaround) {
  2055. u32 val = serdes_cfg;
  2056. if (port_a)
  2057. val |= 0xc010000;
  2058. else
  2059. val |= 0x4010000;
  2060. tw32_f(MAC_SERDES_CFG, val);
  2061. }
  2062. tw32_f(SG_DIG_CTRL, 0x01388400);
  2063. }
  2064. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2065. tg3_setup_flow_control(tp, 0, 0);
  2066. current_link_up = 1;
  2067. }
  2068. goto out;
  2069. }
  2070. /* Want auto-negotiation. */
  2071. expected_sg_dig_ctrl = 0x81388400;
  2072. /* Pause capability */
  2073. expected_sg_dig_ctrl |= (1 << 11);
  2074. /* Asymettric pause */
  2075. expected_sg_dig_ctrl |= (1 << 12);
  2076. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2077. if (workaround)
  2078. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2079. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2080. udelay(5);
  2081. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2082. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2083. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2084. MAC_STATUS_SIGNAL_DET)) {
  2085. int i;
  2086. /* Giver time to negotiate (~200ms) */
  2087. for (i = 0; i < 40000; i++) {
  2088. sg_dig_status = tr32(SG_DIG_STATUS);
  2089. if (sg_dig_status & (0x3))
  2090. break;
  2091. udelay(5);
  2092. }
  2093. mac_status = tr32(MAC_STATUS);
  2094. if ((sg_dig_status & (1 << 1)) &&
  2095. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2096. u32 local_adv, remote_adv;
  2097. local_adv = ADVERTISE_PAUSE_CAP;
  2098. remote_adv = 0;
  2099. if (sg_dig_status & (1 << 19))
  2100. remote_adv |= LPA_PAUSE_CAP;
  2101. if (sg_dig_status & (1 << 20))
  2102. remote_adv |= LPA_PAUSE_ASYM;
  2103. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2104. current_link_up = 1;
  2105. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2106. } else if (!(sg_dig_status & (1 << 1))) {
  2107. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2108. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2109. else {
  2110. if (workaround) {
  2111. u32 val = serdes_cfg;
  2112. if (port_a)
  2113. val |= 0xc010000;
  2114. else
  2115. val |= 0x4010000;
  2116. tw32_f(MAC_SERDES_CFG, val);
  2117. }
  2118. tw32_f(SG_DIG_CTRL, 0x01388400);
  2119. udelay(40);
  2120. /* Link parallel detection - link is up */
  2121. /* only if we have PCS_SYNC and not */
  2122. /* receiving config code words */
  2123. mac_status = tr32(MAC_STATUS);
  2124. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2125. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2126. tg3_setup_flow_control(tp, 0, 0);
  2127. current_link_up = 1;
  2128. }
  2129. }
  2130. }
  2131. }
  2132. out:
  2133. return current_link_up;
  2134. }
  2135. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2136. {
  2137. int current_link_up = 0;
  2138. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2139. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2140. goto out;
  2141. }
  2142. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2143. u32 flags;
  2144. int i;
  2145. if (fiber_autoneg(tp, &flags)) {
  2146. u32 local_adv, remote_adv;
  2147. local_adv = ADVERTISE_PAUSE_CAP;
  2148. remote_adv = 0;
  2149. if (flags & MR_LP_ADV_SYM_PAUSE)
  2150. remote_adv |= LPA_PAUSE_CAP;
  2151. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2152. remote_adv |= LPA_PAUSE_ASYM;
  2153. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2154. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2155. current_link_up = 1;
  2156. }
  2157. for (i = 0; i < 30; i++) {
  2158. udelay(20);
  2159. tw32_f(MAC_STATUS,
  2160. (MAC_STATUS_SYNC_CHANGED |
  2161. MAC_STATUS_CFG_CHANGED));
  2162. udelay(40);
  2163. if ((tr32(MAC_STATUS) &
  2164. (MAC_STATUS_SYNC_CHANGED |
  2165. MAC_STATUS_CFG_CHANGED)) == 0)
  2166. break;
  2167. }
  2168. mac_status = tr32(MAC_STATUS);
  2169. if (current_link_up == 0 &&
  2170. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2171. !(mac_status & MAC_STATUS_RCVD_CFG))
  2172. current_link_up = 1;
  2173. } else {
  2174. /* Forcing 1000FD link up. */
  2175. current_link_up = 1;
  2176. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2177. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2178. udelay(40);
  2179. }
  2180. out:
  2181. return current_link_up;
  2182. }
  2183. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2184. {
  2185. u32 orig_pause_cfg;
  2186. u16 orig_active_speed;
  2187. u8 orig_active_duplex;
  2188. u32 mac_status;
  2189. int current_link_up;
  2190. int i;
  2191. orig_pause_cfg =
  2192. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2193. TG3_FLAG_TX_PAUSE));
  2194. orig_active_speed = tp->link_config.active_speed;
  2195. orig_active_duplex = tp->link_config.active_duplex;
  2196. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2197. netif_carrier_ok(tp->dev) &&
  2198. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2199. mac_status = tr32(MAC_STATUS);
  2200. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2201. MAC_STATUS_SIGNAL_DET |
  2202. MAC_STATUS_CFG_CHANGED |
  2203. MAC_STATUS_RCVD_CFG);
  2204. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2205. MAC_STATUS_SIGNAL_DET)) {
  2206. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2207. MAC_STATUS_CFG_CHANGED));
  2208. return 0;
  2209. }
  2210. }
  2211. tw32_f(MAC_TX_AUTO_NEG, 0);
  2212. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2213. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2214. tw32_f(MAC_MODE, tp->mac_mode);
  2215. udelay(40);
  2216. if (tp->phy_id == PHY_ID_BCM8002)
  2217. tg3_init_bcm8002(tp);
  2218. /* Enable link change event even when serdes polling. */
  2219. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2220. udelay(40);
  2221. current_link_up = 0;
  2222. mac_status = tr32(MAC_STATUS);
  2223. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2224. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2225. else
  2226. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2227. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2228. tw32_f(MAC_MODE, tp->mac_mode);
  2229. udelay(40);
  2230. tp->hw_status->status =
  2231. (SD_STATUS_UPDATED |
  2232. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2233. for (i = 0; i < 100; i++) {
  2234. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2235. MAC_STATUS_CFG_CHANGED));
  2236. udelay(5);
  2237. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2238. MAC_STATUS_CFG_CHANGED)) == 0)
  2239. break;
  2240. }
  2241. mac_status = tr32(MAC_STATUS);
  2242. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2243. current_link_up = 0;
  2244. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2245. tw32_f(MAC_MODE, (tp->mac_mode |
  2246. MAC_MODE_SEND_CONFIGS));
  2247. udelay(1);
  2248. tw32_f(MAC_MODE, tp->mac_mode);
  2249. }
  2250. }
  2251. if (current_link_up == 1) {
  2252. tp->link_config.active_speed = SPEED_1000;
  2253. tp->link_config.active_duplex = DUPLEX_FULL;
  2254. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2255. LED_CTRL_LNKLED_OVERRIDE |
  2256. LED_CTRL_1000MBPS_ON));
  2257. } else {
  2258. tp->link_config.active_speed = SPEED_INVALID;
  2259. tp->link_config.active_duplex = DUPLEX_INVALID;
  2260. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2261. LED_CTRL_LNKLED_OVERRIDE |
  2262. LED_CTRL_TRAFFIC_OVERRIDE));
  2263. }
  2264. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2265. if (current_link_up)
  2266. netif_carrier_on(tp->dev);
  2267. else
  2268. netif_carrier_off(tp->dev);
  2269. tg3_link_report(tp);
  2270. } else {
  2271. u32 now_pause_cfg =
  2272. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2273. TG3_FLAG_TX_PAUSE);
  2274. if (orig_pause_cfg != now_pause_cfg ||
  2275. orig_active_speed != tp->link_config.active_speed ||
  2276. orig_active_duplex != tp->link_config.active_duplex)
  2277. tg3_link_report(tp);
  2278. }
  2279. return 0;
  2280. }
  2281. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2282. {
  2283. int current_link_up, err = 0;
  2284. u32 bmsr, bmcr;
  2285. u16 current_speed;
  2286. u8 current_duplex;
  2287. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2288. tw32_f(MAC_MODE, tp->mac_mode);
  2289. udelay(40);
  2290. tw32(MAC_EVENT, 0);
  2291. tw32_f(MAC_STATUS,
  2292. (MAC_STATUS_SYNC_CHANGED |
  2293. MAC_STATUS_CFG_CHANGED |
  2294. MAC_STATUS_MI_COMPLETION |
  2295. MAC_STATUS_LNKSTATE_CHANGED));
  2296. udelay(40);
  2297. if (force_reset)
  2298. tg3_phy_reset(tp);
  2299. current_link_up = 0;
  2300. current_speed = SPEED_INVALID;
  2301. current_duplex = DUPLEX_INVALID;
  2302. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2303. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2305. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2306. bmsr |= BMSR_LSTATUS;
  2307. else
  2308. bmsr &= ~BMSR_LSTATUS;
  2309. }
  2310. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2311. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2312. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2313. /* do nothing, just check for link up at the end */
  2314. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2315. u32 adv, new_adv;
  2316. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2317. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2318. ADVERTISE_1000XPAUSE |
  2319. ADVERTISE_1000XPSE_ASYM |
  2320. ADVERTISE_SLCT);
  2321. /* Always advertise symmetric PAUSE just like copper */
  2322. new_adv |= ADVERTISE_1000XPAUSE;
  2323. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2324. new_adv |= ADVERTISE_1000XHALF;
  2325. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2326. new_adv |= ADVERTISE_1000XFULL;
  2327. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2328. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2329. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2330. tg3_writephy(tp, MII_BMCR, bmcr);
  2331. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2332. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2333. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2334. return err;
  2335. }
  2336. } else {
  2337. u32 new_bmcr;
  2338. bmcr &= ~BMCR_SPEED1000;
  2339. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2340. if (tp->link_config.duplex == DUPLEX_FULL)
  2341. new_bmcr |= BMCR_FULLDPLX;
  2342. if (new_bmcr != bmcr) {
  2343. /* BMCR_SPEED1000 is a reserved bit that needs
  2344. * to be set on write.
  2345. */
  2346. new_bmcr |= BMCR_SPEED1000;
  2347. /* Force a linkdown */
  2348. if (netif_carrier_ok(tp->dev)) {
  2349. u32 adv;
  2350. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2351. adv &= ~(ADVERTISE_1000XFULL |
  2352. ADVERTISE_1000XHALF |
  2353. ADVERTISE_SLCT);
  2354. tg3_writephy(tp, MII_ADVERTISE, adv);
  2355. tg3_writephy(tp, MII_BMCR, bmcr |
  2356. BMCR_ANRESTART |
  2357. BMCR_ANENABLE);
  2358. udelay(10);
  2359. netif_carrier_off(tp->dev);
  2360. }
  2361. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2362. bmcr = new_bmcr;
  2363. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2364. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2365. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2366. ASIC_REV_5714) {
  2367. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2368. bmsr |= BMSR_LSTATUS;
  2369. else
  2370. bmsr &= ~BMSR_LSTATUS;
  2371. }
  2372. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2373. }
  2374. }
  2375. if (bmsr & BMSR_LSTATUS) {
  2376. current_speed = SPEED_1000;
  2377. current_link_up = 1;
  2378. if (bmcr & BMCR_FULLDPLX)
  2379. current_duplex = DUPLEX_FULL;
  2380. else
  2381. current_duplex = DUPLEX_HALF;
  2382. if (bmcr & BMCR_ANENABLE) {
  2383. u32 local_adv, remote_adv, common;
  2384. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2385. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2386. common = local_adv & remote_adv;
  2387. if (common & (ADVERTISE_1000XHALF |
  2388. ADVERTISE_1000XFULL)) {
  2389. if (common & ADVERTISE_1000XFULL)
  2390. current_duplex = DUPLEX_FULL;
  2391. else
  2392. current_duplex = DUPLEX_HALF;
  2393. tg3_setup_flow_control(tp, local_adv,
  2394. remote_adv);
  2395. }
  2396. else
  2397. current_link_up = 0;
  2398. }
  2399. }
  2400. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2401. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2402. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2403. tw32_f(MAC_MODE, tp->mac_mode);
  2404. udelay(40);
  2405. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2406. tp->link_config.active_speed = current_speed;
  2407. tp->link_config.active_duplex = current_duplex;
  2408. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2409. if (current_link_up)
  2410. netif_carrier_on(tp->dev);
  2411. else {
  2412. netif_carrier_off(tp->dev);
  2413. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2414. }
  2415. tg3_link_report(tp);
  2416. }
  2417. return err;
  2418. }
  2419. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2420. {
  2421. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2422. /* Give autoneg time to complete. */
  2423. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2424. return;
  2425. }
  2426. if (!netif_carrier_ok(tp->dev) &&
  2427. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2428. u32 bmcr;
  2429. tg3_readphy(tp, MII_BMCR, &bmcr);
  2430. if (bmcr & BMCR_ANENABLE) {
  2431. u32 phy1, phy2;
  2432. /* Select shadow register 0x1f */
  2433. tg3_writephy(tp, 0x1c, 0x7c00);
  2434. tg3_readphy(tp, 0x1c, &phy1);
  2435. /* Select expansion interrupt status register */
  2436. tg3_writephy(tp, 0x17, 0x0f01);
  2437. tg3_readphy(tp, 0x15, &phy2);
  2438. tg3_readphy(tp, 0x15, &phy2);
  2439. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2440. /* We have signal detect and not receiving
  2441. * config code words, link is up by parallel
  2442. * detection.
  2443. */
  2444. bmcr &= ~BMCR_ANENABLE;
  2445. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2446. tg3_writephy(tp, MII_BMCR, bmcr);
  2447. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2448. }
  2449. }
  2450. }
  2451. else if (netif_carrier_ok(tp->dev) &&
  2452. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2453. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2454. u32 phy2;
  2455. /* Select expansion interrupt status register */
  2456. tg3_writephy(tp, 0x17, 0x0f01);
  2457. tg3_readphy(tp, 0x15, &phy2);
  2458. if (phy2 & 0x20) {
  2459. u32 bmcr;
  2460. /* Config code words received, turn on autoneg. */
  2461. tg3_readphy(tp, MII_BMCR, &bmcr);
  2462. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2463. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2464. }
  2465. }
  2466. }
  2467. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2468. {
  2469. int err;
  2470. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2471. err = tg3_setup_fiber_phy(tp, force_reset);
  2472. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2473. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2474. } else {
  2475. err = tg3_setup_copper_phy(tp, force_reset);
  2476. }
  2477. if (tp->link_config.active_speed == SPEED_1000 &&
  2478. tp->link_config.active_duplex == DUPLEX_HALF)
  2479. tw32(MAC_TX_LENGTHS,
  2480. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2481. (6 << TX_LENGTHS_IPG_SHIFT) |
  2482. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2483. else
  2484. tw32(MAC_TX_LENGTHS,
  2485. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2486. (6 << TX_LENGTHS_IPG_SHIFT) |
  2487. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2488. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2489. if (netif_carrier_ok(tp->dev)) {
  2490. tw32(HOSTCC_STAT_COAL_TICKS,
  2491. tp->coal.stats_block_coalesce_usecs);
  2492. } else {
  2493. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2494. }
  2495. }
  2496. return err;
  2497. }
  2498. /* Tigon3 never reports partial packet sends. So we do not
  2499. * need special logic to handle SKBs that have not had all
  2500. * of their frags sent yet, like SunGEM does.
  2501. */
  2502. static void tg3_tx(struct tg3 *tp)
  2503. {
  2504. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2505. u32 sw_idx = tp->tx_cons;
  2506. while (sw_idx != hw_idx) {
  2507. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2508. struct sk_buff *skb = ri->skb;
  2509. int i;
  2510. BUG_ON(skb == NULL);
  2511. pci_unmap_single(tp->pdev,
  2512. pci_unmap_addr(ri, mapping),
  2513. skb_headlen(skb),
  2514. PCI_DMA_TODEVICE);
  2515. ri->skb = NULL;
  2516. sw_idx = NEXT_TX(sw_idx);
  2517. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2518. BUG_ON(sw_idx == hw_idx);
  2519. ri = &tp->tx_buffers[sw_idx];
  2520. BUG_ON(ri->skb != NULL);
  2521. pci_unmap_page(tp->pdev,
  2522. pci_unmap_addr(ri, mapping),
  2523. skb_shinfo(skb)->frags[i].size,
  2524. PCI_DMA_TODEVICE);
  2525. sw_idx = NEXT_TX(sw_idx);
  2526. }
  2527. dev_kfree_skb(skb);
  2528. }
  2529. tp->tx_cons = sw_idx;
  2530. if (unlikely(netif_queue_stopped(tp->dev))) {
  2531. spin_lock(&tp->tx_lock);
  2532. if (netif_queue_stopped(tp->dev) &&
  2533. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2534. netif_wake_queue(tp->dev);
  2535. spin_unlock(&tp->tx_lock);
  2536. }
  2537. }
  2538. /* Returns size of skb allocated or < 0 on error.
  2539. *
  2540. * We only need to fill in the address because the other members
  2541. * of the RX descriptor are invariant, see tg3_init_rings.
  2542. *
  2543. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2544. * posting buffers we only dirty the first cache line of the RX
  2545. * descriptor (containing the address). Whereas for the RX status
  2546. * buffers the cpu only reads the last cacheline of the RX descriptor
  2547. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2548. */
  2549. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2550. int src_idx, u32 dest_idx_unmasked)
  2551. {
  2552. struct tg3_rx_buffer_desc *desc;
  2553. struct ring_info *map, *src_map;
  2554. struct sk_buff *skb;
  2555. dma_addr_t mapping;
  2556. int skb_size, dest_idx;
  2557. src_map = NULL;
  2558. switch (opaque_key) {
  2559. case RXD_OPAQUE_RING_STD:
  2560. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2561. desc = &tp->rx_std[dest_idx];
  2562. map = &tp->rx_std_buffers[dest_idx];
  2563. if (src_idx >= 0)
  2564. src_map = &tp->rx_std_buffers[src_idx];
  2565. skb_size = tp->rx_pkt_buf_sz;
  2566. break;
  2567. case RXD_OPAQUE_RING_JUMBO:
  2568. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2569. desc = &tp->rx_jumbo[dest_idx];
  2570. map = &tp->rx_jumbo_buffers[dest_idx];
  2571. if (src_idx >= 0)
  2572. src_map = &tp->rx_jumbo_buffers[src_idx];
  2573. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2574. break;
  2575. default:
  2576. return -EINVAL;
  2577. };
  2578. /* Do not overwrite any of the map or rp information
  2579. * until we are sure we can commit to a new buffer.
  2580. *
  2581. * Callers depend upon this behavior and assume that
  2582. * we leave everything unchanged if we fail.
  2583. */
  2584. skb = dev_alloc_skb(skb_size);
  2585. if (skb == NULL)
  2586. return -ENOMEM;
  2587. skb->dev = tp->dev;
  2588. skb_reserve(skb, tp->rx_offset);
  2589. mapping = pci_map_single(tp->pdev, skb->data,
  2590. skb_size - tp->rx_offset,
  2591. PCI_DMA_FROMDEVICE);
  2592. map->skb = skb;
  2593. pci_unmap_addr_set(map, mapping, mapping);
  2594. if (src_map != NULL)
  2595. src_map->skb = NULL;
  2596. desc->addr_hi = ((u64)mapping >> 32);
  2597. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2598. return skb_size;
  2599. }
  2600. /* We only need to move over in the address because the other
  2601. * members of the RX descriptor are invariant. See notes above
  2602. * tg3_alloc_rx_skb for full details.
  2603. */
  2604. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2605. int src_idx, u32 dest_idx_unmasked)
  2606. {
  2607. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2608. struct ring_info *src_map, *dest_map;
  2609. int dest_idx;
  2610. switch (opaque_key) {
  2611. case RXD_OPAQUE_RING_STD:
  2612. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2613. dest_desc = &tp->rx_std[dest_idx];
  2614. dest_map = &tp->rx_std_buffers[dest_idx];
  2615. src_desc = &tp->rx_std[src_idx];
  2616. src_map = &tp->rx_std_buffers[src_idx];
  2617. break;
  2618. case RXD_OPAQUE_RING_JUMBO:
  2619. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2620. dest_desc = &tp->rx_jumbo[dest_idx];
  2621. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2622. src_desc = &tp->rx_jumbo[src_idx];
  2623. src_map = &tp->rx_jumbo_buffers[src_idx];
  2624. break;
  2625. default:
  2626. return;
  2627. };
  2628. dest_map->skb = src_map->skb;
  2629. pci_unmap_addr_set(dest_map, mapping,
  2630. pci_unmap_addr(src_map, mapping));
  2631. dest_desc->addr_hi = src_desc->addr_hi;
  2632. dest_desc->addr_lo = src_desc->addr_lo;
  2633. src_map->skb = NULL;
  2634. }
  2635. #if TG3_VLAN_TAG_USED
  2636. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2637. {
  2638. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2639. }
  2640. #endif
  2641. /* The RX ring scheme is composed of multiple rings which post fresh
  2642. * buffers to the chip, and one special ring the chip uses to report
  2643. * status back to the host.
  2644. *
  2645. * The special ring reports the status of received packets to the
  2646. * host. The chip does not write into the original descriptor the
  2647. * RX buffer was obtained from. The chip simply takes the original
  2648. * descriptor as provided by the host, updates the status and length
  2649. * field, then writes this into the next status ring entry.
  2650. *
  2651. * Each ring the host uses to post buffers to the chip is described
  2652. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2653. * it is first placed into the on-chip ram. When the packet's length
  2654. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2655. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2656. * which is within the range of the new packet's length is chosen.
  2657. *
  2658. * The "separate ring for rx status" scheme may sound queer, but it makes
  2659. * sense from a cache coherency perspective. If only the host writes
  2660. * to the buffer post rings, and only the chip writes to the rx status
  2661. * rings, then cache lines never move beyond shared-modified state.
  2662. * If both the host and chip were to write into the same ring, cache line
  2663. * eviction could occur since both entities want it in an exclusive state.
  2664. */
  2665. static int tg3_rx(struct tg3 *tp, int budget)
  2666. {
  2667. u32 work_mask;
  2668. u32 sw_idx = tp->rx_rcb_ptr;
  2669. u16 hw_idx;
  2670. int received;
  2671. hw_idx = tp->hw_status->idx[0].rx_producer;
  2672. /*
  2673. * We need to order the read of hw_idx and the read of
  2674. * the opaque cookie.
  2675. */
  2676. rmb();
  2677. work_mask = 0;
  2678. received = 0;
  2679. while (sw_idx != hw_idx && budget > 0) {
  2680. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2681. unsigned int len;
  2682. struct sk_buff *skb;
  2683. dma_addr_t dma_addr;
  2684. u32 opaque_key, desc_idx, *post_ptr;
  2685. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2686. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2687. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2688. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2689. mapping);
  2690. skb = tp->rx_std_buffers[desc_idx].skb;
  2691. post_ptr = &tp->rx_std_ptr;
  2692. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2693. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2694. mapping);
  2695. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2696. post_ptr = &tp->rx_jumbo_ptr;
  2697. }
  2698. else {
  2699. goto next_pkt_nopost;
  2700. }
  2701. work_mask |= opaque_key;
  2702. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2703. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2704. drop_it:
  2705. tg3_recycle_rx(tp, opaque_key,
  2706. desc_idx, *post_ptr);
  2707. drop_it_no_recycle:
  2708. /* Other statistics kept track of by card. */
  2709. tp->net_stats.rx_dropped++;
  2710. goto next_pkt;
  2711. }
  2712. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2713. if (len > RX_COPY_THRESHOLD
  2714. && tp->rx_offset == 2
  2715. /* rx_offset != 2 iff this is a 5701 card running
  2716. * in PCI-X mode [see tg3_get_invariants()] */
  2717. ) {
  2718. int skb_size;
  2719. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2720. desc_idx, *post_ptr);
  2721. if (skb_size < 0)
  2722. goto drop_it;
  2723. pci_unmap_single(tp->pdev, dma_addr,
  2724. skb_size - tp->rx_offset,
  2725. PCI_DMA_FROMDEVICE);
  2726. skb_put(skb, len);
  2727. } else {
  2728. struct sk_buff *copy_skb;
  2729. tg3_recycle_rx(tp, opaque_key,
  2730. desc_idx, *post_ptr);
  2731. copy_skb = dev_alloc_skb(len + 2);
  2732. if (copy_skb == NULL)
  2733. goto drop_it_no_recycle;
  2734. copy_skb->dev = tp->dev;
  2735. skb_reserve(copy_skb, 2);
  2736. skb_put(copy_skb, len);
  2737. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2738. memcpy(copy_skb->data, skb->data, len);
  2739. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2740. /* We'll reuse the original ring buffer. */
  2741. skb = copy_skb;
  2742. }
  2743. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2744. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2745. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2746. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2747. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2748. else
  2749. skb->ip_summed = CHECKSUM_NONE;
  2750. skb->protocol = eth_type_trans(skb, tp->dev);
  2751. #if TG3_VLAN_TAG_USED
  2752. if (tp->vlgrp != NULL &&
  2753. desc->type_flags & RXD_FLAG_VLAN) {
  2754. tg3_vlan_rx(tp, skb,
  2755. desc->err_vlan & RXD_VLAN_MASK);
  2756. } else
  2757. #endif
  2758. netif_receive_skb(skb);
  2759. tp->dev->last_rx = jiffies;
  2760. received++;
  2761. budget--;
  2762. next_pkt:
  2763. (*post_ptr)++;
  2764. next_pkt_nopost:
  2765. sw_idx++;
  2766. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2767. /* Refresh hw_idx to see if there is new work */
  2768. if (sw_idx == hw_idx) {
  2769. hw_idx = tp->hw_status->idx[0].rx_producer;
  2770. rmb();
  2771. }
  2772. }
  2773. /* ACK the status ring. */
  2774. tp->rx_rcb_ptr = sw_idx;
  2775. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2776. /* Refill RX ring(s). */
  2777. if (work_mask & RXD_OPAQUE_RING_STD) {
  2778. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2779. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2780. sw_idx);
  2781. }
  2782. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2783. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2784. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2785. sw_idx);
  2786. }
  2787. mmiowb();
  2788. return received;
  2789. }
  2790. static int tg3_poll(struct net_device *netdev, int *budget)
  2791. {
  2792. struct tg3 *tp = netdev_priv(netdev);
  2793. struct tg3_hw_status *sblk = tp->hw_status;
  2794. int done;
  2795. /* handle link change and other phy events */
  2796. if (!(tp->tg3_flags &
  2797. (TG3_FLAG_USE_LINKCHG_REG |
  2798. TG3_FLAG_POLL_SERDES))) {
  2799. if (sblk->status & SD_STATUS_LINK_CHG) {
  2800. sblk->status = SD_STATUS_UPDATED |
  2801. (sblk->status & ~SD_STATUS_LINK_CHG);
  2802. spin_lock(&tp->lock);
  2803. tg3_setup_phy(tp, 0);
  2804. spin_unlock(&tp->lock);
  2805. }
  2806. }
  2807. /* run TX completion thread */
  2808. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2809. tg3_tx(tp);
  2810. }
  2811. /* run RX thread, within the bounds set by NAPI.
  2812. * All RX "locking" is done by ensuring outside
  2813. * code synchronizes with dev->poll()
  2814. */
  2815. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2816. int orig_budget = *budget;
  2817. int work_done;
  2818. if (orig_budget > netdev->quota)
  2819. orig_budget = netdev->quota;
  2820. work_done = tg3_rx(tp, orig_budget);
  2821. *budget -= work_done;
  2822. netdev->quota -= work_done;
  2823. }
  2824. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2825. tp->last_tag = sblk->status_tag;
  2826. rmb();
  2827. } else
  2828. sblk->status &= ~SD_STATUS_UPDATED;
  2829. /* if no more work, tell net stack and NIC we're done */
  2830. done = !tg3_has_work(tp);
  2831. if (done) {
  2832. netif_rx_complete(netdev);
  2833. tg3_restart_ints(tp);
  2834. }
  2835. return (done ? 0 : 1);
  2836. }
  2837. static void tg3_irq_quiesce(struct tg3 *tp)
  2838. {
  2839. BUG_ON(tp->irq_sync);
  2840. tp->irq_sync = 1;
  2841. smp_mb();
  2842. synchronize_irq(tp->pdev->irq);
  2843. }
  2844. static inline int tg3_irq_sync(struct tg3 *tp)
  2845. {
  2846. return tp->irq_sync;
  2847. }
  2848. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2849. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2850. * with as well. Most of the time, this is not necessary except when
  2851. * shutting down the device.
  2852. */
  2853. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2854. {
  2855. if (irq_sync)
  2856. tg3_irq_quiesce(tp);
  2857. spin_lock_bh(&tp->lock);
  2858. spin_lock(&tp->tx_lock);
  2859. }
  2860. static inline void tg3_full_unlock(struct tg3 *tp)
  2861. {
  2862. spin_unlock(&tp->tx_lock);
  2863. spin_unlock_bh(&tp->lock);
  2864. }
  2865. /* One-shot MSI handler - Chip automatically disables interrupt
  2866. * after sending MSI so driver doesn't have to do it.
  2867. */
  2868. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id, struct pt_regs *regs)
  2869. {
  2870. struct net_device *dev = dev_id;
  2871. struct tg3 *tp = netdev_priv(dev);
  2872. prefetch(tp->hw_status);
  2873. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2874. if (likely(!tg3_irq_sync(tp)))
  2875. netif_rx_schedule(dev); /* schedule NAPI poll */
  2876. return IRQ_HANDLED;
  2877. }
  2878. /* MSI ISR - No need to check for interrupt sharing and no need to
  2879. * flush status block and interrupt mailbox. PCI ordering rules
  2880. * guarantee that MSI will arrive after the status block.
  2881. */
  2882. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2883. {
  2884. struct net_device *dev = dev_id;
  2885. struct tg3 *tp = netdev_priv(dev);
  2886. prefetch(tp->hw_status);
  2887. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2888. /*
  2889. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2890. * chip-internal interrupt pending events.
  2891. * Writing non-zero to intr-mbox-0 additional tells the
  2892. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2893. * event coalescing.
  2894. */
  2895. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2896. if (likely(!tg3_irq_sync(tp)))
  2897. netif_rx_schedule(dev); /* schedule NAPI poll */
  2898. return IRQ_RETVAL(1);
  2899. }
  2900. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2901. {
  2902. struct net_device *dev = dev_id;
  2903. struct tg3 *tp = netdev_priv(dev);
  2904. struct tg3_hw_status *sblk = tp->hw_status;
  2905. unsigned int handled = 1;
  2906. /* In INTx mode, it is possible for the interrupt to arrive at
  2907. * the CPU before the status block posted prior to the interrupt.
  2908. * Reading the PCI State register will confirm whether the
  2909. * interrupt is ours and will flush the status block.
  2910. */
  2911. if ((sblk->status & SD_STATUS_UPDATED) ||
  2912. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2913. /*
  2914. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2915. * chip-internal interrupt pending events.
  2916. * Writing non-zero to intr-mbox-0 additional tells the
  2917. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2918. * event coalescing.
  2919. */
  2920. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2921. 0x00000001);
  2922. if (tg3_irq_sync(tp))
  2923. goto out;
  2924. sblk->status &= ~SD_STATUS_UPDATED;
  2925. if (likely(tg3_has_work(tp))) {
  2926. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2927. netif_rx_schedule(dev); /* schedule NAPI poll */
  2928. } else {
  2929. /* No work, shared interrupt perhaps? re-enable
  2930. * interrupts, and flush that PCI write
  2931. */
  2932. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2933. 0x00000000);
  2934. }
  2935. } else { /* shared interrupt */
  2936. handled = 0;
  2937. }
  2938. out:
  2939. return IRQ_RETVAL(handled);
  2940. }
  2941. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2942. {
  2943. struct net_device *dev = dev_id;
  2944. struct tg3 *tp = netdev_priv(dev);
  2945. struct tg3_hw_status *sblk = tp->hw_status;
  2946. unsigned int handled = 1;
  2947. /* In INTx mode, it is possible for the interrupt to arrive at
  2948. * the CPU before the status block posted prior to the interrupt.
  2949. * Reading the PCI State register will confirm whether the
  2950. * interrupt is ours and will flush the status block.
  2951. */
  2952. if ((sblk->status_tag != tp->last_tag) ||
  2953. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2954. /*
  2955. * writing any value to intr-mbox-0 clears PCI INTA# and
  2956. * chip-internal interrupt pending events.
  2957. * writing non-zero to intr-mbox-0 additional tells the
  2958. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2959. * event coalescing.
  2960. */
  2961. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2962. 0x00000001);
  2963. if (tg3_irq_sync(tp))
  2964. goto out;
  2965. if (netif_rx_schedule_prep(dev)) {
  2966. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2967. /* Update last_tag to mark that this status has been
  2968. * seen. Because interrupt may be shared, we may be
  2969. * racing with tg3_poll(), so only update last_tag
  2970. * if tg3_poll() is not scheduled.
  2971. */
  2972. tp->last_tag = sblk->status_tag;
  2973. __netif_rx_schedule(dev);
  2974. }
  2975. } else { /* shared interrupt */
  2976. handled = 0;
  2977. }
  2978. out:
  2979. return IRQ_RETVAL(handled);
  2980. }
  2981. /* ISR for interrupt test */
  2982. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2983. struct pt_regs *regs)
  2984. {
  2985. struct net_device *dev = dev_id;
  2986. struct tg3 *tp = netdev_priv(dev);
  2987. struct tg3_hw_status *sblk = tp->hw_status;
  2988. if ((sblk->status & SD_STATUS_UPDATED) ||
  2989. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2990. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2991. 0x00000001);
  2992. return IRQ_RETVAL(1);
  2993. }
  2994. return IRQ_RETVAL(0);
  2995. }
  2996. static int tg3_init_hw(struct tg3 *);
  2997. static int tg3_halt(struct tg3 *, int, int);
  2998. #ifdef CONFIG_NET_POLL_CONTROLLER
  2999. static void tg3_poll_controller(struct net_device *dev)
  3000. {
  3001. struct tg3 *tp = netdev_priv(dev);
  3002. tg3_interrupt(tp->pdev->irq, dev, NULL);
  3003. }
  3004. #endif
  3005. static void tg3_reset_task(void *_data)
  3006. {
  3007. struct tg3 *tp = _data;
  3008. unsigned int restart_timer;
  3009. tg3_full_lock(tp, 0);
  3010. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  3011. if (!netif_running(tp->dev)) {
  3012. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3013. tg3_full_unlock(tp);
  3014. return;
  3015. }
  3016. tg3_full_unlock(tp);
  3017. tg3_netif_stop(tp);
  3018. tg3_full_lock(tp, 1);
  3019. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3020. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3021. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3022. tg3_init_hw(tp);
  3023. tg3_netif_start(tp);
  3024. if (restart_timer)
  3025. mod_timer(&tp->timer, jiffies + 1);
  3026. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3027. tg3_full_unlock(tp);
  3028. }
  3029. static void tg3_tx_timeout(struct net_device *dev)
  3030. {
  3031. struct tg3 *tp = netdev_priv(dev);
  3032. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3033. dev->name);
  3034. schedule_work(&tp->reset_task);
  3035. }
  3036. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3037. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3038. {
  3039. u32 base = (u32) mapping & 0xffffffff;
  3040. return ((base > 0xffffdcc0) &&
  3041. (base + len + 8 < base));
  3042. }
  3043. /* Test for DMA addresses > 40-bit */
  3044. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3045. int len)
  3046. {
  3047. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3048. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3049. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3050. return 0;
  3051. #else
  3052. return 0;
  3053. #endif
  3054. }
  3055. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3056. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3057. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3058. u32 last_plus_one, u32 *start,
  3059. u32 base_flags, u32 mss)
  3060. {
  3061. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3062. dma_addr_t new_addr = 0;
  3063. u32 entry = *start;
  3064. int i, ret = 0;
  3065. if (!new_skb) {
  3066. ret = -1;
  3067. } else {
  3068. /* New SKB is guaranteed to be linear. */
  3069. entry = *start;
  3070. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3071. PCI_DMA_TODEVICE);
  3072. /* Make sure new skb does not cross any 4G boundaries.
  3073. * Drop the packet if it does.
  3074. */
  3075. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3076. ret = -1;
  3077. dev_kfree_skb(new_skb);
  3078. new_skb = NULL;
  3079. } else {
  3080. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3081. base_flags, 1 | (mss << 1));
  3082. *start = NEXT_TX(entry);
  3083. }
  3084. }
  3085. /* Now clean up the sw ring entries. */
  3086. i = 0;
  3087. while (entry != last_plus_one) {
  3088. int len;
  3089. if (i == 0)
  3090. len = skb_headlen(skb);
  3091. else
  3092. len = skb_shinfo(skb)->frags[i-1].size;
  3093. pci_unmap_single(tp->pdev,
  3094. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3095. len, PCI_DMA_TODEVICE);
  3096. if (i == 0) {
  3097. tp->tx_buffers[entry].skb = new_skb;
  3098. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3099. } else {
  3100. tp->tx_buffers[entry].skb = NULL;
  3101. }
  3102. entry = NEXT_TX(entry);
  3103. i++;
  3104. }
  3105. dev_kfree_skb(skb);
  3106. return ret;
  3107. }
  3108. static void tg3_set_txd(struct tg3 *tp, int entry,
  3109. dma_addr_t mapping, int len, u32 flags,
  3110. u32 mss_and_is_end)
  3111. {
  3112. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3113. int is_end = (mss_and_is_end & 0x1);
  3114. u32 mss = (mss_and_is_end >> 1);
  3115. u32 vlan_tag = 0;
  3116. if (is_end)
  3117. flags |= TXD_FLAG_END;
  3118. if (flags & TXD_FLAG_VLAN) {
  3119. vlan_tag = flags >> 16;
  3120. flags &= 0xffff;
  3121. }
  3122. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3123. txd->addr_hi = ((u64) mapping >> 32);
  3124. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3125. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3126. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3127. }
  3128. /* hard_start_xmit for devices that don't have any bugs and
  3129. * support TG3_FLG2_HW_TSO_2 only.
  3130. */
  3131. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3132. {
  3133. struct tg3 *tp = netdev_priv(dev);
  3134. dma_addr_t mapping;
  3135. u32 len, entry, base_flags, mss;
  3136. len = skb_headlen(skb);
  3137. /* No BH disabling for tx_lock here. We are running in BH disabled
  3138. * context and TX reclaim runs via tp->poll inside of a software
  3139. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3140. * no IRQ context deadlocks to worry about either. Rejoice!
  3141. */
  3142. if (!spin_trylock(&tp->tx_lock))
  3143. return NETDEV_TX_LOCKED;
  3144. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3145. if (!netif_queue_stopped(dev)) {
  3146. netif_stop_queue(dev);
  3147. /* This is a hard error, log it. */
  3148. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3149. "queue awake!\n", dev->name);
  3150. }
  3151. spin_unlock(&tp->tx_lock);
  3152. return NETDEV_TX_BUSY;
  3153. }
  3154. entry = tp->tx_prod;
  3155. base_flags = 0;
  3156. #if TG3_TSO_SUPPORT != 0
  3157. mss = 0;
  3158. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3159. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3160. int tcp_opt_len, ip_tcp_len;
  3161. if (skb_header_cloned(skb) &&
  3162. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3163. dev_kfree_skb(skb);
  3164. goto out_unlock;
  3165. }
  3166. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3167. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3168. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3169. TXD_FLAG_CPU_POST_DMA);
  3170. skb->nh.iph->check = 0;
  3171. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3172. skb->h.th->check = 0;
  3173. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3174. }
  3175. else if (skb->ip_summed == CHECKSUM_HW)
  3176. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3177. #else
  3178. mss = 0;
  3179. if (skb->ip_summed == CHECKSUM_HW)
  3180. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3181. #endif
  3182. #if TG3_VLAN_TAG_USED
  3183. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3184. base_flags |= (TXD_FLAG_VLAN |
  3185. (vlan_tx_tag_get(skb) << 16));
  3186. #endif
  3187. /* Queue skb data, a.k.a. the main skb fragment. */
  3188. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3189. tp->tx_buffers[entry].skb = skb;
  3190. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3191. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3192. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3193. entry = NEXT_TX(entry);
  3194. /* Now loop through additional data fragments, and queue them. */
  3195. if (skb_shinfo(skb)->nr_frags > 0) {
  3196. unsigned int i, last;
  3197. last = skb_shinfo(skb)->nr_frags - 1;
  3198. for (i = 0; i <= last; i++) {
  3199. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3200. len = frag->size;
  3201. mapping = pci_map_page(tp->pdev,
  3202. frag->page,
  3203. frag->page_offset,
  3204. len, PCI_DMA_TODEVICE);
  3205. tp->tx_buffers[entry].skb = NULL;
  3206. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3207. tg3_set_txd(tp, entry, mapping, len,
  3208. base_flags, (i == last) | (mss << 1));
  3209. entry = NEXT_TX(entry);
  3210. }
  3211. }
  3212. /* Packets are ready, update Tx producer idx local and on card. */
  3213. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3214. tp->tx_prod = entry;
  3215. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3216. netif_stop_queue(dev);
  3217. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3218. netif_wake_queue(tp->dev);
  3219. }
  3220. out_unlock:
  3221. mmiowb();
  3222. spin_unlock(&tp->tx_lock);
  3223. dev->trans_start = jiffies;
  3224. return NETDEV_TX_OK;
  3225. }
  3226. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3227. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3228. */
  3229. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3230. {
  3231. struct tg3 *tp = netdev_priv(dev);
  3232. dma_addr_t mapping;
  3233. u32 len, entry, base_flags, mss;
  3234. int would_hit_hwbug;
  3235. len = skb_headlen(skb);
  3236. /* No BH disabling for tx_lock here. We are running in BH disabled
  3237. * context and TX reclaim runs via tp->poll inside of a software
  3238. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3239. * no IRQ context deadlocks to worry about either. Rejoice!
  3240. */
  3241. if (!spin_trylock(&tp->tx_lock))
  3242. return NETDEV_TX_LOCKED;
  3243. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3244. if (!netif_queue_stopped(dev)) {
  3245. netif_stop_queue(dev);
  3246. /* This is a hard error, log it. */
  3247. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3248. "queue awake!\n", dev->name);
  3249. }
  3250. spin_unlock(&tp->tx_lock);
  3251. return NETDEV_TX_BUSY;
  3252. }
  3253. entry = tp->tx_prod;
  3254. base_flags = 0;
  3255. if (skb->ip_summed == CHECKSUM_HW)
  3256. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3257. #if TG3_TSO_SUPPORT != 0
  3258. mss = 0;
  3259. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3260. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3261. int tcp_opt_len, ip_tcp_len;
  3262. if (skb_header_cloned(skb) &&
  3263. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3264. dev_kfree_skb(skb);
  3265. goto out_unlock;
  3266. }
  3267. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3268. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3269. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3270. TXD_FLAG_CPU_POST_DMA);
  3271. skb->nh.iph->check = 0;
  3272. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3273. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3274. skb->h.th->check = 0;
  3275. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3276. }
  3277. else {
  3278. skb->h.th->check =
  3279. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3280. skb->nh.iph->daddr,
  3281. 0, IPPROTO_TCP, 0);
  3282. }
  3283. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3284. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3285. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3286. int tsflags;
  3287. tsflags = ((skb->nh.iph->ihl - 5) +
  3288. (tcp_opt_len >> 2));
  3289. mss |= (tsflags << 11);
  3290. }
  3291. } else {
  3292. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3293. int tsflags;
  3294. tsflags = ((skb->nh.iph->ihl - 5) +
  3295. (tcp_opt_len >> 2));
  3296. base_flags |= tsflags << 12;
  3297. }
  3298. }
  3299. }
  3300. #else
  3301. mss = 0;
  3302. #endif
  3303. #if TG3_VLAN_TAG_USED
  3304. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3305. base_flags |= (TXD_FLAG_VLAN |
  3306. (vlan_tx_tag_get(skb) << 16));
  3307. #endif
  3308. /* Queue skb data, a.k.a. the main skb fragment. */
  3309. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3310. tp->tx_buffers[entry].skb = skb;
  3311. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3312. would_hit_hwbug = 0;
  3313. if (tg3_4g_overflow_test(mapping, len))
  3314. would_hit_hwbug = 1;
  3315. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3316. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3317. entry = NEXT_TX(entry);
  3318. /* Now loop through additional data fragments, and queue them. */
  3319. if (skb_shinfo(skb)->nr_frags > 0) {
  3320. unsigned int i, last;
  3321. last = skb_shinfo(skb)->nr_frags - 1;
  3322. for (i = 0; i <= last; i++) {
  3323. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3324. len = frag->size;
  3325. mapping = pci_map_page(tp->pdev,
  3326. frag->page,
  3327. frag->page_offset,
  3328. len, PCI_DMA_TODEVICE);
  3329. tp->tx_buffers[entry].skb = NULL;
  3330. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3331. if (tg3_4g_overflow_test(mapping, len))
  3332. would_hit_hwbug = 1;
  3333. if (tg3_40bit_overflow_test(tp, mapping, len))
  3334. would_hit_hwbug = 1;
  3335. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3336. tg3_set_txd(tp, entry, mapping, len,
  3337. base_flags, (i == last)|(mss << 1));
  3338. else
  3339. tg3_set_txd(tp, entry, mapping, len,
  3340. base_flags, (i == last));
  3341. entry = NEXT_TX(entry);
  3342. }
  3343. }
  3344. if (would_hit_hwbug) {
  3345. u32 last_plus_one = entry;
  3346. u32 start;
  3347. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3348. start &= (TG3_TX_RING_SIZE - 1);
  3349. /* If the workaround fails due to memory/mapping
  3350. * failure, silently drop this packet.
  3351. */
  3352. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3353. &start, base_flags, mss))
  3354. goto out_unlock;
  3355. entry = start;
  3356. }
  3357. /* Packets are ready, update Tx producer idx local and on card. */
  3358. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3359. tp->tx_prod = entry;
  3360. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3361. netif_stop_queue(dev);
  3362. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3363. netif_wake_queue(tp->dev);
  3364. }
  3365. out_unlock:
  3366. mmiowb();
  3367. spin_unlock(&tp->tx_lock);
  3368. dev->trans_start = jiffies;
  3369. return NETDEV_TX_OK;
  3370. }
  3371. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3372. int new_mtu)
  3373. {
  3374. dev->mtu = new_mtu;
  3375. if (new_mtu > ETH_DATA_LEN) {
  3376. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3377. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3378. ethtool_op_set_tso(dev, 0);
  3379. }
  3380. else
  3381. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3382. } else {
  3383. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3384. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3385. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3386. }
  3387. }
  3388. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3389. {
  3390. struct tg3 *tp = netdev_priv(dev);
  3391. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3392. return -EINVAL;
  3393. if (!netif_running(dev)) {
  3394. /* We'll just catch it later when the
  3395. * device is up'd.
  3396. */
  3397. tg3_set_mtu(dev, tp, new_mtu);
  3398. return 0;
  3399. }
  3400. tg3_netif_stop(tp);
  3401. tg3_full_lock(tp, 1);
  3402. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3403. tg3_set_mtu(dev, tp, new_mtu);
  3404. tg3_init_hw(tp);
  3405. tg3_netif_start(tp);
  3406. tg3_full_unlock(tp);
  3407. return 0;
  3408. }
  3409. /* Free up pending packets in all rx/tx rings.
  3410. *
  3411. * The chip has been shut down and the driver detached from
  3412. * the networking, so no interrupts or new tx packets will
  3413. * end up in the driver. tp->{tx,}lock is not held and we are not
  3414. * in an interrupt context and thus may sleep.
  3415. */
  3416. static void tg3_free_rings(struct tg3 *tp)
  3417. {
  3418. struct ring_info *rxp;
  3419. int i;
  3420. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3421. rxp = &tp->rx_std_buffers[i];
  3422. if (rxp->skb == NULL)
  3423. continue;
  3424. pci_unmap_single(tp->pdev,
  3425. pci_unmap_addr(rxp, mapping),
  3426. tp->rx_pkt_buf_sz - tp->rx_offset,
  3427. PCI_DMA_FROMDEVICE);
  3428. dev_kfree_skb_any(rxp->skb);
  3429. rxp->skb = NULL;
  3430. }
  3431. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3432. rxp = &tp->rx_jumbo_buffers[i];
  3433. if (rxp->skb == NULL)
  3434. continue;
  3435. pci_unmap_single(tp->pdev,
  3436. pci_unmap_addr(rxp, mapping),
  3437. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3438. PCI_DMA_FROMDEVICE);
  3439. dev_kfree_skb_any(rxp->skb);
  3440. rxp->skb = NULL;
  3441. }
  3442. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3443. struct tx_ring_info *txp;
  3444. struct sk_buff *skb;
  3445. int j;
  3446. txp = &tp->tx_buffers[i];
  3447. skb = txp->skb;
  3448. if (skb == NULL) {
  3449. i++;
  3450. continue;
  3451. }
  3452. pci_unmap_single(tp->pdev,
  3453. pci_unmap_addr(txp, mapping),
  3454. skb_headlen(skb),
  3455. PCI_DMA_TODEVICE);
  3456. txp->skb = NULL;
  3457. i++;
  3458. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3459. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3460. pci_unmap_page(tp->pdev,
  3461. pci_unmap_addr(txp, mapping),
  3462. skb_shinfo(skb)->frags[j].size,
  3463. PCI_DMA_TODEVICE);
  3464. i++;
  3465. }
  3466. dev_kfree_skb_any(skb);
  3467. }
  3468. }
  3469. /* Initialize tx/rx rings for packet processing.
  3470. *
  3471. * The chip has been shut down and the driver detached from
  3472. * the networking, so no interrupts or new tx packets will
  3473. * end up in the driver. tp->{tx,}lock are held and thus
  3474. * we may not sleep.
  3475. */
  3476. static void tg3_init_rings(struct tg3 *tp)
  3477. {
  3478. u32 i;
  3479. /* Free up all the SKBs. */
  3480. tg3_free_rings(tp);
  3481. /* Zero out all descriptors. */
  3482. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3483. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3484. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3485. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3486. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3487. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3488. (tp->dev->mtu > ETH_DATA_LEN))
  3489. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3490. /* Initialize invariants of the rings, we only set this
  3491. * stuff once. This works because the card does not
  3492. * write into the rx buffer posting rings.
  3493. */
  3494. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3495. struct tg3_rx_buffer_desc *rxd;
  3496. rxd = &tp->rx_std[i];
  3497. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3498. << RXD_LEN_SHIFT;
  3499. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3500. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3501. (i << RXD_OPAQUE_INDEX_SHIFT));
  3502. }
  3503. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3504. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3505. struct tg3_rx_buffer_desc *rxd;
  3506. rxd = &tp->rx_jumbo[i];
  3507. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3508. << RXD_LEN_SHIFT;
  3509. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3510. RXD_FLAG_JUMBO;
  3511. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3512. (i << RXD_OPAQUE_INDEX_SHIFT));
  3513. }
  3514. }
  3515. /* Now allocate fresh SKBs for each rx ring. */
  3516. for (i = 0; i < tp->rx_pending; i++) {
  3517. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3518. -1, i) < 0)
  3519. break;
  3520. }
  3521. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3522. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3523. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3524. -1, i) < 0)
  3525. break;
  3526. }
  3527. }
  3528. }
  3529. /*
  3530. * Must not be invoked with interrupt sources disabled and
  3531. * the hardware shutdown down.
  3532. */
  3533. static void tg3_free_consistent(struct tg3 *tp)
  3534. {
  3535. kfree(tp->rx_std_buffers);
  3536. tp->rx_std_buffers = NULL;
  3537. if (tp->rx_std) {
  3538. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3539. tp->rx_std, tp->rx_std_mapping);
  3540. tp->rx_std = NULL;
  3541. }
  3542. if (tp->rx_jumbo) {
  3543. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3544. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3545. tp->rx_jumbo = NULL;
  3546. }
  3547. if (tp->rx_rcb) {
  3548. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3549. tp->rx_rcb, tp->rx_rcb_mapping);
  3550. tp->rx_rcb = NULL;
  3551. }
  3552. if (tp->tx_ring) {
  3553. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3554. tp->tx_ring, tp->tx_desc_mapping);
  3555. tp->tx_ring = NULL;
  3556. }
  3557. if (tp->hw_status) {
  3558. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3559. tp->hw_status, tp->status_mapping);
  3560. tp->hw_status = NULL;
  3561. }
  3562. if (tp->hw_stats) {
  3563. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3564. tp->hw_stats, tp->stats_mapping);
  3565. tp->hw_stats = NULL;
  3566. }
  3567. }
  3568. /*
  3569. * Must not be invoked with interrupt sources disabled and
  3570. * the hardware shutdown down. Can sleep.
  3571. */
  3572. static int tg3_alloc_consistent(struct tg3 *tp)
  3573. {
  3574. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3575. (TG3_RX_RING_SIZE +
  3576. TG3_RX_JUMBO_RING_SIZE)) +
  3577. (sizeof(struct tx_ring_info) *
  3578. TG3_TX_RING_SIZE),
  3579. GFP_KERNEL);
  3580. if (!tp->rx_std_buffers)
  3581. return -ENOMEM;
  3582. memset(tp->rx_std_buffers, 0,
  3583. (sizeof(struct ring_info) *
  3584. (TG3_RX_RING_SIZE +
  3585. TG3_RX_JUMBO_RING_SIZE)) +
  3586. (sizeof(struct tx_ring_info) *
  3587. TG3_TX_RING_SIZE));
  3588. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3589. tp->tx_buffers = (struct tx_ring_info *)
  3590. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3591. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3592. &tp->rx_std_mapping);
  3593. if (!tp->rx_std)
  3594. goto err_out;
  3595. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3596. &tp->rx_jumbo_mapping);
  3597. if (!tp->rx_jumbo)
  3598. goto err_out;
  3599. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3600. &tp->rx_rcb_mapping);
  3601. if (!tp->rx_rcb)
  3602. goto err_out;
  3603. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3604. &tp->tx_desc_mapping);
  3605. if (!tp->tx_ring)
  3606. goto err_out;
  3607. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3608. TG3_HW_STATUS_SIZE,
  3609. &tp->status_mapping);
  3610. if (!tp->hw_status)
  3611. goto err_out;
  3612. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3613. sizeof(struct tg3_hw_stats),
  3614. &tp->stats_mapping);
  3615. if (!tp->hw_stats)
  3616. goto err_out;
  3617. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3618. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3619. return 0;
  3620. err_out:
  3621. tg3_free_consistent(tp);
  3622. return -ENOMEM;
  3623. }
  3624. #define MAX_WAIT_CNT 1000
  3625. /* To stop a block, clear the enable bit and poll till it
  3626. * clears. tp->lock is held.
  3627. */
  3628. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3629. {
  3630. unsigned int i;
  3631. u32 val;
  3632. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3633. switch (ofs) {
  3634. case RCVLSC_MODE:
  3635. case DMAC_MODE:
  3636. case MBFREE_MODE:
  3637. case BUFMGR_MODE:
  3638. case MEMARB_MODE:
  3639. /* We can't enable/disable these bits of the
  3640. * 5705/5750, just say success.
  3641. */
  3642. return 0;
  3643. default:
  3644. break;
  3645. };
  3646. }
  3647. val = tr32(ofs);
  3648. val &= ~enable_bit;
  3649. tw32_f(ofs, val);
  3650. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3651. udelay(100);
  3652. val = tr32(ofs);
  3653. if ((val & enable_bit) == 0)
  3654. break;
  3655. }
  3656. if (i == MAX_WAIT_CNT && !silent) {
  3657. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3658. "ofs=%lx enable_bit=%x\n",
  3659. ofs, enable_bit);
  3660. return -ENODEV;
  3661. }
  3662. return 0;
  3663. }
  3664. /* tp->lock is held. */
  3665. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3666. {
  3667. int i, err;
  3668. tg3_disable_ints(tp);
  3669. tp->rx_mode &= ~RX_MODE_ENABLE;
  3670. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3671. udelay(10);
  3672. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3673. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3674. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3675. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3676. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3677. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3678. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3679. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3680. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3681. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3682. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3683. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3684. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3685. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3686. tw32_f(MAC_MODE, tp->mac_mode);
  3687. udelay(40);
  3688. tp->tx_mode &= ~TX_MODE_ENABLE;
  3689. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3690. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3691. udelay(100);
  3692. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3693. break;
  3694. }
  3695. if (i >= MAX_WAIT_CNT) {
  3696. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3697. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3698. tp->dev->name, tr32(MAC_TX_MODE));
  3699. err |= -ENODEV;
  3700. }
  3701. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3702. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3703. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3704. tw32(FTQ_RESET, 0xffffffff);
  3705. tw32(FTQ_RESET, 0x00000000);
  3706. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3707. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3708. if (tp->hw_status)
  3709. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3710. if (tp->hw_stats)
  3711. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3712. return err;
  3713. }
  3714. /* tp->lock is held. */
  3715. static int tg3_nvram_lock(struct tg3 *tp)
  3716. {
  3717. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3718. int i;
  3719. if (tp->nvram_lock_cnt == 0) {
  3720. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3721. for (i = 0; i < 8000; i++) {
  3722. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3723. break;
  3724. udelay(20);
  3725. }
  3726. if (i == 8000) {
  3727. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3728. return -ENODEV;
  3729. }
  3730. }
  3731. tp->nvram_lock_cnt++;
  3732. }
  3733. return 0;
  3734. }
  3735. /* tp->lock is held. */
  3736. static void tg3_nvram_unlock(struct tg3 *tp)
  3737. {
  3738. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3739. if (tp->nvram_lock_cnt > 0)
  3740. tp->nvram_lock_cnt--;
  3741. if (tp->nvram_lock_cnt == 0)
  3742. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3743. }
  3744. }
  3745. /* tp->lock is held. */
  3746. static void tg3_enable_nvram_access(struct tg3 *tp)
  3747. {
  3748. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3749. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3750. u32 nvaccess = tr32(NVRAM_ACCESS);
  3751. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3752. }
  3753. }
  3754. /* tp->lock is held. */
  3755. static void tg3_disable_nvram_access(struct tg3 *tp)
  3756. {
  3757. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3758. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3759. u32 nvaccess = tr32(NVRAM_ACCESS);
  3760. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3761. }
  3762. }
  3763. /* tp->lock is held. */
  3764. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3765. {
  3766. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3767. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3768. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3769. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3770. switch (kind) {
  3771. case RESET_KIND_INIT:
  3772. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3773. DRV_STATE_START);
  3774. break;
  3775. case RESET_KIND_SHUTDOWN:
  3776. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3777. DRV_STATE_UNLOAD);
  3778. break;
  3779. case RESET_KIND_SUSPEND:
  3780. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3781. DRV_STATE_SUSPEND);
  3782. break;
  3783. default:
  3784. break;
  3785. };
  3786. }
  3787. }
  3788. /* tp->lock is held. */
  3789. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3790. {
  3791. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3792. switch (kind) {
  3793. case RESET_KIND_INIT:
  3794. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3795. DRV_STATE_START_DONE);
  3796. break;
  3797. case RESET_KIND_SHUTDOWN:
  3798. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3799. DRV_STATE_UNLOAD_DONE);
  3800. break;
  3801. default:
  3802. break;
  3803. };
  3804. }
  3805. }
  3806. /* tp->lock is held. */
  3807. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3808. {
  3809. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3810. switch (kind) {
  3811. case RESET_KIND_INIT:
  3812. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3813. DRV_STATE_START);
  3814. break;
  3815. case RESET_KIND_SHUTDOWN:
  3816. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3817. DRV_STATE_UNLOAD);
  3818. break;
  3819. case RESET_KIND_SUSPEND:
  3820. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3821. DRV_STATE_SUSPEND);
  3822. break;
  3823. default:
  3824. break;
  3825. };
  3826. }
  3827. }
  3828. static void tg3_stop_fw(struct tg3 *);
  3829. /* tp->lock is held. */
  3830. static int tg3_chip_reset(struct tg3 *tp)
  3831. {
  3832. u32 val;
  3833. void (*write_op)(struct tg3 *, u32, u32);
  3834. int i;
  3835. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3836. tg3_nvram_lock(tp);
  3837. /* No matching tg3_nvram_unlock() after this because
  3838. * chip reset below will undo the nvram lock.
  3839. */
  3840. tp->nvram_lock_cnt = 0;
  3841. }
  3842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  3843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  3844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  3845. tw32(GRC_FASTBOOT_PC, 0);
  3846. /*
  3847. * We must avoid the readl() that normally takes place.
  3848. * It locks machines, causes machine checks, and other
  3849. * fun things. So, temporarily disable the 5701
  3850. * hardware workaround, while we do the reset.
  3851. */
  3852. write_op = tp->write32;
  3853. if (write_op == tg3_write_flush_reg32)
  3854. tp->write32 = tg3_write32;
  3855. /* do the reset */
  3856. val = GRC_MISC_CFG_CORECLK_RESET;
  3857. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3858. if (tr32(0x7e2c) == 0x60) {
  3859. tw32(0x7e2c, 0x20);
  3860. }
  3861. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3862. tw32(GRC_MISC_CFG, (1 << 29));
  3863. val |= (1 << 29);
  3864. }
  3865. }
  3866. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3867. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3868. tw32(GRC_MISC_CFG, val);
  3869. /* restore 5701 hardware bug workaround write method */
  3870. tp->write32 = write_op;
  3871. /* Unfortunately, we have to delay before the PCI read back.
  3872. * Some 575X chips even will not respond to a PCI cfg access
  3873. * when the reset command is given to the chip.
  3874. *
  3875. * How do these hardware designers expect things to work
  3876. * properly if the PCI write is posted for a long period
  3877. * of time? It is always necessary to have some method by
  3878. * which a register read back can occur to push the write
  3879. * out which does the reset.
  3880. *
  3881. * For most tg3 variants the trick below was working.
  3882. * Ho hum...
  3883. */
  3884. udelay(120);
  3885. /* Flush PCI posted writes. The normal MMIO registers
  3886. * are inaccessible at this time so this is the only
  3887. * way to make this reliably (actually, this is no longer
  3888. * the case, see above). I tried to use indirect
  3889. * register read/write but this upset some 5701 variants.
  3890. */
  3891. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3892. udelay(120);
  3893. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3894. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3895. int i;
  3896. u32 cfg_val;
  3897. /* Wait for link training to complete. */
  3898. for (i = 0; i < 5000; i++)
  3899. udelay(100);
  3900. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3901. pci_write_config_dword(tp->pdev, 0xc4,
  3902. cfg_val | (1 << 15));
  3903. }
  3904. /* Set PCIE max payload size and clear error status. */
  3905. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3906. }
  3907. /* Re-enable indirect register accesses. */
  3908. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3909. tp->misc_host_ctrl);
  3910. /* Set MAX PCI retry to zero. */
  3911. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3912. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3913. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3914. val |= PCISTATE_RETRY_SAME_DMA;
  3915. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3916. pci_restore_state(tp->pdev);
  3917. /* Make sure PCI-X relaxed ordering bit is clear. */
  3918. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3919. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3920. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3921. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3922. u32 val;
  3923. /* Chip reset on 5780 will reset MSI enable bit,
  3924. * so need to restore it.
  3925. */
  3926. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3927. u16 ctrl;
  3928. pci_read_config_word(tp->pdev,
  3929. tp->msi_cap + PCI_MSI_FLAGS,
  3930. &ctrl);
  3931. pci_write_config_word(tp->pdev,
  3932. tp->msi_cap + PCI_MSI_FLAGS,
  3933. ctrl | PCI_MSI_FLAGS_ENABLE);
  3934. val = tr32(MSGINT_MODE);
  3935. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3936. }
  3937. val = tr32(MEMARB_MODE);
  3938. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3939. } else
  3940. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3941. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3942. tg3_stop_fw(tp);
  3943. tw32(0x5000, 0x400);
  3944. }
  3945. tw32(GRC_MODE, tp->grc_mode);
  3946. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3947. u32 val = tr32(0xc4);
  3948. tw32(0xc4, val | (1 << 15));
  3949. }
  3950. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3952. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3953. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3954. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3955. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3956. }
  3957. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3958. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3959. tw32_f(MAC_MODE, tp->mac_mode);
  3960. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3961. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3962. tw32_f(MAC_MODE, tp->mac_mode);
  3963. } else
  3964. tw32_f(MAC_MODE, 0);
  3965. udelay(40);
  3966. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3967. /* Wait for firmware initialization to complete. */
  3968. for (i = 0; i < 100000; i++) {
  3969. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3970. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3971. break;
  3972. udelay(10);
  3973. }
  3974. if (i >= 100000) {
  3975. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3976. "firmware will not restart magic=%08x\n",
  3977. tp->dev->name, val);
  3978. return -ENODEV;
  3979. }
  3980. }
  3981. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3982. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3983. u32 val = tr32(0x7c00);
  3984. tw32(0x7c00, val | (1 << 25));
  3985. }
  3986. /* Reprobe ASF enable state. */
  3987. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3988. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3989. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3990. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3991. u32 nic_cfg;
  3992. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3993. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3994. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3995. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3996. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3997. }
  3998. }
  3999. return 0;
  4000. }
  4001. /* tp->lock is held. */
  4002. static void tg3_stop_fw(struct tg3 *tp)
  4003. {
  4004. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4005. u32 val;
  4006. int i;
  4007. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4008. val = tr32(GRC_RX_CPU_EVENT);
  4009. val |= (1 << 14);
  4010. tw32(GRC_RX_CPU_EVENT, val);
  4011. /* Wait for RX cpu to ACK the event. */
  4012. for (i = 0; i < 100; i++) {
  4013. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4014. break;
  4015. udelay(1);
  4016. }
  4017. }
  4018. }
  4019. /* tp->lock is held. */
  4020. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4021. {
  4022. int err;
  4023. tg3_stop_fw(tp);
  4024. tg3_write_sig_pre_reset(tp, kind);
  4025. tg3_abort_hw(tp, silent);
  4026. err = tg3_chip_reset(tp);
  4027. tg3_write_sig_legacy(tp, kind);
  4028. tg3_write_sig_post_reset(tp, kind);
  4029. if (err)
  4030. return err;
  4031. return 0;
  4032. }
  4033. #define TG3_FW_RELEASE_MAJOR 0x0
  4034. #define TG3_FW_RELASE_MINOR 0x0
  4035. #define TG3_FW_RELEASE_FIX 0x0
  4036. #define TG3_FW_START_ADDR 0x08000000
  4037. #define TG3_FW_TEXT_ADDR 0x08000000
  4038. #define TG3_FW_TEXT_LEN 0x9c0
  4039. #define TG3_FW_RODATA_ADDR 0x080009c0
  4040. #define TG3_FW_RODATA_LEN 0x60
  4041. #define TG3_FW_DATA_ADDR 0x08000a40
  4042. #define TG3_FW_DATA_LEN 0x20
  4043. #define TG3_FW_SBSS_ADDR 0x08000a60
  4044. #define TG3_FW_SBSS_LEN 0xc
  4045. #define TG3_FW_BSS_ADDR 0x08000a70
  4046. #define TG3_FW_BSS_LEN 0x10
  4047. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4048. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4049. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4050. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4051. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4052. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4053. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4054. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4055. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4056. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4057. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4058. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4059. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4060. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4061. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4062. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4063. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4064. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4065. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4066. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4067. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4068. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4069. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4070. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4071. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4072. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4073. 0, 0, 0, 0, 0, 0,
  4074. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4075. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4076. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4077. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4078. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4079. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4080. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4081. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4082. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4083. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4084. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4085. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4086. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4087. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4088. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4089. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4090. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4091. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4092. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4093. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4094. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4095. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4096. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4097. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4098. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4099. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4100. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4101. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4102. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4103. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4104. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4105. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4106. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4107. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4108. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4109. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4110. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4111. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4112. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4113. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4114. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4115. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4116. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4117. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4118. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4119. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4120. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4121. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4122. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4123. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4124. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4125. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4126. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4127. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4128. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4129. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4130. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4131. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4132. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4133. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4134. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4135. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4136. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4137. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4138. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4139. };
  4140. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4141. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4142. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4143. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4144. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4145. 0x00000000
  4146. };
  4147. #if 0 /* All zeros, don't eat up space with it. */
  4148. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4149. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4150. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4151. };
  4152. #endif
  4153. #define RX_CPU_SCRATCH_BASE 0x30000
  4154. #define RX_CPU_SCRATCH_SIZE 0x04000
  4155. #define TX_CPU_SCRATCH_BASE 0x34000
  4156. #define TX_CPU_SCRATCH_SIZE 0x04000
  4157. /* tp->lock is held. */
  4158. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4159. {
  4160. int i;
  4161. BUG_ON(offset == TX_CPU_BASE &&
  4162. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4163. if (offset == RX_CPU_BASE) {
  4164. for (i = 0; i < 10000; i++) {
  4165. tw32(offset + CPU_STATE, 0xffffffff);
  4166. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4167. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4168. break;
  4169. }
  4170. tw32(offset + CPU_STATE, 0xffffffff);
  4171. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4172. udelay(10);
  4173. } else {
  4174. for (i = 0; i < 10000; i++) {
  4175. tw32(offset + CPU_STATE, 0xffffffff);
  4176. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4177. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4178. break;
  4179. }
  4180. }
  4181. if (i >= 10000) {
  4182. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4183. "and %s CPU\n",
  4184. tp->dev->name,
  4185. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4186. return -ENODEV;
  4187. }
  4188. /* Clear firmware's nvram arbitration. */
  4189. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4190. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4191. return 0;
  4192. }
  4193. struct fw_info {
  4194. unsigned int text_base;
  4195. unsigned int text_len;
  4196. u32 *text_data;
  4197. unsigned int rodata_base;
  4198. unsigned int rodata_len;
  4199. u32 *rodata_data;
  4200. unsigned int data_base;
  4201. unsigned int data_len;
  4202. u32 *data_data;
  4203. };
  4204. /* tp->lock is held. */
  4205. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4206. int cpu_scratch_size, struct fw_info *info)
  4207. {
  4208. int err, lock_err, i;
  4209. void (*write_op)(struct tg3 *, u32, u32);
  4210. if (cpu_base == TX_CPU_BASE &&
  4211. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4212. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4213. "TX cpu firmware on %s which is 5705.\n",
  4214. tp->dev->name);
  4215. return -EINVAL;
  4216. }
  4217. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4218. write_op = tg3_write_mem;
  4219. else
  4220. write_op = tg3_write_indirect_reg32;
  4221. /* It is possible that bootcode is still loading at this point.
  4222. * Get the nvram lock first before halting the cpu.
  4223. */
  4224. lock_err = tg3_nvram_lock(tp);
  4225. err = tg3_halt_cpu(tp, cpu_base);
  4226. if (!lock_err)
  4227. tg3_nvram_unlock(tp);
  4228. if (err)
  4229. goto out;
  4230. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4231. write_op(tp, cpu_scratch_base + i, 0);
  4232. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4233. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4234. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4235. write_op(tp, (cpu_scratch_base +
  4236. (info->text_base & 0xffff) +
  4237. (i * sizeof(u32))),
  4238. (info->text_data ?
  4239. info->text_data[i] : 0));
  4240. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4241. write_op(tp, (cpu_scratch_base +
  4242. (info->rodata_base & 0xffff) +
  4243. (i * sizeof(u32))),
  4244. (info->rodata_data ?
  4245. info->rodata_data[i] : 0));
  4246. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4247. write_op(tp, (cpu_scratch_base +
  4248. (info->data_base & 0xffff) +
  4249. (i * sizeof(u32))),
  4250. (info->data_data ?
  4251. info->data_data[i] : 0));
  4252. err = 0;
  4253. out:
  4254. return err;
  4255. }
  4256. /* tp->lock is held. */
  4257. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4258. {
  4259. struct fw_info info;
  4260. int err, i;
  4261. info.text_base = TG3_FW_TEXT_ADDR;
  4262. info.text_len = TG3_FW_TEXT_LEN;
  4263. info.text_data = &tg3FwText[0];
  4264. info.rodata_base = TG3_FW_RODATA_ADDR;
  4265. info.rodata_len = TG3_FW_RODATA_LEN;
  4266. info.rodata_data = &tg3FwRodata[0];
  4267. info.data_base = TG3_FW_DATA_ADDR;
  4268. info.data_len = TG3_FW_DATA_LEN;
  4269. info.data_data = NULL;
  4270. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4271. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4272. &info);
  4273. if (err)
  4274. return err;
  4275. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4276. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4277. &info);
  4278. if (err)
  4279. return err;
  4280. /* Now startup only the RX cpu. */
  4281. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4282. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4283. for (i = 0; i < 5; i++) {
  4284. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4285. break;
  4286. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4287. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4288. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4289. udelay(1000);
  4290. }
  4291. if (i >= 5) {
  4292. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4293. "to set RX CPU PC, is %08x should be %08x\n",
  4294. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4295. TG3_FW_TEXT_ADDR);
  4296. return -ENODEV;
  4297. }
  4298. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4299. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4300. return 0;
  4301. }
  4302. #if TG3_TSO_SUPPORT != 0
  4303. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4304. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4305. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4306. #define TG3_TSO_FW_START_ADDR 0x08000000
  4307. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4308. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4309. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4310. #define TG3_TSO_FW_RODATA_LEN 0x60
  4311. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4312. #define TG3_TSO_FW_DATA_LEN 0x30
  4313. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4314. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4315. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4316. #define TG3_TSO_FW_BSS_LEN 0x894
  4317. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4318. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4319. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4320. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4321. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4322. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4323. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4324. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4325. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4326. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4327. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4328. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4329. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4330. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4331. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4332. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4333. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4334. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4335. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4336. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4337. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4338. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4339. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4340. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4341. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4342. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4343. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4344. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4345. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4346. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4347. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4348. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4349. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4350. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4351. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4352. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4353. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4354. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4355. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4356. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4357. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4358. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4359. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4360. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4361. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4362. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4363. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4364. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4365. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4366. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4367. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4368. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4369. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4370. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4371. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4372. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4373. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4374. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4375. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4376. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4377. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4378. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4379. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4380. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4381. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4382. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4383. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4384. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4385. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4386. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4387. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4388. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4389. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4390. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4391. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4392. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4393. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4394. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4395. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4396. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4397. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4398. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4399. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4400. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4401. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4402. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4403. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4404. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4405. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4406. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4407. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4408. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4409. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4410. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4411. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4412. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4413. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4414. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4415. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4416. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4417. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4418. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4419. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4420. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4421. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4422. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4423. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4424. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4425. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4426. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4427. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4428. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4429. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4430. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4431. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4432. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4433. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4434. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4435. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4436. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4437. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4438. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4439. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4440. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4441. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4442. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4443. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4444. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4445. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4446. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4447. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4448. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4449. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4450. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4451. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4452. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4453. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4454. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4455. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4456. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4457. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4458. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4459. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4460. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4461. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4462. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4463. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4464. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4465. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4466. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4467. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4468. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4469. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4470. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4471. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4472. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4473. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4474. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4475. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4476. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4477. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4478. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4479. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4480. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4481. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4482. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4483. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4484. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4485. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4486. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4487. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4488. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4489. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4490. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4491. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4492. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4493. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4494. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4495. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4496. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4497. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4498. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4499. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4500. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4501. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4502. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4503. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4504. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4505. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4506. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4507. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4508. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4509. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4510. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4511. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4512. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4513. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4514. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4515. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4516. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4517. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4518. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4519. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4520. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4521. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4522. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4523. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4524. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4525. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4526. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4527. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4528. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4529. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4530. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4531. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4532. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4533. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4534. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4535. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4536. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4537. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4538. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4539. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4540. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4541. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4542. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4543. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4544. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4545. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4546. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4547. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4548. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4549. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4550. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4551. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4552. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4553. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4554. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4555. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4556. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4557. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4558. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4559. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4560. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4561. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4562. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4563. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4564. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4565. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4566. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4567. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4568. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4569. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4570. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4571. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4572. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4573. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4574. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4575. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4576. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4577. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4578. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4579. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4580. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4581. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4582. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4583. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4584. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4585. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4586. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4587. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4588. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4589. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4590. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4591. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4592. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4593. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4594. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4595. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4596. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4597. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4598. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4599. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4600. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4601. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4602. };
  4603. static u32 tg3TsoFwRodata[] = {
  4604. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4605. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4606. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4607. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4608. 0x00000000,
  4609. };
  4610. static u32 tg3TsoFwData[] = {
  4611. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4612. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4613. 0x00000000,
  4614. };
  4615. /* 5705 needs a special version of the TSO firmware. */
  4616. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4617. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4618. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4619. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4620. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4621. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4622. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4623. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4624. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4625. #define TG3_TSO5_FW_DATA_LEN 0x20
  4626. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4627. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4628. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4629. #define TG3_TSO5_FW_BSS_LEN 0x88
  4630. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4631. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4632. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4633. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4634. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4635. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4636. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4637. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4638. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4639. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4640. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4641. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4642. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4643. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4644. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4645. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4646. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4647. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4648. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4649. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4650. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4651. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4652. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4653. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4654. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4655. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4656. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4657. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4658. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4659. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4660. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4661. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4662. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4663. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4664. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4665. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4666. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4667. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4668. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4669. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4670. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4671. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4672. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4673. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4674. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4675. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4676. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4677. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4678. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4679. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4680. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4681. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4682. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4683. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4684. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4685. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4686. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4687. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4688. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4689. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4690. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4691. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4692. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4693. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4694. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4695. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4696. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4697. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4698. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4699. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4700. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4701. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4702. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4703. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4704. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4705. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4706. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4707. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4708. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4709. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4710. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4711. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4712. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4713. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4714. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4715. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4716. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4717. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4718. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4719. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4720. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4721. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4722. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4723. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4724. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4725. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4726. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4727. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4728. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4729. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4730. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4731. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4732. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4733. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4734. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4735. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4736. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4737. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4738. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4739. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4740. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4741. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4742. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4743. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4744. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4745. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4746. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4747. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4748. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4749. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4750. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4751. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4752. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4753. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4754. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4755. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4756. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4757. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4758. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4759. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4760. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4761. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4762. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4763. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4764. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4765. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4766. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4767. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4768. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4769. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4770. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4771. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4772. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4773. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4774. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4775. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4776. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4777. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4778. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4779. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4780. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4781. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4782. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4783. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4784. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4785. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4786. 0x00000000, 0x00000000, 0x00000000,
  4787. };
  4788. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4789. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4790. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4791. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4792. 0x00000000, 0x00000000, 0x00000000,
  4793. };
  4794. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4795. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4796. 0x00000000, 0x00000000, 0x00000000,
  4797. };
  4798. /* tp->lock is held. */
  4799. static int tg3_load_tso_firmware(struct tg3 *tp)
  4800. {
  4801. struct fw_info info;
  4802. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4803. int err, i;
  4804. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4805. return 0;
  4806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4807. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4808. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4809. info.text_data = &tg3Tso5FwText[0];
  4810. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4811. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4812. info.rodata_data = &tg3Tso5FwRodata[0];
  4813. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4814. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4815. info.data_data = &tg3Tso5FwData[0];
  4816. cpu_base = RX_CPU_BASE;
  4817. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4818. cpu_scratch_size = (info.text_len +
  4819. info.rodata_len +
  4820. info.data_len +
  4821. TG3_TSO5_FW_SBSS_LEN +
  4822. TG3_TSO5_FW_BSS_LEN);
  4823. } else {
  4824. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4825. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4826. info.text_data = &tg3TsoFwText[0];
  4827. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4828. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4829. info.rodata_data = &tg3TsoFwRodata[0];
  4830. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4831. info.data_len = TG3_TSO_FW_DATA_LEN;
  4832. info.data_data = &tg3TsoFwData[0];
  4833. cpu_base = TX_CPU_BASE;
  4834. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4835. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4836. }
  4837. err = tg3_load_firmware_cpu(tp, cpu_base,
  4838. cpu_scratch_base, cpu_scratch_size,
  4839. &info);
  4840. if (err)
  4841. return err;
  4842. /* Now startup the cpu. */
  4843. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4844. tw32_f(cpu_base + CPU_PC, info.text_base);
  4845. for (i = 0; i < 5; i++) {
  4846. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4847. break;
  4848. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4849. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4850. tw32_f(cpu_base + CPU_PC, info.text_base);
  4851. udelay(1000);
  4852. }
  4853. if (i >= 5) {
  4854. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4855. "to set CPU PC, is %08x should be %08x\n",
  4856. tp->dev->name, tr32(cpu_base + CPU_PC),
  4857. info.text_base);
  4858. return -ENODEV;
  4859. }
  4860. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4861. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4862. return 0;
  4863. }
  4864. #endif /* TG3_TSO_SUPPORT != 0 */
  4865. /* tp->lock is held. */
  4866. static void __tg3_set_mac_addr(struct tg3 *tp)
  4867. {
  4868. u32 addr_high, addr_low;
  4869. int i;
  4870. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4871. tp->dev->dev_addr[1]);
  4872. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4873. (tp->dev->dev_addr[3] << 16) |
  4874. (tp->dev->dev_addr[4] << 8) |
  4875. (tp->dev->dev_addr[5] << 0));
  4876. for (i = 0; i < 4; i++) {
  4877. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4878. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4879. }
  4880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4882. for (i = 0; i < 12; i++) {
  4883. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4884. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4885. }
  4886. }
  4887. addr_high = (tp->dev->dev_addr[0] +
  4888. tp->dev->dev_addr[1] +
  4889. tp->dev->dev_addr[2] +
  4890. tp->dev->dev_addr[3] +
  4891. tp->dev->dev_addr[4] +
  4892. tp->dev->dev_addr[5]) &
  4893. TX_BACKOFF_SEED_MASK;
  4894. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4895. }
  4896. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4897. {
  4898. struct tg3 *tp = netdev_priv(dev);
  4899. struct sockaddr *addr = p;
  4900. if (!is_valid_ether_addr(addr->sa_data))
  4901. return -EINVAL;
  4902. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4903. if (!netif_running(dev))
  4904. return 0;
  4905. spin_lock_bh(&tp->lock);
  4906. __tg3_set_mac_addr(tp);
  4907. spin_unlock_bh(&tp->lock);
  4908. return 0;
  4909. }
  4910. /* tp->lock is held. */
  4911. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4912. dma_addr_t mapping, u32 maxlen_flags,
  4913. u32 nic_addr)
  4914. {
  4915. tg3_write_mem(tp,
  4916. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4917. ((u64) mapping >> 32));
  4918. tg3_write_mem(tp,
  4919. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4920. ((u64) mapping & 0xffffffff));
  4921. tg3_write_mem(tp,
  4922. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4923. maxlen_flags);
  4924. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4925. tg3_write_mem(tp,
  4926. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4927. nic_addr);
  4928. }
  4929. static void __tg3_set_rx_mode(struct net_device *);
  4930. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4931. {
  4932. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4933. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4934. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4935. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4936. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4937. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4938. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4939. }
  4940. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4941. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4942. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4943. u32 val = ec->stats_block_coalesce_usecs;
  4944. if (!netif_carrier_ok(tp->dev))
  4945. val = 0;
  4946. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4947. }
  4948. }
  4949. /* tp->lock is held. */
  4950. static int tg3_reset_hw(struct tg3 *tp)
  4951. {
  4952. u32 val, rdmac_mode;
  4953. int i, err, limit;
  4954. tg3_disable_ints(tp);
  4955. tg3_stop_fw(tp);
  4956. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4957. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4958. tg3_abort_hw(tp, 1);
  4959. }
  4960. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  4961. tg3_phy_reset(tp);
  4962. err = tg3_chip_reset(tp);
  4963. if (err)
  4964. return err;
  4965. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4966. /* This works around an issue with Athlon chipsets on
  4967. * B3 tigon3 silicon. This bit has no effect on any
  4968. * other revision. But do not set this on PCI Express
  4969. * chips.
  4970. */
  4971. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4972. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4973. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4974. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4975. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4976. val = tr32(TG3PCI_PCISTATE);
  4977. val |= PCISTATE_RETRY_SAME_DMA;
  4978. tw32(TG3PCI_PCISTATE, val);
  4979. }
  4980. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4981. /* Enable some hw fixes. */
  4982. val = tr32(TG3PCI_MSI_DATA);
  4983. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4984. tw32(TG3PCI_MSI_DATA, val);
  4985. }
  4986. /* Descriptor ring init may make accesses to the
  4987. * NIC SRAM area to setup the TX descriptors, so we
  4988. * can only do this after the hardware has been
  4989. * successfully reset.
  4990. */
  4991. tg3_init_rings(tp);
  4992. /* This value is determined during the probe time DMA
  4993. * engine test, tg3_test_dma.
  4994. */
  4995. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4996. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4997. GRC_MODE_4X_NIC_SEND_RINGS |
  4998. GRC_MODE_NO_TX_PHDR_CSUM |
  4999. GRC_MODE_NO_RX_PHDR_CSUM);
  5000. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5001. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  5002. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5003. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  5004. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  5005. tw32(GRC_MODE,
  5006. tp->grc_mode |
  5007. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5008. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5009. val = tr32(GRC_MISC_CFG);
  5010. val &= ~0xff;
  5011. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5012. tw32(GRC_MISC_CFG, val);
  5013. /* Initialize MBUF/DESC pool. */
  5014. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5015. /* Do nothing. */
  5016. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5017. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5019. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5020. else
  5021. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5022. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5023. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5024. }
  5025. #if TG3_TSO_SUPPORT != 0
  5026. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5027. int fw_len;
  5028. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5029. TG3_TSO5_FW_RODATA_LEN +
  5030. TG3_TSO5_FW_DATA_LEN +
  5031. TG3_TSO5_FW_SBSS_LEN +
  5032. TG3_TSO5_FW_BSS_LEN);
  5033. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5034. tw32(BUFMGR_MB_POOL_ADDR,
  5035. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5036. tw32(BUFMGR_MB_POOL_SIZE,
  5037. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5038. }
  5039. #endif
  5040. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5041. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5042. tp->bufmgr_config.mbuf_read_dma_low_water);
  5043. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5044. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5045. tw32(BUFMGR_MB_HIGH_WATER,
  5046. tp->bufmgr_config.mbuf_high_water);
  5047. } else {
  5048. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5049. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5050. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5051. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5052. tw32(BUFMGR_MB_HIGH_WATER,
  5053. tp->bufmgr_config.mbuf_high_water_jumbo);
  5054. }
  5055. tw32(BUFMGR_DMA_LOW_WATER,
  5056. tp->bufmgr_config.dma_low_water);
  5057. tw32(BUFMGR_DMA_HIGH_WATER,
  5058. tp->bufmgr_config.dma_high_water);
  5059. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5060. for (i = 0; i < 2000; i++) {
  5061. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5062. break;
  5063. udelay(10);
  5064. }
  5065. if (i >= 2000) {
  5066. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5067. tp->dev->name);
  5068. return -ENODEV;
  5069. }
  5070. /* Setup replenish threshold. */
  5071. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  5072. /* Initialize TG3_BDINFO's at:
  5073. * RCVDBDI_STD_BD: standard eth size rx ring
  5074. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5075. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5076. *
  5077. * like so:
  5078. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5079. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5080. * ring attribute flags
  5081. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5082. *
  5083. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5084. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5085. *
  5086. * The size of each ring is fixed in the firmware, but the location is
  5087. * configurable.
  5088. */
  5089. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5090. ((u64) tp->rx_std_mapping >> 32));
  5091. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5092. ((u64) tp->rx_std_mapping & 0xffffffff));
  5093. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5094. NIC_SRAM_RX_BUFFER_DESC);
  5095. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5096. * configs on 5705.
  5097. */
  5098. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5099. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5100. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5101. } else {
  5102. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5103. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5104. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5105. BDINFO_FLAGS_DISABLED);
  5106. /* Setup replenish threshold. */
  5107. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5108. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5109. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5110. ((u64) tp->rx_jumbo_mapping >> 32));
  5111. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5112. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5113. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5114. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5115. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5116. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5117. } else {
  5118. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5119. BDINFO_FLAGS_DISABLED);
  5120. }
  5121. }
  5122. /* There is only one send ring on 5705/5750, no need to explicitly
  5123. * disable the others.
  5124. */
  5125. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5126. /* Clear out send RCB ring in SRAM. */
  5127. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5128. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5129. BDINFO_FLAGS_DISABLED);
  5130. }
  5131. tp->tx_prod = 0;
  5132. tp->tx_cons = 0;
  5133. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5134. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5135. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5136. tp->tx_desc_mapping,
  5137. (TG3_TX_RING_SIZE <<
  5138. BDINFO_FLAGS_MAXLEN_SHIFT),
  5139. NIC_SRAM_TX_BUFFER_DESC);
  5140. /* There is only one receive return ring on 5705/5750, no need
  5141. * to explicitly disable the others.
  5142. */
  5143. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5144. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5145. i += TG3_BDINFO_SIZE) {
  5146. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5147. BDINFO_FLAGS_DISABLED);
  5148. }
  5149. }
  5150. tp->rx_rcb_ptr = 0;
  5151. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5152. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5153. tp->rx_rcb_mapping,
  5154. (TG3_RX_RCB_RING_SIZE(tp) <<
  5155. BDINFO_FLAGS_MAXLEN_SHIFT),
  5156. 0);
  5157. tp->rx_std_ptr = tp->rx_pending;
  5158. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5159. tp->rx_std_ptr);
  5160. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5161. tp->rx_jumbo_pending : 0;
  5162. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5163. tp->rx_jumbo_ptr);
  5164. /* Initialize MAC address and backoff seed. */
  5165. __tg3_set_mac_addr(tp);
  5166. /* MTU + ethernet header + FCS + optional VLAN tag */
  5167. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5168. /* The slot time is changed by tg3_setup_phy if we
  5169. * run at gigabit with half duplex.
  5170. */
  5171. tw32(MAC_TX_LENGTHS,
  5172. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5173. (6 << TX_LENGTHS_IPG_SHIFT) |
  5174. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5175. /* Receive rules. */
  5176. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5177. tw32(RCVLPC_CONFIG, 0x0181);
  5178. /* Calculate RDMAC_MODE setting early, we need it to determine
  5179. * the RCVLPC_STATE_ENABLE mask.
  5180. */
  5181. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5182. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5183. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5184. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5185. RDMAC_MODE_LNGREAD_ENAB);
  5186. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5187. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5188. /* If statement applies to 5705 and 5750 PCI devices only */
  5189. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5190. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5191. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5192. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5193. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5194. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5195. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5196. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5197. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5198. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5199. }
  5200. }
  5201. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5202. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5203. #if TG3_TSO_SUPPORT != 0
  5204. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5205. rdmac_mode |= (1 << 27);
  5206. #endif
  5207. /* Receive/send statistics. */
  5208. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5209. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5210. val = tr32(RCVLPC_STATS_ENABLE);
  5211. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5212. tw32(RCVLPC_STATS_ENABLE, val);
  5213. } else {
  5214. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5215. }
  5216. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5217. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5218. tw32(SNDDATAI_STATSCTRL,
  5219. (SNDDATAI_SCTRL_ENABLE |
  5220. SNDDATAI_SCTRL_FASTUPD));
  5221. /* Setup host coalescing engine. */
  5222. tw32(HOSTCC_MODE, 0);
  5223. for (i = 0; i < 2000; i++) {
  5224. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5225. break;
  5226. udelay(10);
  5227. }
  5228. __tg3_set_coalesce(tp, &tp->coal);
  5229. /* set status block DMA address */
  5230. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5231. ((u64) tp->status_mapping >> 32));
  5232. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5233. ((u64) tp->status_mapping & 0xffffffff));
  5234. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5235. /* Status/statistics block address. See tg3_timer,
  5236. * the tg3_periodic_fetch_stats call there, and
  5237. * tg3_get_stats to see how this works for 5705/5750 chips.
  5238. */
  5239. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5240. ((u64) tp->stats_mapping >> 32));
  5241. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5242. ((u64) tp->stats_mapping & 0xffffffff));
  5243. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5244. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5245. }
  5246. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5247. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5248. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5249. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5250. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5251. /* Clear statistics/status block in chip, and status block in ram. */
  5252. for (i = NIC_SRAM_STATS_BLK;
  5253. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5254. i += sizeof(u32)) {
  5255. tg3_write_mem(tp, i, 0);
  5256. udelay(40);
  5257. }
  5258. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5259. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5260. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5261. /* reset to prevent losing 1st rx packet intermittently */
  5262. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5263. udelay(10);
  5264. }
  5265. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5266. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5267. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5268. udelay(40);
  5269. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5270. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5271. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5272. * whether used as inputs or outputs, are set by boot code after
  5273. * reset.
  5274. */
  5275. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5276. u32 gpio_mask;
  5277. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5278. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5280. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5281. GRC_LCLCTRL_GPIO_OUTPUT3;
  5282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5283. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5284. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5285. /* GPIO1 must be driven high for eeprom write protect */
  5286. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5287. GRC_LCLCTRL_GPIO_OUTPUT1);
  5288. }
  5289. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5290. udelay(100);
  5291. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5292. tp->last_tag = 0;
  5293. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5294. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5295. udelay(40);
  5296. }
  5297. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5298. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5299. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5300. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5301. WDMAC_MODE_LNGREAD_ENAB);
  5302. /* If statement applies to 5705 and 5750 PCI devices only */
  5303. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5304. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5306. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5307. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5308. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5309. /* nothing */
  5310. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5311. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5312. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5313. val |= WDMAC_MODE_RX_ACCEL;
  5314. }
  5315. }
  5316. /* Enable host coalescing bug fix */
  5317. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5318. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787))
  5319. val |= (1 << 29);
  5320. tw32_f(WDMAC_MODE, val);
  5321. udelay(40);
  5322. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5323. val = tr32(TG3PCI_X_CAPS);
  5324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5325. val &= ~PCIX_CAPS_BURST_MASK;
  5326. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5327. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5328. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5329. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5330. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5331. val |= (tp->split_mode_max_reqs <<
  5332. PCIX_CAPS_SPLIT_SHIFT);
  5333. }
  5334. tw32(TG3PCI_X_CAPS, val);
  5335. }
  5336. tw32_f(RDMAC_MODE, rdmac_mode);
  5337. udelay(40);
  5338. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5339. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5340. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5341. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5342. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5343. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5344. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5345. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5346. #if TG3_TSO_SUPPORT != 0
  5347. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5348. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5349. #endif
  5350. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5351. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5352. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5353. err = tg3_load_5701_a0_firmware_fix(tp);
  5354. if (err)
  5355. return err;
  5356. }
  5357. #if TG3_TSO_SUPPORT != 0
  5358. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5359. err = tg3_load_tso_firmware(tp);
  5360. if (err)
  5361. return err;
  5362. }
  5363. #endif
  5364. tp->tx_mode = TX_MODE_ENABLE;
  5365. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5366. udelay(100);
  5367. tp->rx_mode = RX_MODE_ENABLE;
  5368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5369. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5370. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5371. udelay(10);
  5372. if (tp->link_config.phy_is_low_power) {
  5373. tp->link_config.phy_is_low_power = 0;
  5374. tp->link_config.speed = tp->link_config.orig_speed;
  5375. tp->link_config.duplex = tp->link_config.orig_duplex;
  5376. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5377. }
  5378. tp->mi_mode = MAC_MI_MODE_BASE;
  5379. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5380. udelay(80);
  5381. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5382. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5383. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5384. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5385. udelay(10);
  5386. }
  5387. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5388. udelay(10);
  5389. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5390. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5391. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5392. /* Set drive transmission level to 1.2V */
  5393. /* only if the signal pre-emphasis bit is not set */
  5394. val = tr32(MAC_SERDES_CFG);
  5395. val &= 0xfffff000;
  5396. val |= 0x880;
  5397. tw32(MAC_SERDES_CFG, val);
  5398. }
  5399. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5400. tw32(MAC_SERDES_CFG, 0x616000);
  5401. }
  5402. /* Prevent chip from dropping frames when flow control
  5403. * is enabled.
  5404. */
  5405. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5406. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5407. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5408. /* Use hardware link auto-negotiation */
  5409. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5410. }
  5411. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5412. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5413. u32 tmp;
  5414. tmp = tr32(SERDES_RX_CTRL);
  5415. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5416. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5417. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5418. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5419. }
  5420. err = tg3_setup_phy(tp, 1);
  5421. if (err)
  5422. return err;
  5423. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5424. u32 tmp;
  5425. /* Clear CRC stats. */
  5426. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5427. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5428. tg3_readphy(tp, 0x14, &tmp);
  5429. }
  5430. }
  5431. __tg3_set_rx_mode(tp->dev);
  5432. /* Initialize receive rules. */
  5433. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5434. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5435. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5436. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5437. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5438. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5439. limit = 8;
  5440. else
  5441. limit = 16;
  5442. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5443. limit -= 4;
  5444. switch (limit) {
  5445. case 16:
  5446. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5447. case 15:
  5448. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5449. case 14:
  5450. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5451. case 13:
  5452. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5453. case 12:
  5454. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5455. case 11:
  5456. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5457. case 10:
  5458. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5459. case 9:
  5460. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5461. case 8:
  5462. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5463. case 7:
  5464. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5465. case 6:
  5466. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5467. case 5:
  5468. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5469. case 4:
  5470. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5471. case 3:
  5472. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5473. case 2:
  5474. case 1:
  5475. default:
  5476. break;
  5477. };
  5478. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5479. return 0;
  5480. }
  5481. /* Called at device open time to get the chip ready for
  5482. * packet processing. Invoked with tp->lock held.
  5483. */
  5484. static int tg3_init_hw(struct tg3 *tp)
  5485. {
  5486. int err;
  5487. /* Force the chip into D0. */
  5488. err = tg3_set_power_state(tp, PCI_D0);
  5489. if (err)
  5490. goto out;
  5491. tg3_switch_clocks(tp);
  5492. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5493. err = tg3_reset_hw(tp);
  5494. out:
  5495. return err;
  5496. }
  5497. #define TG3_STAT_ADD32(PSTAT, REG) \
  5498. do { u32 __val = tr32(REG); \
  5499. (PSTAT)->low += __val; \
  5500. if ((PSTAT)->low < __val) \
  5501. (PSTAT)->high += 1; \
  5502. } while (0)
  5503. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5504. {
  5505. struct tg3_hw_stats *sp = tp->hw_stats;
  5506. if (!netif_carrier_ok(tp->dev))
  5507. return;
  5508. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5509. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5510. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5511. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5512. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5513. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5514. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5515. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5516. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5517. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5518. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5519. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5520. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5521. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5522. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5523. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5524. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5525. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5526. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5527. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5528. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5529. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5530. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5531. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5532. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5533. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5534. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5535. }
  5536. static void tg3_timer(unsigned long __opaque)
  5537. {
  5538. struct tg3 *tp = (struct tg3 *) __opaque;
  5539. if (tp->irq_sync)
  5540. goto restart_timer;
  5541. spin_lock(&tp->lock);
  5542. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5543. /* All of this garbage is because when using non-tagged
  5544. * IRQ status the mailbox/status_block protocol the chip
  5545. * uses with the cpu is race prone.
  5546. */
  5547. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5548. tw32(GRC_LOCAL_CTRL,
  5549. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5550. } else {
  5551. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5552. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5553. }
  5554. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5555. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5556. spin_unlock(&tp->lock);
  5557. schedule_work(&tp->reset_task);
  5558. return;
  5559. }
  5560. }
  5561. /* This part only runs once per second. */
  5562. if (!--tp->timer_counter) {
  5563. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5564. tg3_periodic_fetch_stats(tp);
  5565. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5566. u32 mac_stat;
  5567. int phy_event;
  5568. mac_stat = tr32(MAC_STATUS);
  5569. phy_event = 0;
  5570. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5571. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5572. phy_event = 1;
  5573. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5574. phy_event = 1;
  5575. if (phy_event)
  5576. tg3_setup_phy(tp, 0);
  5577. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5578. u32 mac_stat = tr32(MAC_STATUS);
  5579. int need_setup = 0;
  5580. if (netif_carrier_ok(tp->dev) &&
  5581. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5582. need_setup = 1;
  5583. }
  5584. if (! netif_carrier_ok(tp->dev) &&
  5585. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5586. MAC_STATUS_SIGNAL_DET))) {
  5587. need_setup = 1;
  5588. }
  5589. if (need_setup) {
  5590. tw32_f(MAC_MODE,
  5591. (tp->mac_mode &
  5592. ~MAC_MODE_PORT_MODE_MASK));
  5593. udelay(40);
  5594. tw32_f(MAC_MODE, tp->mac_mode);
  5595. udelay(40);
  5596. tg3_setup_phy(tp, 0);
  5597. }
  5598. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5599. tg3_serdes_parallel_detect(tp);
  5600. tp->timer_counter = tp->timer_multiplier;
  5601. }
  5602. /* Heartbeat is only sent once every 2 seconds. */
  5603. if (!--tp->asf_counter) {
  5604. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5605. u32 val;
  5606. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5607. FWCMD_NICDRV_ALIVE2);
  5608. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5609. /* 5 seconds timeout */
  5610. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5611. val = tr32(GRC_RX_CPU_EVENT);
  5612. val |= (1 << 14);
  5613. tw32(GRC_RX_CPU_EVENT, val);
  5614. }
  5615. tp->asf_counter = tp->asf_multiplier;
  5616. }
  5617. spin_unlock(&tp->lock);
  5618. restart_timer:
  5619. tp->timer.expires = jiffies + tp->timer_offset;
  5620. add_timer(&tp->timer);
  5621. }
  5622. static int tg3_request_irq(struct tg3 *tp)
  5623. {
  5624. irqreturn_t (*fn)(int, void *, struct pt_regs *);
  5625. unsigned long flags;
  5626. struct net_device *dev = tp->dev;
  5627. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5628. fn = tg3_msi;
  5629. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  5630. fn = tg3_msi_1shot;
  5631. flags = SA_SAMPLE_RANDOM;
  5632. } else {
  5633. fn = tg3_interrupt;
  5634. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5635. fn = tg3_interrupt_tagged;
  5636. flags = SA_SHIRQ | SA_SAMPLE_RANDOM;
  5637. }
  5638. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  5639. }
  5640. static int tg3_test_interrupt(struct tg3 *tp)
  5641. {
  5642. struct net_device *dev = tp->dev;
  5643. int err, i;
  5644. u32 int_mbox = 0;
  5645. if (!netif_running(dev))
  5646. return -ENODEV;
  5647. tg3_disable_ints(tp);
  5648. free_irq(tp->pdev->irq, dev);
  5649. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5650. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5651. if (err)
  5652. return err;
  5653. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5654. tg3_enable_ints(tp);
  5655. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5656. HOSTCC_MODE_NOW);
  5657. for (i = 0; i < 5; i++) {
  5658. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5659. TG3_64BIT_REG_LOW);
  5660. if (int_mbox != 0)
  5661. break;
  5662. msleep(10);
  5663. }
  5664. tg3_disable_ints(tp);
  5665. free_irq(tp->pdev->irq, dev);
  5666. err = tg3_request_irq(tp);
  5667. if (err)
  5668. return err;
  5669. if (int_mbox != 0)
  5670. return 0;
  5671. return -EIO;
  5672. }
  5673. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5674. * successfully restored
  5675. */
  5676. static int tg3_test_msi(struct tg3 *tp)
  5677. {
  5678. struct net_device *dev = tp->dev;
  5679. int err;
  5680. u16 pci_cmd;
  5681. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5682. return 0;
  5683. /* Turn off SERR reporting in case MSI terminates with Master
  5684. * Abort.
  5685. */
  5686. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5687. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5688. pci_cmd & ~PCI_COMMAND_SERR);
  5689. err = tg3_test_interrupt(tp);
  5690. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5691. if (!err)
  5692. return 0;
  5693. /* other failures */
  5694. if (err != -EIO)
  5695. return err;
  5696. /* MSI test failed, go back to INTx mode */
  5697. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5698. "switching to INTx mode. Please report this failure to "
  5699. "the PCI maintainer and include system chipset information.\n",
  5700. tp->dev->name);
  5701. free_irq(tp->pdev->irq, dev);
  5702. pci_disable_msi(tp->pdev);
  5703. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5704. err = tg3_request_irq(tp);
  5705. if (err)
  5706. return err;
  5707. /* Need to reset the chip because the MSI cycle may have terminated
  5708. * with Master Abort.
  5709. */
  5710. tg3_full_lock(tp, 1);
  5711. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5712. err = tg3_init_hw(tp);
  5713. tg3_full_unlock(tp);
  5714. if (err)
  5715. free_irq(tp->pdev->irq, dev);
  5716. return err;
  5717. }
  5718. static int tg3_open(struct net_device *dev)
  5719. {
  5720. struct tg3 *tp = netdev_priv(dev);
  5721. int err;
  5722. tg3_full_lock(tp, 0);
  5723. err = tg3_set_power_state(tp, PCI_D0);
  5724. if (err)
  5725. return err;
  5726. tg3_disable_ints(tp);
  5727. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5728. tg3_full_unlock(tp);
  5729. /* The placement of this call is tied
  5730. * to the setup and use of Host TX descriptors.
  5731. */
  5732. err = tg3_alloc_consistent(tp);
  5733. if (err)
  5734. return err;
  5735. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5736. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5737. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX) &&
  5738. !((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) &&
  5739. (tp->pdev_peer == tp->pdev))) {
  5740. /* All MSI supporting chips should support tagged
  5741. * status. Assert that this is the case.
  5742. */
  5743. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5744. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5745. "Not using MSI.\n", tp->dev->name);
  5746. } else if (pci_enable_msi(tp->pdev) == 0) {
  5747. u32 msi_mode;
  5748. msi_mode = tr32(MSGINT_MODE);
  5749. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5750. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5751. }
  5752. }
  5753. err = tg3_request_irq(tp);
  5754. if (err) {
  5755. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5756. pci_disable_msi(tp->pdev);
  5757. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5758. }
  5759. tg3_free_consistent(tp);
  5760. return err;
  5761. }
  5762. tg3_full_lock(tp, 0);
  5763. err = tg3_init_hw(tp);
  5764. if (err) {
  5765. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5766. tg3_free_rings(tp);
  5767. } else {
  5768. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5769. tp->timer_offset = HZ;
  5770. else
  5771. tp->timer_offset = HZ / 10;
  5772. BUG_ON(tp->timer_offset > HZ);
  5773. tp->timer_counter = tp->timer_multiplier =
  5774. (HZ / tp->timer_offset);
  5775. tp->asf_counter = tp->asf_multiplier =
  5776. ((HZ / tp->timer_offset) * 2);
  5777. init_timer(&tp->timer);
  5778. tp->timer.expires = jiffies + tp->timer_offset;
  5779. tp->timer.data = (unsigned long) tp;
  5780. tp->timer.function = tg3_timer;
  5781. }
  5782. tg3_full_unlock(tp);
  5783. if (err) {
  5784. free_irq(tp->pdev->irq, dev);
  5785. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5786. pci_disable_msi(tp->pdev);
  5787. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5788. }
  5789. tg3_free_consistent(tp);
  5790. return err;
  5791. }
  5792. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5793. err = tg3_test_msi(tp);
  5794. if (err) {
  5795. tg3_full_lock(tp, 0);
  5796. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5797. pci_disable_msi(tp->pdev);
  5798. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5799. }
  5800. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5801. tg3_free_rings(tp);
  5802. tg3_free_consistent(tp);
  5803. tg3_full_unlock(tp);
  5804. return err;
  5805. }
  5806. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5807. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  5808. u32 val = tr32(0x7c04);
  5809. tw32(0x7c04, val | (1 << 29));
  5810. }
  5811. }
  5812. }
  5813. tg3_full_lock(tp, 0);
  5814. add_timer(&tp->timer);
  5815. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5816. tg3_enable_ints(tp);
  5817. tg3_full_unlock(tp);
  5818. netif_start_queue(dev);
  5819. return 0;
  5820. }
  5821. #if 0
  5822. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5823. {
  5824. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5825. u16 val16;
  5826. int i;
  5827. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5828. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5829. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5830. val16, val32);
  5831. /* MAC block */
  5832. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5833. tr32(MAC_MODE), tr32(MAC_STATUS));
  5834. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5835. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5836. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5837. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5838. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5839. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5840. /* Send data initiator control block */
  5841. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5842. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5843. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5844. tr32(SNDDATAI_STATSCTRL));
  5845. /* Send data completion control block */
  5846. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5847. /* Send BD ring selector block */
  5848. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5849. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5850. /* Send BD initiator control block */
  5851. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5852. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5853. /* Send BD completion control block */
  5854. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5855. /* Receive list placement control block */
  5856. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5857. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5858. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5859. tr32(RCVLPC_STATSCTRL));
  5860. /* Receive data and receive BD initiator control block */
  5861. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5862. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5863. /* Receive data completion control block */
  5864. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5865. tr32(RCVDCC_MODE));
  5866. /* Receive BD initiator control block */
  5867. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5868. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5869. /* Receive BD completion control block */
  5870. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5871. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5872. /* Receive list selector control block */
  5873. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5874. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5875. /* Mbuf cluster free block */
  5876. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5877. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5878. /* Host coalescing control block */
  5879. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5880. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5881. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5882. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5883. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5884. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5885. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5886. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5887. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5888. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5889. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5890. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5891. /* Memory arbiter control block */
  5892. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5893. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5894. /* Buffer manager control block */
  5895. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5896. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5897. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5898. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5899. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5900. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5901. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5902. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5903. /* Read DMA control block */
  5904. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5905. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5906. /* Write DMA control block */
  5907. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5908. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5909. /* DMA completion block */
  5910. printk("DEBUG: DMAC_MODE[%08x]\n",
  5911. tr32(DMAC_MODE));
  5912. /* GRC block */
  5913. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5914. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5915. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5916. tr32(GRC_LOCAL_CTRL));
  5917. /* TG3_BDINFOs */
  5918. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5919. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5920. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5921. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5922. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5923. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5924. tr32(RCVDBDI_STD_BD + 0x0),
  5925. tr32(RCVDBDI_STD_BD + 0x4),
  5926. tr32(RCVDBDI_STD_BD + 0x8),
  5927. tr32(RCVDBDI_STD_BD + 0xc));
  5928. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5929. tr32(RCVDBDI_MINI_BD + 0x0),
  5930. tr32(RCVDBDI_MINI_BD + 0x4),
  5931. tr32(RCVDBDI_MINI_BD + 0x8),
  5932. tr32(RCVDBDI_MINI_BD + 0xc));
  5933. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5934. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5935. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5936. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5937. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5938. val32, val32_2, val32_3, val32_4);
  5939. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5940. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5941. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5942. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5943. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5944. val32, val32_2, val32_3, val32_4);
  5945. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5946. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5947. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5948. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5949. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5950. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5951. val32, val32_2, val32_3, val32_4, val32_5);
  5952. /* SW status block */
  5953. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5954. tp->hw_status->status,
  5955. tp->hw_status->status_tag,
  5956. tp->hw_status->rx_jumbo_consumer,
  5957. tp->hw_status->rx_consumer,
  5958. tp->hw_status->rx_mini_consumer,
  5959. tp->hw_status->idx[0].rx_producer,
  5960. tp->hw_status->idx[0].tx_consumer);
  5961. /* SW statistics block */
  5962. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5963. ((u32 *)tp->hw_stats)[0],
  5964. ((u32 *)tp->hw_stats)[1],
  5965. ((u32 *)tp->hw_stats)[2],
  5966. ((u32 *)tp->hw_stats)[3]);
  5967. /* Mailboxes */
  5968. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5969. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5970. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5971. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5972. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5973. /* NIC side send descriptors. */
  5974. for (i = 0; i < 6; i++) {
  5975. unsigned long txd;
  5976. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5977. + (i * sizeof(struct tg3_tx_buffer_desc));
  5978. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5979. i,
  5980. readl(txd + 0x0), readl(txd + 0x4),
  5981. readl(txd + 0x8), readl(txd + 0xc));
  5982. }
  5983. /* NIC side RX descriptors. */
  5984. for (i = 0; i < 6; i++) {
  5985. unsigned long rxd;
  5986. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5987. + (i * sizeof(struct tg3_rx_buffer_desc));
  5988. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5989. i,
  5990. readl(rxd + 0x0), readl(rxd + 0x4),
  5991. readl(rxd + 0x8), readl(rxd + 0xc));
  5992. rxd += (4 * sizeof(u32));
  5993. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5994. i,
  5995. readl(rxd + 0x0), readl(rxd + 0x4),
  5996. readl(rxd + 0x8), readl(rxd + 0xc));
  5997. }
  5998. for (i = 0; i < 6; i++) {
  5999. unsigned long rxd;
  6000. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6001. + (i * sizeof(struct tg3_rx_buffer_desc));
  6002. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6003. i,
  6004. readl(rxd + 0x0), readl(rxd + 0x4),
  6005. readl(rxd + 0x8), readl(rxd + 0xc));
  6006. rxd += (4 * sizeof(u32));
  6007. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6008. i,
  6009. readl(rxd + 0x0), readl(rxd + 0x4),
  6010. readl(rxd + 0x8), readl(rxd + 0xc));
  6011. }
  6012. }
  6013. #endif
  6014. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6015. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6016. static int tg3_close(struct net_device *dev)
  6017. {
  6018. struct tg3 *tp = netdev_priv(dev);
  6019. /* Calling flush_scheduled_work() may deadlock because
  6020. * linkwatch_event() may be on the workqueue and it will try to get
  6021. * the rtnl_lock which we are holding.
  6022. */
  6023. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  6024. msleep(1);
  6025. netif_stop_queue(dev);
  6026. del_timer_sync(&tp->timer);
  6027. tg3_full_lock(tp, 1);
  6028. #if 0
  6029. tg3_dump_state(tp);
  6030. #endif
  6031. tg3_disable_ints(tp);
  6032. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6033. tg3_free_rings(tp);
  6034. tp->tg3_flags &=
  6035. ~(TG3_FLAG_INIT_COMPLETE |
  6036. TG3_FLAG_GOT_SERDES_FLOWCTL);
  6037. tg3_full_unlock(tp);
  6038. free_irq(tp->pdev->irq, dev);
  6039. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6040. pci_disable_msi(tp->pdev);
  6041. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6042. }
  6043. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6044. sizeof(tp->net_stats_prev));
  6045. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6046. sizeof(tp->estats_prev));
  6047. tg3_free_consistent(tp);
  6048. tg3_set_power_state(tp, PCI_D3hot);
  6049. netif_carrier_off(tp->dev);
  6050. return 0;
  6051. }
  6052. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6053. {
  6054. unsigned long ret;
  6055. #if (BITS_PER_LONG == 32)
  6056. ret = val->low;
  6057. #else
  6058. ret = ((u64)val->high << 32) | ((u64)val->low);
  6059. #endif
  6060. return ret;
  6061. }
  6062. static unsigned long calc_crc_errors(struct tg3 *tp)
  6063. {
  6064. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6065. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6066. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6068. u32 val;
  6069. spin_lock_bh(&tp->lock);
  6070. if (!tg3_readphy(tp, 0x1e, &val)) {
  6071. tg3_writephy(tp, 0x1e, val | 0x8000);
  6072. tg3_readphy(tp, 0x14, &val);
  6073. } else
  6074. val = 0;
  6075. spin_unlock_bh(&tp->lock);
  6076. tp->phy_crc_errors += val;
  6077. return tp->phy_crc_errors;
  6078. }
  6079. return get_stat64(&hw_stats->rx_fcs_errors);
  6080. }
  6081. #define ESTAT_ADD(member) \
  6082. estats->member = old_estats->member + \
  6083. get_stat64(&hw_stats->member)
  6084. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6085. {
  6086. struct tg3_ethtool_stats *estats = &tp->estats;
  6087. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6088. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6089. if (!hw_stats)
  6090. return old_estats;
  6091. ESTAT_ADD(rx_octets);
  6092. ESTAT_ADD(rx_fragments);
  6093. ESTAT_ADD(rx_ucast_packets);
  6094. ESTAT_ADD(rx_mcast_packets);
  6095. ESTAT_ADD(rx_bcast_packets);
  6096. ESTAT_ADD(rx_fcs_errors);
  6097. ESTAT_ADD(rx_align_errors);
  6098. ESTAT_ADD(rx_xon_pause_rcvd);
  6099. ESTAT_ADD(rx_xoff_pause_rcvd);
  6100. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6101. ESTAT_ADD(rx_xoff_entered);
  6102. ESTAT_ADD(rx_frame_too_long_errors);
  6103. ESTAT_ADD(rx_jabbers);
  6104. ESTAT_ADD(rx_undersize_packets);
  6105. ESTAT_ADD(rx_in_length_errors);
  6106. ESTAT_ADD(rx_out_length_errors);
  6107. ESTAT_ADD(rx_64_or_less_octet_packets);
  6108. ESTAT_ADD(rx_65_to_127_octet_packets);
  6109. ESTAT_ADD(rx_128_to_255_octet_packets);
  6110. ESTAT_ADD(rx_256_to_511_octet_packets);
  6111. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6112. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6113. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6114. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6115. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6116. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6117. ESTAT_ADD(tx_octets);
  6118. ESTAT_ADD(tx_collisions);
  6119. ESTAT_ADD(tx_xon_sent);
  6120. ESTAT_ADD(tx_xoff_sent);
  6121. ESTAT_ADD(tx_flow_control);
  6122. ESTAT_ADD(tx_mac_errors);
  6123. ESTAT_ADD(tx_single_collisions);
  6124. ESTAT_ADD(tx_mult_collisions);
  6125. ESTAT_ADD(tx_deferred);
  6126. ESTAT_ADD(tx_excessive_collisions);
  6127. ESTAT_ADD(tx_late_collisions);
  6128. ESTAT_ADD(tx_collide_2times);
  6129. ESTAT_ADD(tx_collide_3times);
  6130. ESTAT_ADD(tx_collide_4times);
  6131. ESTAT_ADD(tx_collide_5times);
  6132. ESTAT_ADD(tx_collide_6times);
  6133. ESTAT_ADD(tx_collide_7times);
  6134. ESTAT_ADD(tx_collide_8times);
  6135. ESTAT_ADD(tx_collide_9times);
  6136. ESTAT_ADD(tx_collide_10times);
  6137. ESTAT_ADD(tx_collide_11times);
  6138. ESTAT_ADD(tx_collide_12times);
  6139. ESTAT_ADD(tx_collide_13times);
  6140. ESTAT_ADD(tx_collide_14times);
  6141. ESTAT_ADD(tx_collide_15times);
  6142. ESTAT_ADD(tx_ucast_packets);
  6143. ESTAT_ADD(tx_mcast_packets);
  6144. ESTAT_ADD(tx_bcast_packets);
  6145. ESTAT_ADD(tx_carrier_sense_errors);
  6146. ESTAT_ADD(tx_discards);
  6147. ESTAT_ADD(tx_errors);
  6148. ESTAT_ADD(dma_writeq_full);
  6149. ESTAT_ADD(dma_write_prioq_full);
  6150. ESTAT_ADD(rxbds_empty);
  6151. ESTAT_ADD(rx_discards);
  6152. ESTAT_ADD(rx_errors);
  6153. ESTAT_ADD(rx_threshold_hit);
  6154. ESTAT_ADD(dma_readq_full);
  6155. ESTAT_ADD(dma_read_prioq_full);
  6156. ESTAT_ADD(tx_comp_queue_full);
  6157. ESTAT_ADD(ring_set_send_prod_index);
  6158. ESTAT_ADD(ring_status_update);
  6159. ESTAT_ADD(nic_irqs);
  6160. ESTAT_ADD(nic_avoided_irqs);
  6161. ESTAT_ADD(nic_tx_threshold_hit);
  6162. return estats;
  6163. }
  6164. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6165. {
  6166. struct tg3 *tp = netdev_priv(dev);
  6167. struct net_device_stats *stats = &tp->net_stats;
  6168. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6169. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6170. if (!hw_stats)
  6171. return old_stats;
  6172. stats->rx_packets = old_stats->rx_packets +
  6173. get_stat64(&hw_stats->rx_ucast_packets) +
  6174. get_stat64(&hw_stats->rx_mcast_packets) +
  6175. get_stat64(&hw_stats->rx_bcast_packets);
  6176. stats->tx_packets = old_stats->tx_packets +
  6177. get_stat64(&hw_stats->tx_ucast_packets) +
  6178. get_stat64(&hw_stats->tx_mcast_packets) +
  6179. get_stat64(&hw_stats->tx_bcast_packets);
  6180. stats->rx_bytes = old_stats->rx_bytes +
  6181. get_stat64(&hw_stats->rx_octets);
  6182. stats->tx_bytes = old_stats->tx_bytes +
  6183. get_stat64(&hw_stats->tx_octets);
  6184. stats->rx_errors = old_stats->rx_errors +
  6185. get_stat64(&hw_stats->rx_errors);
  6186. stats->tx_errors = old_stats->tx_errors +
  6187. get_stat64(&hw_stats->tx_errors) +
  6188. get_stat64(&hw_stats->tx_mac_errors) +
  6189. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6190. get_stat64(&hw_stats->tx_discards);
  6191. stats->multicast = old_stats->multicast +
  6192. get_stat64(&hw_stats->rx_mcast_packets);
  6193. stats->collisions = old_stats->collisions +
  6194. get_stat64(&hw_stats->tx_collisions);
  6195. stats->rx_length_errors = old_stats->rx_length_errors +
  6196. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6197. get_stat64(&hw_stats->rx_undersize_packets);
  6198. stats->rx_over_errors = old_stats->rx_over_errors +
  6199. get_stat64(&hw_stats->rxbds_empty);
  6200. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6201. get_stat64(&hw_stats->rx_align_errors);
  6202. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6203. get_stat64(&hw_stats->tx_discards);
  6204. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6205. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6206. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6207. calc_crc_errors(tp);
  6208. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6209. get_stat64(&hw_stats->rx_discards);
  6210. return stats;
  6211. }
  6212. static inline u32 calc_crc(unsigned char *buf, int len)
  6213. {
  6214. u32 reg;
  6215. u32 tmp;
  6216. int j, k;
  6217. reg = 0xffffffff;
  6218. for (j = 0; j < len; j++) {
  6219. reg ^= buf[j];
  6220. for (k = 0; k < 8; k++) {
  6221. tmp = reg & 0x01;
  6222. reg >>= 1;
  6223. if (tmp) {
  6224. reg ^= 0xedb88320;
  6225. }
  6226. }
  6227. }
  6228. return ~reg;
  6229. }
  6230. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6231. {
  6232. /* accept or reject all multicast frames */
  6233. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6234. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6235. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6236. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6237. }
  6238. static void __tg3_set_rx_mode(struct net_device *dev)
  6239. {
  6240. struct tg3 *tp = netdev_priv(dev);
  6241. u32 rx_mode;
  6242. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6243. RX_MODE_KEEP_VLAN_TAG);
  6244. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6245. * flag clear.
  6246. */
  6247. #if TG3_VLAN_TAG_USED
  6248. if (!tp->vlgrp &&
  6249. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6250. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6251. #else
  6252. /* By definition, VLAN is disabled always in this
  6253. * case.
  6254. */
  6255. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6256. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6257. #endif
  6258. if (dev->flags & IFF_PROMISC) {
  6259. /* Promiscuous mode. */
  6260. rx_mode |= RX_MODE_PROMISC;
  6261. } else if (dev->flags & IFF_ALLMULTI) {
  6262. /* Accept all multicast. */
  6263. tg3_set_multi (tp, 1);
  6264. } else if (dev->mc_count < 1) {
  6265. /* Reject all multicast. */
  6266. tg3_set_multi (tp, 0);
  6267. } else {
  6268. /* Accept one or more multicast(s). */
  6269. struct dev_mc_list *mclist;
  6270. unsigned int i;
  6271. u32 mc_filter[4] = { 0, };
  6272. u32 regidx;
  6273. u32 bit;
  6274. u32 crc;
  6275. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6276. i++, mclist = mclist->next) {
  6277. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6278. bit = ~crc & 0x7f;
  6279. regidx = (bit & 0x60) >> 5;
  6280. bit &= 0x1f;
  6281. mc_filter[regidx] |= (1 << bit);
  6282. }
  6283. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6284. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6285. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6286. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6287. }
  6288. if (rx_mode != tp->rx_mode) {
  6289. tp->rx_mode = rx_mode;
  6290. tw32_f(MAC_RX_MODE, rx_mode);
  6291. udelay(10);
  6292. }
  6293. }
  6294. static void tg3_set_rx_mode(struct net_device *dev)
  6295. {
  6296. struct tg3 *tp = netdev_priv(dev);
  6297. if (!netif_running(dev))
  6298. return;
  6299. tg3_full_lock(tp, 0);
  6300. __tg3_set_rx_mode(dev);
  6301. tg3_full_unlock(tp);
  6302. }
  6303. #define TG3_REGDUMP_LEN (32 * 1024)
  6304. static int tg3_get_regs_len(struct net_device *dev)
  6305. {
  6306. return TG3_REGDUMP_LEN;
  6307. }
  6308. static void tg3_get_regs(struct net_device *dev,
  6309. struct ethtool_regs *regs, void *_p)
  6310. {
  6311. u32 *p = _p;
  6312. struct tg3 *tp = netdev_priv(dev);
  6313. u8 *orig_p = _p;
  6314. int i;
  6315. regs->version = 0;
  6316. memset(p, 0, TG3_REGDUMP_LEN);
  6317. if (tp->link_config.phy_is_low_power)
  6318. return;
  6319. tg3_full_lock(tp, 0);
  6320. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6321. #define GET_REG32_LOOP(base,len) \
  6322. do { p = (u32 *)(orig_p + (base)); \
  6323. for (i = 0; i < len; i += 4) \
  6324. __GET_REG32((base) + i); \
  6325. } while (0)
  6326. #define GET_REG32_1(reg) \
  6327. do { p = (u32 *)(orig_p + (reg)); \
  6328. __GET_REG32((reg)); \
  6329. } while (0)
  6330. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6331. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6332. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6333. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6334. GET_REG32_1(SNDDATAC_MODE);
  6335. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6336. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6337. GET_REG32_1(SNDBDC_MODE);
  6338. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6339. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6340. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6341. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6342. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6343. GET_REG32_1(RCVDCC_MODE);
  6344. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6345. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6346. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6347. GET_REG32_1(MBFREE_MODE);
  6348. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6349. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6350. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6351. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6352. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6353. GET_REG32_1(RX_CPU_MODE);
  6354. GET_REG32_1(RX_CPU_STATE);
  6355. GET_REG32_1(RX_CPU_PGMCTR);
  6356. GET_REG32_1(RX_CPU_HWBKPT);
  6357. GET_REG32_1(TX_CPU_MODE);
  6358. GET_REG32_1(TX_CPU_STATE);
  6359. GET_REG32_1(TX_CPU_PGMCTR);
  6360. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6361. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6362. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6363. GET_REG32_1(DMAC_MODE);
  6364. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6365. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6366. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6367. #undef __GET_REG32
  6368. #undef GET_REG32_LOOP
  6369. #undef GET_REG32_1
  6370. tg3_full_unlock(tp);
  6371. }
  6372. static int tg3_get_eeprom_len(struct net_device *dev)
  6373. {
  6374. struct tg3 *tp = netdev_priv(dev);
  6375. return tp->nvram_size;
  6376. }
  6377. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6378. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6379. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6380. {
  6381. struct tg3 *tp = netdev_priv(dev);
  6382. int ret;
  6383. u8 *pd;
  6384. u32 i, offset, len, val, b_offset, b_count;
  6385. if (tp->link_config.phy_is_low_power)
  6386. return -EAGAIN;
  6387. offset = eeprom->offset;
  6388. len = eeprom->len;
  6389. eeprom->len = 0;
  6390. eeprom->magic = TG3_EEPROM_MAGIC;
  6391. if (offset & 3) {
  6392. /* adjustments to start on required 4 byte boundary */
  6393. b_offset = offset & 3;
  6394. b_count = 4 - b_offset;
  6395. if (b_count > len) {
  6396. /* i.e. offset=1 len=2 */
  6397. b_count = len;
  6398. }
  6399. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6400. if (ret)
  6401. return ret;
  6402. val = cpu_to_le32(val);
  6403. memcpy(data, ((char*)&val) + b_offset, b_count);
  6404. len -= b_count;
  6405. offset += b_count;
  6406. eeprom->len += b_count;
  6407. }
  6408. /* read bytes upto the last 4 byte boundary */
  6409. pd = &data[eeprom->len];
  6410. for (i = 0; i < (len - (len & 3)); i += 4) {
  6411. ret = tg3_nvram_read(tp, offset + i, &val);
  6412. if (ret) {
  6413. eeprom->len += i;
  6414. return ret;
  6415. }
  6416. val = cpu_to_le32(val);
  6417. memcpy(pd + i, &val, 4);
  6418. }
  6419. eeprom->len += i;
  6420. if (len & 3) {
  6421. /* read last bytes not ending on 4 byte boundary */
  6422. pd = &data[eeprom->len];
  6423. b_count = len & 3;
  6424. b_offset = offset + len - b_count;
  6425. ret = tg3_nvram_read(tp, b_offset, &val);
  6426. if (ret)
  6427. return ret;
  6428. val = cpu_to_le32(val);
  6429. memcpy(pd, ((char*)&val), b_count);
  6430. eeprom->len += b_count;
  6431. }
  6432. return 0;
  6433. }
  6434. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6435. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6436. {
  6437. struct tg3 *tp = netdev_priv(dev);
  6438. int ret;
  6439. u32 offset, len, b_offset, odd_len, start, end;
  6440. u8 *buf;
  6441. if (tp->link_config.phy_is_low_power)
  6442. return -EAGAIN;
  6443. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6444. return -EINVAL;
  6445. offset = eeprom->offset;
  6446. len = eeprom->len;
  6447. if ((b_offset = (offset & 3))) {
  6448. /* adjustments to start on required 4 byte boundary */
  6449. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6450. if (ret)
  6451. return ret;
  6452. start = cpu_to_le32(start);
  6453. len += b_offset;
  6454. offset &= ~3;
  6455. if (len < 4)
  6456. len = 4;
  6457. }
  6458. odd_len = 0;
  6459. if (len & 3) {
  6460. /* adjustments to end on required 4 byte boundary */
  6461. odd_len = 1;
  6462. len = (len + 3) & ~3;
  6463. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6464. if (ret)
  6465. return ret;
  6466. end = cpu_to_le32(end);
  6467. }
  6468. buf = data;
  6469. if (b_offset || odd_len) {
  6470. buf = kmalloc(len, GFP_KERNEL);
  6471. if (buf == 0)
  6472. return -ENOMEM;
  6473. if (b_offset)
  6474. memcpy(buf, &start, 4);
  6475. if (odd_len)
  6476. memcpy(buf+len-4, &end, 4);
  6477. memcpy(buf + b_offset, data, eeprom->len);
  6478. }
  6479. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6480. if (buf != data)
  6481. kfree(buf);
  6482. return ret;
  6483. }
  6484. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6485. {
  6486. struct tg3 *tp = netdev_priv(dev);
  6487. cmd->supported = (SUPPORTED_Autoneg);
  6488. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6489. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6490. SUPPORTED_1000baseT_Full);
  6491. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6492. cmd->supported |= (SUPPORTED_100baseT_Half |
  6493. SUPPORTED_100baseT_Full |
  6494. SUPPORTED_10baseT_Half |
  6495. SUPPORTED_10baseT_Full |
  6496. SUPPORTED_MII);
  6497. else
  6498. cmd->supported |= SUPPORTED_FIBRE;
  6499. cmd->advertising = tp->link_config.advertising;
  6500. if (netif_running(dev)) {
  6501. cmd->speed = tp->link_config.active_speed;
  6502. cmd->duplex = tp->link_config.active_duplex;
  6503. }
  6504. cmd->port = 0;
  6505. cmd->phy_address = PHY_ADDR;
  6506. cmd->transceiver = 0;
  6507. cmd->autoneg = tp->link_config.autoneg;
  6508. cmd->maxtxpkt = 0;
  6509. cmd->maxrxpkt = 0;
  6510. return 0;
  6511. }
  6512. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6513. {
  6514. struct tg3 *tp = netdev_priv(dev);
  6515. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6516. /* These are the only valid advertisement bits allowed. */
  6517. if (cmd->autoneg == AUTONEG_ENABLE &&
  6518. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6519. ADVERTISED_1000baseT_Full |
  6520. ADVERTISED_Autoneg |
  6521. ADVERTISED_FIBRE)))
  6522. return -EINVAL;
  6523. /* Fiber can only do SPEED_1000. */
  6524. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6525. (cmd->speed != SPEED_1000))
  6526. return -EINVAL;
  6527. /* Copper cannot force SPEED_1000. */
  6528. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6529. (cmd->speed == SPEED_1000))
  6530. return -EINVAL;
  6531. else if ((cmd->speed == SPEED_1000) &&
  6532. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6533. return -EINVAL;
  6534. tg3_full_lock(tp, 0);
  6535. tp->link_config.autoneg = cmd->autoneg;
  6536. if (cmd->autoneg == AUTONEG_ENABLE) {
  6537. tp->link_config.advertising = cmd->advertising;
  6538. tp->link_config.speed = SPEED_INVALID;
  6539. tp->link_config.duplex = DUPLEX_INVALID;
  6540. } else {
  6541. tp->link_config.advertising = 0;
  6542. tp->link_config.speed = cmd->speed;
  6543. tp->link_config.duplex = cmd->duplex;
  6544. }
  6545. if (netif_running(dev))
  6546. tg3_setup_phy(tp, 1);
  6547. tg3_full_unlock(tp);
  6548. return 0;
  6549. }
  6550. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6551. {
  6552. struct tg3 *tp = netdev_priv(dev);
  6553. strcpy(info->driver, DRV_MODULE_NAME);
  6554. strcpy(info->version, DRV_MODULE_VERSION);
  6555. strcpy(info->fw_version, tp->fw_ver);
  6556. strcpy(info->bus_info, pci_name(tp->pdev));
  6557. }
  6558. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6559. {
  6560. struct tg3 *tp = netdev_priv(dev);
  6561. wol->supported = WAKE_MAGIC;
  6562. wol->wolopts = 0;
  6563. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6564. wol->wolopts = WAKE_MAGIC;
  6565. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6566. }
  6567. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6568. {
  6569. struct tg3 *tp = netdev_priv(dev);
  6570. if (wol->wolopts & ~WAKE_MAGIC)
  6571. return -EINVAL;
  6572. if ((wol->wolopts & WAKE_MAGIC) &&
  6573. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6574. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6575. return -EINVAL;
  6576. spin_lock_bh(&tp->lock);
  6577. if (wol->wolopts & WAKE_MAGIC)
  6578. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6579. else
  6580. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6581. spin_unlock_bh(&tp->lock);
  6582. return 0;
  6583. }
  6584. static u32 tg3_get_msglevel(struct net_device *dev)
  6585. {
  6586. struct tg3 *tp = netdev_priv(dev);
  6587. return tp->msg_enable;
  6588. }
  6589. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6590. {
  6591. struct tg3 *tp = netdev_priv(dev);
  6592. tp->msg_enable = value;
  6593. }
  6594. #if TG3_TSO_SUPPORT != 0
  6595. static int tg3_set_tso(struct net_device *dev, u32 value)
  6596. {
  6597. struct tg3 *tp = netdev_priv(dev);
  6598. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6599. if (value)
  6600. return -EINVAL;
  6601. return 0;
  6602. }
  6603. return ethtool_op_set_tso(dev, value);
  6604. }
  6605. #endif
  6606. static int tg3_nway_reset(struct net_device *dev)
  6607. {
  6608. struct tg3 *tp = netdev_priv(dev);
  6609. u32 bmcr;
  6610. int r;
  6611. if (!netif_running(dev))
  6612. return -EAGAIN;
  6613. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6614. return -EINVAL;
  6615. spin_lock_bh(&tp->lock);
  6616. r = -EINVAL;
  6617. tg3_readphy(tp, MII_BMCR, &bmcr);
  6618. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6619. ((bmcr & BMCR_ANENABLE) ||
  6620. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6621. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6622. BMCR_ANENABLE);
  6623. r = 0;
  6624. }
  6625. spin_unlock_bh(&tp->lock);
  6626. return r;
  6627. }
  6628. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6629. {
  6630. struct tg3 *tp = netdev_priv(dev);
  6631. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6632. ering->rx_mini_max_pending = 0;
  6633. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6634. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6635. else
  6636. ering->rx_jumbo_max_pending = 0;
  6637. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6638. ering->rx_pending = tp->rx_pending;
  6639. ering->rx_mini_pending = 0;
  6640. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6641. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6642. else
  6643. ering->rx_jumbo_pending = 0;
  6644. ering->tx_pending = tp->tx_pending;
  6645. }
  6646. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6647. {
  6648. struct tg3 *tp = netdev_priv(dev);
  6649. int irq_sync = 0;
  6650. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6651. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6652. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6653. return -EINVAL;
  6654. if (netif_running(dev)) {
  6655. tg3_netif_stop(tp);
  6656. irq_sync = 1;
  6657. }
  6658. tg3_full_lock(tp, irq_sync);
  6659. tp->rx_pending = ering->rx_pending;
  6660. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6661. tp->rx_pending > 63)
  6662. tp->rx_pending = 63;
  6663. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6664. tp->tx_pending = ering->tx_pending;
  6665. if (netif_running(dev)) {
  6666. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6667. tg3_init_hw(tp);
  6668. tg3_netif_start(tp);
  6669. }
  6670. tg3_full_unlock(tp);
  6671. return 0;
  6672. }
  6673. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6674. {
  6675. struct tg3 *tp = netdev_priv(dev);
  6676. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6677. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6678. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6679. }
  6680. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6681. {
  6682. struct tg3 *tp = netdev_priv(dev);
  6683. int irq_sync = 0;
  6684. if (netif_running(dev)) {
  6685. tg3_netif_stop(tp);
  6686. irq_sync = 1;
  6687. }
  6688. tg3_full_lock(tp, irq_sync);
  6689. if (epause->autoneg)
  6690. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6691. else
  6692. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6693. if (epause->rx_pause)
  6694. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6695. else
  6696. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6697. if (epause->tx_pause)
  6698. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6699. else
  6700. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6701. if (netif_running(dev)) {
  6702. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6703. tg3_init_hw(tp);
  6704. tg3_netif_start(tp);
  6705. }
  6706. tg3_full_unlock(tp);
  6707. return 0;
  6708. }
  6709. static u32 tg3_get_rx_csum(struct net_device *dev)
  6710. {
  6711. struct tg3 *tp = netdev_priv(dev);
  6712. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6713. }
  6714. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6715. {
  6716. struct tg3 *tp = netdev_priv(dev);
  6717. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6718. if (data != 0)
  6719. return -EINVAL;
  6720. return 0;
  6721. }
  6722. spin_lock_bh(&tp->lock);
  6723. if (data)
  6724. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6725. else
  6726. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6727. spin_unlock_bh(&tp->lock);
  6728. return 0;
  6729. }
  6730. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6731. {
  6732. struct tg3 *tp = netdev_priv(dev);
  6733. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6734. if (data != 0)
  6735. return -EINVAL;
  6736. return 0;
  6737. }
  6738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6740. ethtool_op_set_tx_hw_csum(dev, data);
  6741. else
  6742. ethtool_op_set_tx_csum(dev, data);
  6743. return 0;
  6744. }
  6745. static int tg3_get_stats_count (struct net_device *dev)
  6746. {
  6747. return TG3_NUM_STATS;
  6748. }
  6749. static int tg3_get_test_count (struct net_device *dev)
  6750. {
  6751. return TG3_NUM_TEST;
  6752. }
  6753. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6754. {
  6755. switch (stringset) {
  6756. case ETH_SS_STATS:
  6757. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6758. break;
  6759. case ETH_SS_TEST:
  6760. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6761. break;
  6762. default:
  6763. WARN_ON(1); /* we need a WARN() */
  6764. break;
  6765. }
  6766. }
  6767. static int tg3_phys_id(struct net_device *dev, u32 data)
  6768. {
  6769. struct tg3 *tp = netdev_priv(dev);
  6770. int i;
  6771. if (!netif_running(tp->dev))
  6772. return -EAGAIN;
  6773. if (data == 0)
  6774. data = 2;
  6775. for (i = 0; i < (data * 2); i++) {
  6776. if ((i % 2) == 0)
  6777. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6778. LED_CTRL_1000MBPS_ON |
  6779. LED_CTRL_100MBPS_ON |
  6780. LED_CTRL_10MBPS_ON |
  6781. LED_CTRL_TRAFFIC_OVERRIDE |
  6782. LED_CTRL_TRAFFIC_BLINK |
  6783. LED_CTRL_TRAFFIC_LED);
  6784. else
  6785. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6786. LED_CTRL_TRAFFIC_OVERRIDE);
  6787. if (msleep_interruptible(500))
  6788. break;
  6789. }
  6790. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6791. return 0;
  6792. }
  6793. static void tg3_get_ethtool_stats (struct net_device *dev,
  6794. struct ethtool_stats *estats, u64 *tmp_stats)
  6795. {
  6796. struct tg3 *tp = netdev_priv(dev);
  6797. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6798. }
  6799. #define NVRAM_TEST_SIZE 0x100
  6800. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  6801. static int tg3_test_nvram(struct tg3 *tp)
  6802. {
  6803. u32 *buf, csum, magic;
  6804. int i, j, err = 0, size;
  6805. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  6806. return -EIO;
  6807. if (magic == TG3_EEPROM_MAGIC)
  6808. size = NVRAM_TEST_SIZE;
  6809. else if ((magic & 0xff000000) == 0xa5000000) {
  6810. if ((magic & 0xe00000) == 0x200000)
  6811. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  6812. else
  6813. return 0;
  6814. } else
  6815. return -EIO;
  6816. buf = kmalloc(size, GFP_KERNEL);
  6817. if (buf == NULL)
  6818. return -ENOMEM;
  6819. err = -EIO;
  6820. for (i = 0, j = 0; i < size; i += 4, j++) {
  6821. u32 val;
  6822. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6823. break;
  6824. buf[j] = cpu_to_le32(val);
  6825. }
  6826. if (i < size)
  6827. goto out;
  6828. /* Selfboot format */
  6829. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC) {
  6830. u8 *buf8 = (u8 *) buf, csum8 = 0;
  6831. for (i = 0; i < size; i++)
  6832. csum8 += buf8[i];
  6833. if (csum8 == 0) {
  6834. err = 0;
  6835. goto out;
  6836. }
  6837. err = -EIO;
  6838. goto out;
  6839. }
  6840. /* Bootstrap checksum at offset 0x10 */
  6841. csum = calc_crc((unsigned char *) buf, 0x10);
  6842. if(csum != cpu_to_le32(buf[0x10/4]))
  6843. goto out;
  6844. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6845. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6846. if (csum != cpu_to_le32(buf[0xfc/4]))
  6847. goto out;
  6848. err = 0;
  6849. out:
  6850. kfree(buf);
  6851. return err;
  6852. }
  6853. #define TG3_SERDES_TIMEOUT_SEC 2
  6854. #define TG3_COPPER_TIMEOUT_SEC 6
  6855. static int tg3_test_link(struct tg3 *tp)
  6856. {
  6857. int i, max;
  6858. if (!netif_running(tp->dev))
  6859. return -ENODEV;
  6860. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6861. max = TG3_SERDES_TIMEOUT_SEC;
  6862. else
  6863. max = TG3_COPPER_TIMEOUT_SEC;
  6864. for (i = 0; i < max; i++) {
  6865. if (netif_carrier_ok(tp->dev))
  6866. return 0;
  6867. if (msleep_interruptible(1000))
  6868. break;
  6869. }
  6870. return -EIO;
  6871. }
  6872. /* Only test the commonly used registers */
  6873. static int tg3_test_registers(struct tg3 *tp)
  6874. {
  6875. int i, is_5705;
  6876. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6877. static struct {
  6878. u16 offset;
  6879. u16 flags;
  6880. #define TG3_FL_5705 0x1
  6881. #define TG3_FL_NOT_5705 0x2
  6882. #define TG3_FL_NOT_5788 0x4
  6883. u32 read_mask;
  6884. u32 write_mask;
  6885. } reg_tbl[] = {
  6886. /* MAC Control Registers */
  6887. { MAC_MODE, TG3_FL_NOT_5705,
  6888. 0x00000000, 0x00ef6f8c },
  6889. { MAC_MODE, TG3_FL_5705,
  6890. 0x00000000, 0x01ef6b8c },
  6891. { MAC_STATUS, TG3_FL_NOT_5705,
  6892. 0x03800107, 0x00000000 },
  6893. { MAC_STATUS, TG3_FL_5705,
  6894. 0x03800100, 0x00000000 },
  6895. { MAC_ADDR_0_HIGH, 0x0000,
  6896. 0x00000000, 0x0000ffff },
  6897. { MAC_ADDR_0_LOW, 0x0000,
  6898. 0x00000000, 0xffffffff },
  6899. { MAC_RX_MTU_SIZE, 0x0000,
  6900. 0x00000000, 0x0000ffff },
  6901. { MAC_TX_MODE, 0x0000,
  6902. 0x00000000, 0x00000070 },
  6903. { MAC_TX_LENGTHS, 0x0000,
  6904. 0x00000000, 0x00003fff },
  6905. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6906. 0x00000000, 0x000007fc },
  6907. { MAC_RX_MODE, TG3_FL_5705,
  6908. 0x00000000, 0x000007dc },
  6909. { MAC_HASH_REG_0, 0x0000,
  6910. 0x00000000, 0xffffffff },
  6911. { MAC_HASH_REG_1, 0x0000,
  6912. 0x00000000, 0xffffffff },
  6913. { MAC_HASH_REG_2, 0x0000,
  6914. 0x00000000, 0xffffffff },
  6915. { MAC_HASH_REG_3, 0x0000,
  6916. 0x00000000, 0xffffffff },
  6917. /* Receive Data and Receive BD Initiator Control Registers. */
  6918. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6919. 0x00000000, 0xffffffff },
  6920. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6921. 0x00000000, 0xffffffff },
  6922. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6923. 0x00000000, 0x00000003 },
  6924. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6925. 0x00000000, 0xffffffff },
  6926. { RCVDBDI_STD_BD+0, 0x0000,
  6927. 0x00000000, 0xffffffff },
  6928. { RCVDBDI_STD_BD+4, 0x0000,
  6929. 0x00000000, 0xffffffff },
  6930. { RCVDBDI_STD_BD+8, 0x0000,
  6931. 0x00000000, 0xffff0002 },
  6932. { RCVDBDI_STD_BD+0xc, 0x0000,
  6933. 0x00000000, 0xffffffff },
  6934. /* Receive BD Initiator Control Registers. */
  6935. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6936. 0x00000000, 0xffffffff },
  6937. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6938. 0x00000000, 0x000003ff },
  6939. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6940. 0x00000000, 0xffffffff },
  6941. /* Host Coalescing Control Registers. */
  6942. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6943. 0x00000000, 0x00000004 },
  6944. { HOSTCC_MODE, TG3_FL_5705,
  6945. 0x00000000, 0x000000f6 },
  6946. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6947. 0x00000000, 0xffffffff },
  6948. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6949. 0x00000000, 0x000003ff },
  6950. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6951. 0x00000000, 0xffffffff },
  6952. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6953. 0x00000000, 0x000003ff },
  6954. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6955. 0x00000000, 0xffffffff },
  6956. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6957. 0x00000000, 0x000000ff },
  6958. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6959. 0x00000000, 0xffffffff },
  6960. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6961. 0x00000000, 0x000000ff },
  6962. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6963. 0x00000000, 0xffffffff },
  6964. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6965. 0x00000000, 0xffffffff },
  6966. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6967. 0x00000000, 0xffffffff },
  6968. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6969. 0x00000000, 0x000000ff },
  6970. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6971. 0x00000000, 0xffffffff },
  6972. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6973. 0x00000000, 0x000000ff },
  6974. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6975. 0x00000000, 0xffffffff },
  6976. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6977. 0x00000000, 0xffffffff },
  6978. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6979. 0x00000000, 0xffffffff },
  6980. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6981. 0x00000000, 0xffffffff },
  6982. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6983. 0x00000000, 0xffffffff },
  6984. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6985. 0xffffffff, 0x00000000 },
  6986. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6987. 0xffffffff, 0x00000000 },
  6988. /* Buffer Manager Control Registers. */
  6989. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6990. 0x00000000, 0x007fff80 },
  6991. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6992. 0x00000000, 0x007fffff },
  6993. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6994. 0x00000000, 0x0000003f },
  6995. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6996. 0x00000000, 0x000001ff },
  6997. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6998. 0x00000000, 0x000001ff },
  6999. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7000. 0xffffffff, 0x00000000 },
  7001. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7002. 0xffffffff, 0x00000000 },
  7003. /* Mailbox Registers */
  7004. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7005. 0x00000000, 0x000001ff },
  7006. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7007. 0x00000000, 0x000001ff },
  7008. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7009. 0x00000000, 0x000007ff },
  7010. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7011. 0x00000000, 0x000001ff },
  7012. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7013. };
  7014. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7015. is_5705 = 1;
  7016. else
  7017. is_5705 = 0;
  7018. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7019. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7020. continue;
  7021. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7022. continue;
  7023. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7024. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7025. continue;
  7026. offset = (u32) reg_tbl[i].offset;
  7027. read_mask = reg_tbl[i].read_mask;
  7028. write_mask = reg_tbl[i].write_mask;
  7029. /* Save the original register content */
  7030. save_val = tr32(offset);
  7031. /* Determine the read-only value. */
  7032. read_val = save_val & read_mask;
  7033. /* Write zero to the register, then make sure the read-only bits
  7034. * are not changed and the read/write bits are all zeros.
  7035. */
  7036. tw32(offset, 0);
  7037. val = tr32(offset);
  7038. /* Test the read-only and read/write bits. */
  7039. if (((val & read_mask) != read_val) || (val & write_mask))
  7040. goto out;
  7041. /* Write ones to all the bits defined by RdMask and WrMask, then
  7042. * make sure the read-only bits are not changed and the
  7043. * read/write bits are all ones.
  7044. */
  7045. tw32(offset, read_mask | write_mask);
  7046. val = tr32(offset);
  7047. /* Test the read-only bits. */
  7048. if ((val & read_mask) != read_val)
  7049. goto out;
  7050. /* Test the read/write bits. */
  7051. if ((val & write_mask) != write_mask)
  7052. goto out;
  7053. tw32(offset, save_val);
  7054. }
  7055. return 0;
  7056. out:
  7057. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  7058. tw32(offset, save_val);
  7059. return -EIO;
  7060. }
  7061. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7062. {
  7063. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7064. int i;
  7065. u32 j;
  7066. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7067. for (j = 0; j < len; j += 4) {
  7068. u32 val;
  7069. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7070. tg3_read_mem(tp, offset + j, &val);
  7071. if (val != test_pattern[i])
  7072. return -EIO;
  7073. }
  7074. }
  7075. return 0;
  7076. }
  7077. static int tg3_test_memory(struct tg3 *tp)
  7078. {
  7079. static struct mem_entry {
  7080. u32 offset;
  7081. u32 len;
  7082. } mem_tbl_570x[] = {
  7083. { 0x00000000, 0x00b50},
  7084. { 0x00002000, 0x1c000},
  7085. { 0xffffffff, 0x00000}
  7086. }, mem_tbl_5705[] = {
  7087. { 0x00000100, 0x0000c},
  7088. { 0x00000200, 0x00008},
  7089. { 0x00004000, 0x00800},
  7090. { 0x00006000, 0x01000},
  7091. { 0x00008000, 0x02000},
  7092. { 0x00010000, 0x0e000},
  7093. { 0xffffffff, 0x00000}
  7094. }, mem_tbl_5755[] = {
  7095. { 0x00000200, 0x00008},
  7096. { 0x00004000, 0x00800},
  7097. { 0x00006000, 0x00800},
  7098. { 0x00008000, 0x02000},
  7099. { 0x00010000, 0x0c000},
  7100. { 0xffffffff, 0x00000}
  7101. };
  7102. struct mem_entry *mem_tbl;
  7103. int err = 0;
  7104. int i;
  7105. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7106. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7107. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7108. mem_tbl = mem_tbl_5755;
  7109. else
  7110. mem_tbl = mem_tbl_5705;
  7111. } else
  7112. mem_tbl = mem_tbl_570x;
  7113. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7114. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7115. mem_tbl[i].len)) != 0)
  7116. break;
  7117. }
  7118. return err;
  7119. }
  7120. #define TG3_MAC_LOOPBACK 0
  7121. #define TG3_PHY_LOOPBACK 1
  7122. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7123. {
  7124. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7125. u32 desc_idx;
  7126. struct sk_buff *skb, *rx_skb;
  7127. u8 *tx_data;
  7128. dma_addr_t map;
  7129. int num_pkts, tx_len, rx_len, i, err;
  7130. struct tg3_rx_buffer_desc *desc;
  7131. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7132. /* HW errata - mac loopback fails in some cases on 5780.
  7133. * Normal traffic and PHY loopback are not affected by
  7134. * errata.
  7135. */
  7136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7137. return 0;
  7138. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7139. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  7140. MAC_MODE_PORT_MODE_GMII;
  7141. tw32(MAC_MODE, mac_mode);
  7142. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7143. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  7144. BMCR_SPEED1000);
  7145. udelay(40);
  7146. /* reset to prevent losing 1st rx packet intermittently */
  7147. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7148. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7149. udelay(10);
  7150. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7151. }
  7152. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7153. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  7154. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7155. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7156. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7157. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7158. }
  7159. tw32(MAC_MODE, mac_mode);
  7160. }
  7161. else
  7162. return -EINVAL;
  7163. err = -EIO;
  7164. tx_len = 1514;
  7165. skb = dev_alloc_skb(tx_len);
  7166. tx_data = skb_put(skb, tx_len);
  7167. memcpy(tx_data, tp->dev->dev_addr, 6);
  7168. memset(tx_data + 6, 0x0, 8);
  7169. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7170. for (i = 14; i < tx_len; i++)
  7171. tx_data[i] = (u8) (i & 0xff);
  7172. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7173. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7174. HOSTCC_MODE_NOW);
  7175. udelay(10);
  7176. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7177. num_pkts = 0;
  7178. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7179. tp->tx_prod++;
  7180. num_pkts++;
  7181. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7182. tp->tx_prod);
  7183. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7184. udelay(10);
  7185. for (i = 0; i < 10; i++) {
  7186. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7187. HOSTCC_MODE_NOW);
  7188. udelay(10);
  7189. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7190. rx_idx = tp->hw_status->idx[0].rx_producer;
  7191. if ((tx_idx == tp->tx_prod) &&
  7192. (rx_idx == (rx_start_idx + num_pkts)))
  7193. break;
  7194. }
  7195. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7196. dev_kfree_skb(skb);
  7197. if (tx_idx != tp->tx_prod)
  7198. goto out;
  7199. if (rx_idx != rx_start_idx + num_pkts)
  7200. goto out;
  7201. desc = &tp->rx_rcb[rx_start_idx];
  7202. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7203. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7204. if (opaque_key != RXD_OPAQUE_RING_STD)
  7205. goto out;
  7206. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7207. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7208. goto out;
  7209. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7210. if (rx_len != tx_len)
  7211. goto out;
  7212. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7213. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7214. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7215. for (i = 14; i < tx_len; i++) {
  7216. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7217. goto out;
  7218. }
  7219. err = 0;
  7220. /* tg3_free_rings will unmap and free the rx_skb */
  7221. out:
  7222. return err;
  7223. }
  7224. #define TG3_MAC_LOOPBACK_FAILED 1
  7225. #define TG3_PHY_LOOPBACK_FAILED 2
  7226. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7227. TG3_PHY_LOOPBACK_FAILED)
  7228. static int tg3_test_loopback(struct tg3 *tp)
  7229. {
  7230. int err = 0;
  7231. if (!netif_running(tp->dev))
  7232. return TG3_LOOPBACK_FAILED;
  7233. tg3_reset_hw(tp);
  7234. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7235. err |= TG3_MAC_LOOPBACK_FAILED;
  7236. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7237. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7238. err |= TG3_PHY_LOOPBACK_FAILED;
  7239. }
  7240. return err;
  7241. }
  7242. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7243. u64 *data)
  7244. {
  7245. struct tg3 *tp = netdev_priv(dev);
  7246. if (tp->link_config.phy_is_low_power)
  7247. tg3_set_power_state(tp, PCI_D0);
  7248. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7249. if (tg3_test_nvram(tp) != 0) {
  7250. etest->flags |= ETH_TEST_FL_FAILED;
  7251. data[0] = 1;
  7252. }
  7253. if (tg3_test_link(tp) != 0) {
  7254. etest->flags |= ETH_TEST_FL_FAILED;
  7255. data[1] = 1;
  7256. }
  7257. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7258. int err, irq_sync = 0;
  7259. if (netif_running(dev)) {
  7260. tg3_netif_stop(tp);
  7261. irq_sync = 1;
  7262. }
  7263. tg3_full_lock(tp, irq_sync);
  7264. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7265. err = tg3_nvram_lock(tp);
  7266. tg3_halt_cpu(tp, RX_CPU_BASE);
  7267. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7268. tg3_halt_cpu(tp, TX_CPU_BASE);
  7269. if (!err)
  7270. tg3_nvram_unlock(tp);
  7271. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7272. tg3_phy_reset(tp);
  7273. if (tg3_test_registers(tp) != 0) {
  7274. etest->flags |= ETH_TEST_FL_FAILED;
  7275. data[2] = 1;
  7276. }
  7277. if (tg3_test_memory(tp) != 0) {
  7278. etest->flags |= ETH_TEST_FL_FAILED;
  7279. data[3] = 1;
  7280. }
  7281. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7282. etest->flags |= ETH_TEST_FL_FAILED;
  7283. tg3_full_unlock(tp);
  7284. if (tg3_test_interrupt(tp) != 0) {
  7285. etest->flags |= ETH_TEST_FL_FAILED;
  7286. data[5] = 1;
  7287. }
  7288. tg3_full_lock(tp, 0);
  7289. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7290. if (netif_running(dev)) {
  7291. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7292. tg3_init_hw(tp);
  7293. tg3_netif_start(tp);
  7294. }
  7295. tg3_full_unlock(tp);
  7296. }
  7297. if (tp->link_config.phy_is_low_power)
  7298. tg3_set_power_state(tp, PCI_D3hot);
  7299. }
  7300. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7301. {
  7302. struct mii_ioctl_data *data = if_mii(ifr);
  7303. struct tg3 *tp = netdev_priv(dev);
  7304. int err;
  7305. switch(cmd) {
  7306. case SIOCGMIIPHY:
  7307. data->phy_id = PHY_ADDR;
  7308. /* fallthru */
  7309. case SIOCGMIIREG: {
  7310. u32 mii_regval;
  7311. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7312. break; /* We have no PHY */
  7313. if (tp->link_config.phy_is_low_power)
  7314. return -EAGAIN;
  7315. spin_lock_bh(&tp->lock);
  7316. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7317. spin_unlock_bh(&tp->lock);
  7318. data->val_out = mii_regval;
  7319. return err;
  7320. }
  7321. case SIOCSMIIREG:
  7322. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7323. break; /* We have no PHY */
  7324. if (!capable(CAP_NET_ADMIN))
  7325. return -EPERM;
  7326. if (tp->link_config.phy_is_low_power)
  7327. return -EAGAIN;
  7328. spin_lock_bh(&tp->lock);
  7329. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7330. spin_unlock_bh(&tp->lock);
  7331. return err;
  7332. default:
  7333. /* do nothing */
  7334. break;
  7335. }
  7336. return -EOPNOTSUPP;
  7337. }
  7338. #if TG3_VLAN_TAG_USED
  7339. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7340. {
  7341. struct tg3 *tp = netdev_priv(dev);
  7342. tg3_full_lock(tp, 0);
  7343. tp->vlgrp = grp;
  7344. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7345. __tg3_set_rx_mode(dev);
  7346. tg3_full_unlock(tp);
  7347. }
  7348. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7349. {
  7350. struct tg3 *tp = netdev_priv(dev);
  7351. tg3_full_lock(tp, 0);
  7352. if (tp->vlgrp)
  7353. tp->vlgrp->vlan_devices[vid] = NULL;
  7354. tg3_full_unlock(tp);
  7355. }
  7356. #endif
  7357. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7358. {
  7359. struct tg3 *tp = netdev_priv(dev);
  7360. memcpy(ec, &tp->coal, sizeof(*ec));
  7361. return 0;
  7362. }
  7363. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7364. {
  7365. struct tg3 *tp = netdev_priv(dev);
  7366. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7367. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7368. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7369. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7370. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7371. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7372. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7373. }
  7374. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7375. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7376. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7377. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7378. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7379. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7380. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7381. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7382. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7383. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7384. return -EINVAL;
  7385. /* No rx interrupts will be generated if both are zero */
  7386. if ((ec->rx_coalesce_usecs == 0) &&
  7387. (ec->rx_max_coalesced_frames == 0))
  7388. return -EINVAL;
  7389. /* No tx interrupts will be generated if both are zero */
  7390. if ((ec->tx_coalesce_usecs == 0) &&
  7391. (ec->tx_max_coalesced_frames == 0))
  7392. return -EINVAL;
  7393. /* Only copy relevant parameters, ignore all others. */
  7394. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7395. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7396. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7397. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7398. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7399. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7400. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7401. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7402. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7403. if (netif_running(dev)) {
  7404. tg3_full_lock(tp, 0);
  7405. __tg3_set_coalesce(tp, &tp->coal);
  7406. tg3_full_unlock(tp);
  7407. }
  7408. return 0;
  7409. }
  7410. static struct ethtool_ops tg3_ethtool_ops = {
  7411. .get_settings = tg3_get_settings,
  7412. .set_settings = tg3_set_settings,
  7413. .get_drvinfo = tg3_get_drvinfo,
  7414. .get_regs_len = tg3_get_regs_len,
  7415. .get_regs = tg3_get_regs,
  7416. .get_wol = tg3_get_wol,
  7417. .set_wol = tg3_set_wol,
  7418. .get_msglevel = tg3_get_msglevel,
  7419. .set_msglevel = tg3_set_msglevel,
  7420. .nway_reset = tg3_nway_reset,
  7421. .get_link = ethtool_op_get_link,
  7422. .get_eeprom_len = tg3_get_eeprom_len,
  7423. .get_eeprom = tg3_get_eeprom,
  7424. .set_eeprom = tg3_set_eeprom,
  7425. .get_ringparam = tg3_get_ringparam,
  7426. .set_ringparam = tg3_set_ringparam,
  7427. .get_pauseparam = tg3_get_pauseparam,
  7428. .set_pauseparam = tg3_set_pauseparam,
  7429. .get_rx_csum = tg3_get_rx_csum,
  7430. .set_rx_csum = tg3_set_rx_csum,
  7431. .get_tx_csum = ethtool_op_get_tx_csum,
  7432. .set_tx_csum = tg3_set_tx_csum,
  7433. .get_sg = ethtool_op_get_sg,
  7434. .set_sg = ethtool_op_set_sg,
  7435. #if TG3_TSO_SUPPORT != 0
  7436. .get_tso = ethtool_op_get_tso,
  7437. .set_tso = tg3_set_tso,
  7438. #endif
  7439. .self_test_count = tg3_get_test_count,
  7440. .self_test = tg3_self_test,
  7441. .get_strings = tg3_get_strings,
  7442. .phys_id = tg3_phys_id,
  7443. .get_stats_count = tg3_get_stats_count,
  7444. .get_ethtool_stats = tg3_get_ethtool_stats,
  7445. .get_coalesce = tg3_get_coalesce,
  7446. .set_coalesce = tg3_set_coalesce,
  7447. .get_perm_addr = ethtool_op_get_perm_addr,
  7448. };
  7449. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7450. {
  7451. u32 cursize, val, magic;
  7452. tp->nvram_size = EEPROM_CHIP_SIZE;
  7453. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7454. return;
  7455. if ((magic != TG3_EEPROM_MAGIC) && ((magic & 0xff000000) != 0xa5000000))
  7456. return;
  7457. /*
  7458. * Size the chip by reading offsets at increasing powers of two.
  7459. * When we encounter our validation signature, we know the addressing
  7460. * has wrapped around, and thus have our chip size.
  7461. */
  7462. cursize = 0x10;
  7463. while (cursize < tp->nvram_size) {
  7464. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  7465. return;
  7466. if (val == magic)
  7467. break;
  7468. cursize <<= 1;
  7469. }
  7470. tp->nvram_size = cursize;
  7471. }
  7472. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7473. {
  7474. u32 val;
  7475. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  7476. return;
  7477. /* Selfboot format */
  7478. if (val != TG3_EEPROM_MAGIC) {
  7479. tg3_get_eeprom_size(tp);
  7480. return;
  7481. }
  7482. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7483. if (val != 0) {
  7484. tp->nvram_size = (val >> 16) * 1024;
  7485. return;
  7486. }
  7487. }
  7488. tp->nvram_size = 0x20000;
  7489. }
  7490. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7491. {
  7492. u32 nvcfg1;
  7493. nvcfg1 = tr32(NVRAM_CFG1);
  7494. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7495. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7496. }
  7497. else {
  7498. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7499. tw32(NVRAM_CFG1, nvcfg1);
  7500. }
  7501. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7502. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7503. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7504. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7505. tp->nvram_jedecnum = JEDEC_ATMEL;
  7506. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7507. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7508. break;
  7509. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7510. tp->nvram_jedecnum = JEDEC_ATMEL;
  7511. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7512. break;
  7513. case FLASH_VENDOR_ATMEL_EEPROM:
  7514. tp->nvram_jedecnum = JEDEC_ATMEL;
  7515. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7516. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7517. break;
  7518. case FLASH_VENDOR_ST:
  7519. tp->nvram_jedecnum = JEDEC_ST;
  7520. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7521. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7522. break;
  7523. case FLASH_VENDOR_SAIFUN:
  7524. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7525. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7526. break;
  7527. case FLASH_VENDOR_SST_SMALL:
  7528. case FLASH_VENDOR_SST_LARGE:
  7529. tp->nvram_jedecnum = JEDEC_SST;
  7530. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7531. break;
  7532. }
  7533. }
  7534. else {
  7535. tp->nvram_jedecnum = JEDEC_ATMEL;
  7536. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7537. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7538. }
  7539. }
  7540. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7541. {
  7542. u32 nvcfg1;
  7543. nvcfg1 = tr32(NVRAM_CFG1);
  7544. /* NVRAM protection for TPM */
  7545. if (nvcfg1 & (1 << 27))
  7546. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7547. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7548. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7549. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7550. tp->nvram_jedecnum = JEDEC_ATMEL;
  7551. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7552. break;
  7553. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7554. tp->nvram_jedecnum = JEDEC_ATMEL;
  7555. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7556. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7557. break;
  7558. case FLASH_5752VENDOR_ST_M45PE10:
  7559. case FLASH_5752VENDOR_ST_M45PE20:
  7560. case FLASH_5752VENDOR_ST_M45PE40:
  7561. tp->nvram_jedecnum = JEDEC_ST;
  7562. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7563. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7564. break;
  7565. }
  7566. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7567. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7568. case FLASH_5752PAGE_SIZE_256:
  7569. tp->nvram_pagesize = 256;
  7570. break;
  7571. case FLASH_5752PAGE_SIZE_512:
  7572. tp->nvram_pagesize = 512;
  7573. break;
  7574. case FLASH_5752PAGE_SIZE_1K:
  7575. tp->nvram_pagesize = 1024;
  7576. break;
  7577. case FLASH_5752PAGE_SIZE_2K:
  7578. tp->nvram_pagesize = 2048;
  7579. break;
  7580. case FLASH_5752PAGE_SIZE_4K:
  7581. tp->nvram_pagesize = 4096;
  7582. break;
  7583. case FLASH_5752PAGE_SIZE_264:
  7584. tp->nvram_pagesize = 264;
  7585. break;
  7586. }
  7587. }
  7588. else {
  7589. /* For eeprom, set pagesize to maximum eeprom size */
  7590. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7591. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7592. tw32(NVRAM_CFG1, nvcfg1);
  7593. }
  7594. }
  7595. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  7596. {
  7597. u32 nvcfg1;
  7598. nvcfg1 = tr32(NVRAM_CFG1);
  7599. /* NVRAM protection for TPM */
  7600. if (nvcfg1 & (1 << 27))
  7601. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7602. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7603. case FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ:
  7604. case FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ:
  7605. tp->nvram_jedecnum = JEDEC_ATMEL;
  7606. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7607. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7608. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7609. tw32(NVRAM_CFG1, nvcfg1);
  7610. break;
  7611. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7612. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7613. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7614. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7615. case FLASH_5755VENDOR_ATMEL_FLASH_4:
  7616. tp->nvram_jedecnum = JEDEC_ATMEL;
  7617. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7618. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7619. tp->nvram_pagesize = 264;
  7620. break;
  7621. case FLASH_5752VENDOR_ST_M45PE10:
  7622. case FLASH_5752VENDOR_ST_M45PE20:
  7623. case FLASH_5752VENDOR_ST_M45PE40:
  7624. tp->nvram_jedecnum = JEDEC_ST;
  7625. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7626. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7627. tp->nvram_pagesize = 256;
  7628. break;
  7629. }
  7630. }
  7631. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  7632. {
  7633. u32 nvcfg1;
  7634. nvcfg1 = tr32(NVRAM_CFG1);
  7635. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7636. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  7637. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  7638. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  7639. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  7640. tp->nvram_jedecnum = JEDEC_ATMEL;
  7641. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7642. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7643. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7644. tw32(NVRAM_CFG1, nvcfg1);
  7645. break;
  7646. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7647. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7648. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7649. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7650. tp->nvram_jedecnum = JEDEC_ATMEL;
  7651. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7652. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7653. tp->nvram_pagesize = 264;
  7654. break;
  7655. case FLASH_5752VENDOR_ST_M45PE10:
  7656. case FLASH_5752VENDOR_ST_M45PE20:
  7657. case FLASH_5752VENDOR_ST_M45PE40:
  7658. tp->nvram_jedecnum = JEDEC_ST;
  7659. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7660. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7661. tp->nvram_pagesize = 256;
  7662. break;
  7663. }
  7664. }
  7665. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7666. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7667. {
  7668. int j;
  7669. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7670. return;
  7671. tw32_f(GRC_EEPROM_ADDR,
  7672. (EEPROM_ADDR_FSM_RESET |
  7673. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7674. EEPROM_ADDR_CLKPERD_SHIFT)));
  7675. /* XXX schedule_timeout() ... */
  7676. for (j = 0; j < 100; j++)
  7677. udelay(10);
  7678. /* Enable seeprom accesses. */
  7679. tw32_f(GRC_LOCAL_CTRL,
  7680. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7681. udelay(100);
  7682. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7683. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7684. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7685. if (tg3_nvram_lock(tp)) {
  7686. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  7687. "tg3_nvram_init failed.\n", tp->dev->name);
  7688. return;
  7689. }
  7690. tg3_enable_nvram_access(tp);
  7691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7692. tg3_get_5752_nvram_info(tp);
  7693. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7694. tg3_get_5755_nvram_info(tp);
  7695. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7696. tg3_get_5787_nvram_info(tp);
  7697. else
  7698. tg3_get_nvram_info(tp);
  7699. tg3_get_nvram_size(tp);
  7700. tg3_disable_nvram_access(tp);
  7701. tg3_nvram_unlock(tp);
  7702. } else {
  7703. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7704. tg3_get_eeprom_size(tp);
  7705. }
  7706. }
  7707. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7708. u32 offset, u32 *val)
  7709. {
  7710. u32 tmp;
  7711. int i;
  7712. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7713. (offset % 4) != 0)
  7714. return -EINVAL;
  7715. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7716. EEPROM_ADDR_DEVID_MASK |
  7717. EEPROM_ADDR_READ);
  7718. tw32(GRC_EEPROM_ADDR,
  7719. tmp |
  7720. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7721. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7722. EEPROM_ADDR_ADDR_MASK) |
  7723. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7724. for (i = 0; i < 10000; i++) {
  7725. tmp = tr32(GRC_EEPROM_ADDR);
  7726. if (tmp & EEPROM_ADDR_COMPLETE)
  7727. break;
  7728. udelay(100);
  7729. }
  7730. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7731. return -EBUSY;
  7732. *val = tr32(GRC_EEPROM_DATA);
  7733. return 0;
  7734. }
  7735. #define NVRAM_CMD_TIMEOUT 10000
  7736. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7737. {
  7738. int i;
  7739. tw32(NVRAM_CMD, nvram_cmd);
  7740. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7741. udelay(10);
  7742. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7743. udelay(10);
  7744. break;
  7745. }
  7746. }
  7747. if (i == NVRAM_CMD_TIMEOUT) {
  7748. return -EBUSY;
  7749. }
  7750. return 0;
  7751. }
  7752. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  7753. {
  7754. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  7755. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7756. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7757. (tp->nvram_jedecnum == JEDEC_ATMEL))
  7758. addr = ((addr / tp->nvram_pagesize) <<
  7759. ATMEL_AT45DB0X1B_PAGE_POS) +
  7760. (addr % tp->nvram_pagesize);
  7761. return addr;
  7762. }
  7763. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  7764. {
  7765. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  7766. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7767. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7768. (tp->nvram_jedecnum == JEDEC_ATMEL))
  7769. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  7770. tp->nvram_pagesize) +
  7771. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  7772. return addr;
  7773. }
  7774. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7775. {
  7776. int ret;
  7777. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7778. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7779. return -EINVAL;
  7780. }
  7781. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7782. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7783. offset = tg3_nvram_phys_addr(tp, offset);
  7784. if (offset > NVRAM_ADDR_MSK)
  7785. return -EINVAL;
  7786. ret = tg3_nvram_lock(tp);
  7787. if (ret)
  7788. return ret;
  7789. tg3_enable_nvram_access(tp);
  7790. tw32(NVRAM_ADDR, offset);
  7791. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7792. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7793. if (ret == 0)
  7794. *val = swab32(tr32(NVRAM_RDDATA));
  7795. tg3_disable_nvram_access(tp);
  7796. tg3_nvram_unlock(tp);
  7797. return ret;
  7798. }
  7799. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  7800. {
  7801. int err;
  7802. u32 tmp;
  7803. err = tg3_nvram_read(tp, offset, &tmp);
  7804. *val = swab32(tmp);
  7805. return err;
  7806. }
  7807. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7808. u32 offset, u32 len, u8 *buf)
  7809. {
  7810. int i, j, rc = 0;
  7811. u32 val;
  7812. for (i = 0; i < len; i += 4) {
  7813. u32 addr, data;
  7814. addr = offset + i;
  7815. memcpy(&data, buf + i, 4);
  7816. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7817. val = tr32(GRC_EEPROM_ADDR);
  7818. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7819. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7820. EEPROM_ADDR_READ);
  7821. tw32(GRC_EEPROM_ADDR, val |
  7822. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7823. (addr & EEPROM_ADDR_ADDR_MASK) |
  7824. EEPROM_ADDR_START |
  7825. EEPROM_ADDR_WRITE);
  7826. for (j = 0; j < 10000; j++) {
  7827. val = tr32(GRC_EEPROM_ADDR);
  7828. if (val & EEPROM_ADDR_COMPLETE)
  7829. break;
  7830. udelay(100);
  7831. }
  7832. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7833. rc = -EBUSY;
  7834. break;
  7835. }
  7836. }
  7837. return rc;
  7838. }
  7839. /* offset and length are dword aligned */
  7840. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7841. u8 *buf)
  7842. {
  7843. int ret = 0;
  7844. u32 pagesize = tp->nvram_pagesize;
  7845. u32 pagemask = pagesize - 1;
  7846. u32 nvram_cmd;
  7847. u8 *tmp;
  7848. tmp = kmalloc(pagesize, GFP_KERNEL);
  7849. if (tmp == NULL)
  7850. return -ENOMEM;
  7851. while (len) {
  7852. int j;
  7853. u32 phy_addr, page_off, size;
  7854. phy_addr = offset & ~pagemask;
  7855. for (j = 0; j < pagesize; j += 4) {
  7856. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7857. (u32 *) (tmp + j))))
  7858. break;
  7859. }
  7860. if (ret)
  7861. break;
  7862. page_off = offset & pagemask;
  7863. size = pagesize;
  7864. if (len < size)
  7865. size = len;
  7866. len -= size;
  7867. memcpy(tmp + page_off, buf, size);
  7868. offset = offset + (pagesize - page_off);
  7869. tg3_enable_nvram_access(tp);
  7870. /*
  7871. * Before we can erase the flash page, we need
  7872. * to issue a special "write enable" command.
  7873. */
  7874. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7875. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7876. break;
  7877. /* Erase the target page */
  7878. tw32(NVRAM_ADDR, phy_addr);
  7879. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7880. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7881. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7882. break;
  7883. /* Issue another write enable to start the write. */
  7884. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7885. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7886. break;
  7887. for (j = 0; j < pagesize; j += 4) {
  7888. u32 data;
  7889. data = *((u32 *) (tmp + j));
  7890. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7891. tw32(NVRAM_ADDR, phy_addr + j);
  7892. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7893. NVRAM_CMD_WR;
  7894. if (j == 0)
  7895. nvram_cmd |= NVRAM_CMD_FIRST;
  7896. else if (j == (pagesize - 4))
  7897. nvram_cmd |= NVRAM_CMD_LAST;
  7898. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7899. break;
  7900. }
  7901. if (ret)
  7902. break;
  7903. }
  7904. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7905. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7906. kfree(tmp);
  7907. return ret;
  7908. }
  7909. /* offset and length are dword aligned */
  7910. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7911. u8 *buf)
  7912. {
  7913. int i, ret = 0;
  7914. for (i = 0; i < len; i += 4, offset += 4) {
  7915. u32 data, page_off, phy_addr, nvram_cmd;
  7916. memcpy(&data, buf + i, 4);
  7917. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7918. page_off = offset % tp->nvram_pagesize;
  7919. phy_addr = tg3_nvram_phys_addr(tp, offset);
  7920. tw32(NVRAM_ADDR, phy_addr);
  7921. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7922. if ((page_off == 0) || (i == 0))
  7923. nvram_cmd |= NVRAM_CMD_FIRST;
  7924. else if (page_off == (tp->nvram_pagesize - 4))
  7925. nvram_cmd |= NVRAM_CMD_LAST;
  7926. if (i == (len - 4))
  7927. nvram_cmd |= NVRAM_CMD_LAST;
  7928. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7929. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  7930. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  7931. (tp->nvram_jedecnum == JEDEC_ST) &&
  7932. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7933. if ((ret = tg3_nvram_exec_cmd(tp,
  7934. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7935. NVRAM_CMD_DONE)))
  7936. break;
  7937. }
  7938. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7939. /* We always do complete word writes to eeprom. */
  7940. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7941. }
  7942. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7943. break;
  7944. }
  7945. return ret;
  7946. }
  7947. /* offset and length are dword aligned */
  7948. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7949. {
  7950. int ret;
  7951. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7952. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7953. return -EINVAL;
  7954. }
  7955. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7956. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7957. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7958. udelay(40);
  7959. }
  7960. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7961. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7962. }
  7963. else {
  7964. u32 grc_mode;
  7965. ret = tg3_nvram_lock(tp);
  7966. if (ret)
  7967. return ret;
  7968. tg3_enable_nvram_access(tp);
  7969. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7970. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7971. tw32(NVRAM_WRITE1, 0x406);
  7972. grc_mode = tr32(GRC_MODE);
  7973. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7974. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7975. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7976. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7977. buf);
  7978. }
  7979. else {
  7980. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7981. buf);
  7982. }
  7983. grc_mode = tr32(GRC_MODE);
  7984. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7985. tg3_disable_nvram_access(tp);
  7986. tg3_nvram_unlock(tp);
  7987. }
  7988. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7989. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7990. udelay(40);
  7991. }
  7992. return ret;
  7993. }
  7994. struct subsys_tbl_ent {
  7995. u16 subsys_vendor, subsys_devid;
  7996. u32 phy_id;
  7997. };
  7998. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7999. /* Broadcom boards. */
  8000. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8001. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8002. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8003. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8004. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8005. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8006. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8007. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8008. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8009. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8010. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8011. /* 3com boards. */
  8012. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8013. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8014. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8015. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8016. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8017. /* DELL boards. */
  8018. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8019. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8020. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8021. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8022. /* Compaq boards. */
  8023. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8024. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8025. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8026. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8027. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8028. /* IBM boards. */
  8029. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8030. };
  8031. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8032. {
  8033. int i;
  8034. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8035. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8036. tp->pdev->subsystem_vendor) &&
  8037. (subsys_id_to_phy_id[i].subsys_devid ==
  8038. tp->pdev->subsystem_device))
  8039. return &subsys_id_to_phy_id[i];
  8040. }
  8041. return NULL;
  8042. }
  8043. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8044. {
  8045. u32 val;
  8046. u16 pmcsr;
  8047. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8048. * so need make sure we're in D0.
  8049. */
  8050. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8051. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8052. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8053. msleep(1);
  8054. /* Make sure register accesses (indirect or otherwise)
  8055. * will function correctly.
  8056. */
  8057. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8058. tp->misc_host_ctrl);
  8059. tp->phy_id = PHY_ID_INVALID;
  8060. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8061. /* Do not even try poking around in here on Sun parts. */
  8062. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  8063. return;
  8064. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8065. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8066. u32 nic_cfg, led_cfg;
  8067. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8068. int eeprom_phy_serdes = 0;
  8069. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8070. tp->nic_sram_data_cfg = nic_cfg;
  8071. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8072. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8073. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8074. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8075. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8076. (ver > 0) && (ver < 0x100))
  8077. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8078. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8079. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8080. eeprom_phy_serdes = 1;
  8081. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8082. if (nic_phy_id != 0) {
  8083. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8084. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8085. eeprom_phy_id = (id1 >> 16) << 10;
  8086. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8087. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8088. } else
  8089. eeprom_phy_id = 0;
  8090. tp->phy_id = eeprom_phy_id;
  8091. if (eeprom_phy_serdes) {
  8092. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8093. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8094. else
  8095. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8096. }
  8097. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8098. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8099. SHASTA_EXT_LED_MODE_MASK);
  8100. else
  8101. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8102. switch (led_cfg) {
  8103. default:
  8104. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8105. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8106. break;
  8107. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8108. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8109. break;
  8110. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8111. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8112. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8113. * read on some older 5700/5701 bootcode.
  8114. */
  8115. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8116. ASIC_REV_5700 ||
  8117. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8118. ASIC_REV_5701)
  8119. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8120. break;
  8121. case SHASTA_EXT_LED_SHARED:
  8122. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8123. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8124. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8125. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8126. LED_CTRL_MODE_PHY_2);
  8127. break;
  8128. case SHASTA_EXT_LED_MAC:
  8129. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8130. break;
  8131. case SHASTA_EXT_LED_COMBO:
  8132. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8133. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8134. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8135. LED_CTRL_MODE_PHY_2);
  8136. break;
  8137. };
  8138. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8139. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8140. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8141. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8142. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8143. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8144. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  8145. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8146. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8147. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8148. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8149. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8150. }
  8151. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  8152. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  8153. if (cfg2 & (1 << 17))
  8154. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8155. /* serdes signal pre-emphasis in register 0x590 set by */
  8156. /* bootcode if bit 18 is set */
  8157. if (cfg2 & (1 << 18))
  8158. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8159. }
  8160. }
  8161. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8162. {
  8163. u32 hw_phy_id_1, hw_phy_id_2;
  8164. u32 hw_phy_id, hw_phy_id_masked;
  8165. int err;
  8166. /* Reading the PHY ID register can conflict with ASF
  8167. * firwmare access to the PHY hardware.
  8168. */
  8169. err = 0;
  8170. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  8171. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8172. } else {
  8173. /* Now read the physical PHY_ID from the chip and verify
  8174. * that it is sane. If it doesn't look good, we fall back
  8175. * to either the hard-coded table based PHY_ID and failing
  8176. * that the value found in the eeprom area.
  8177. */
  8178. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8179. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8180. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8181. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8182. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8183. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8184. }
  8185. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8186. tp->phy_id = hw_phy_id;
  8187. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8188. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8189. else
  8190. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8191. } else {
  8192. if (tp->phy_id != PHY_ID_INVALID) {
  8193. /* Do nothing, phy ID already set up in
  8194. * tg3_get_eeprom_hw_cfg().
  8195. */
  8196. } else {
  8197. struct subsys_tbl_ent *p;
  8198. /* No eeprom signature? Try the hardcoded
  8199. * subsys device table.
  8200. */
  8201. p = lookup_by_subsys(tp);
  8202. if (!p)
  8203. return -ENODEV;
  8204. tp->phy_id = p->phy_id;
  8205. if (!tp->phy_id ||
  8206. tp->phy_id == PHY_ID_BCM8002)
  8207. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8208. }
  8209. }
  8210. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8211. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8212. u32 bmsr, adv_reg, tg3_ctrl;
  8213. tg3_readphy(tp, MII_BMSR, &bmsr);
  8214. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8215. (bmsr & BMSR_LSTATUS))
  8216. goto skip_phy_reset;
  8217. err = tg3_phy_reset(tp);
  8218. if (err)
  8219. return err;
  8220. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8221. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8222. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8223. tg3_ctrl = 0;
  8224. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8225. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8226. MII_TG3_CTRL_ADV_1000_FULL);
  8227. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8228. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8229. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8230. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8231. }
  8232. if (!tg3_copper_is_advertising_all(tp)) {
  8233. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8234. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8235. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8236. tg3_writephy(tp, MII_BMCR,
  8237. BMCR_ANENABLE | BMCR_ANRESTART);
  8238. }
  8239. tg3_phy_set_wirespeed(tp);
  8240. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8241. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8242. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8243. }
  8244. skip_phy_reset:
  8245. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  8246. err = tg3_init_5401phy_dsp(tp);
  8247. if (err)
  8248. return err;
  8249. }
  8250. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  8251. err = tg3_init_5401phy_dsp(tp);
  8252. }
  8253. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8254. tp->link_config.advertising =
  8255. (ADVERTISED_1000baseT_Half |
  8256. ADVERTISED_1000baseT_Full |
  8257. ADVERTISED_Autoneg |
  8258. ADVERTISED_FIBRE);
  8259. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8260. tp->link_config.advertising &=
  8261. ~(ADVERTISED_1000baseT_Half |
  8262. ADVERTISED_1000baseT_Full);
  8263. return err;
  8264. }
  8265. static void __devinit tg3_read_partno(struct tg3 *tp)
  8266. {
  8267. unsigned char vpd_data[256];
  8268. int i;
  8269. u32 magic;
  8270. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  8271. /* Sun decided not to put the necessary bits in the
  8272. * NVRAM of their onboard tg3 parts :(
  8273. */
  8274. strcpy(tp->board_part_number, "Sun 570X");
  8275. return;
  8276. }
  8277. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  8278. return;
  8279. if (magic == TG3_EEPROM_MAGIC) {
  8280. for (i = 0; i < 256; i += 4) {
  8281. u32 tmp;
  8282. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  8283. goto out_not_found;
  8284. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8285. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8286. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8287. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8288. }
  8289. } else {
  8290. int vpd_cap;
  8291. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  8292. for (i = 0; i < 256; i += 4) {
  8293. u32 tmp, j = 0;
  8294. u16 tmp16;
  8295. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  8296. i);
  8297. while (j++ < 100) {
  8298. pci_read_config_word(tp->pdev, vpd_cap +
  8299. PCI_VPD_ADDR, &tmp16);
  8300. if (tmp16 & 0x8000)
  8301. break;
  8302. msleep(1);
  8303. }
  8304. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  8305. &tmp);
  8306. tmp = cpu_to_le32(tmp);
  8307. memcpy(&vpd_data[i], &tmp, 4);
  8308. }
  8309. }
  8310. /* Now parse and find the part number. */
  8311. for (i = 0; i < 256; ) {
  8312. unsigned char val = vpd_data[i];
  8313. int block_end;
  8314. if (val == 0x82 || val == 0x91) {
  8315. i = (i + 3 +
  8316. (vpd_data[i + 1] +
  8317. (vpd_data[i + 2] << 8)));
  8318. continue;
  8319. }
  8320. if (val != 0x90)
  8321. goto out_not_found;
  8322. block_end = (i + 3 +
  8323. (vpd_data[i + 1] +
  8324. (vpd_data[i + 2] << 8)));
  8325. i += 3;
  8326. while (i < block_end) {
  8327. if (vpd_data[i + 0] == 'P' &&
  8328. vpd_data[i + 1] == 'N') {
  8329. int partno_len = vpd_data[i + 2];
  8330. if (partno_len > 24)
  8331. goto out_not_found;
  8332. memcpy(tp->board_part_number,
  8333. &vpd_data[i + 3],
  8334. partno_len);
  8335. /* Success. */
  8336. return;
  8337. }
  8338. }
  8339. /* Part number not found. */
  8340. goto out_not_found;
  8341. }
  8342. out_not_found:
  8343. strcpy(tp->board_part_number, "none");
  8344. }
  8345. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  8346. {
  8347. u32 val, offset, start;
  8348. if (tg3_nvram_read_swab(tp, 0, &val))
  8349. return;
  8350. if (val != TG3_EEPROM_MAGIC)
  8351. return;
  8352. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  8353. tg3_nvram_read_swab(tp, 0x4, &start))
  8354. return;
  8355. offset = tg3_nvram_logical_addr(tp, offset);
  8356. if (tg3_nvram_read_swab(tp, offset, &val))
  8357. return;
  8358. if ((val & 0xfc000000) == 0x0c000000) {
  8359. u32 ver_offset, addr;
  8360. int i;
  8361. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  8362. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  8363. return;
  8364. if (val != 0)
  8365. return;
  8366. addr = offset + ver_offset - start;
  8367. for (i = 0; i < 16; i += 4) {
  8368. if (tg3_nvram_read(tp, addr + i, &val))
  8369. return;
  8370. val = cpu_to_le32(val);
  8371. memcpy(tp->fw_ver + i, &val, 4);
  8372. }
  8373. }
  8374. }
  8375. #ifdef CONFIG_SPARC64
  8376. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  8377. {
  8378. struct pci_dev *pdev = tp->pdev;
  8379. struct pcidev_cookie *pcp = pdev->sysdata;
  8380. if (pcp != NULL) {
  8381. int node = pcp->prom_node;
  8382. u32 venid;
  8383. int err;
  8384. err = prom_getproperty(node, "subsystem-vendor-id",
  8385. (char *) &venid, sizeof(venid));
  8386. if (err == 0 || err == -1)
  8387. return 0;
  8388. if (venid == PCI_VENDOR_ID_SUN)
  8389. return 1;
  8390. /* TG3 chips onboard the SunBlade-2500 don't have the
  8391. * subsystem-vendor-id set to PCI_VENDOR_ID_SUN but they
  8392. * are distinguishable from non-Sun variants by being
  8393. * named "network" by the firmware. Non-Sun cards will
  8394. * show up as being named "ethernet".
  8395. */
  8396. if (!strcmp(pcp->prom_name, "network"))
  8397. return 1;
  8398. }
  8399. return 0;
  8400. }
  8401. #endif
  8402. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8403. {
  8404. static struct pci_device_id write_reorder_chipsets[] = {
  8405. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8406. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8407. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8408. PCI_DEVICE_ID_VIA_8385_0) },
  8409. { },
  8410. };
  8411. u32 misc_ctrl_reg;
  8412. u32 cacheline_sz_reg;
  8413. u32 pci_state_reg, grc_misc_cfg;
  8414. u32 val;
  8415. u16 pci_cmd;
  8416. int err;
  8417. #ifdef CONFIG_SPARC64
  8418. if (tg3_is_sun_570X(tp))
  8419. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  8420. #endif
  8421. /* Force memory write invalidate off. If we leave it on,
  8422. * then on 5700_BX chips we have to enable a workaround.
  8423. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8424. * to match the cacheline size. The Broadcom driver have this
  8425. * workaround but turns MWI off all the times so never uses
  8426. * it. This seems to suggest that the workaround is insufficient.
  8427. */
  8428. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8429. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8430. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8431. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8432. * has the register indirect write enable bit set before
  8433. * we try to access any of the MMIO registers. It is also
  8434. * critical that the PCI-X hw workaround situation is decided
  8435. * before that as well.
  8436. */
  8437. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8438. &misc_ctrl_reg);
  8439. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8440. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8441. /* Wrong chip ID in 5752 A0. This code can be removed later
  8442. * as A0 is not in production.
  8443. */
  8444. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8445. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8446. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8447. * we need to disable memory and use config. cycles
  8448. * only to access all registers. The 5702/03 chips
  8449. * can mistakenly decode the special cycles from the
  8450. * ICH chipsets as memory write cycles, causing corruption
  8451. * of register and memory space. Only certain ICH bridges
  8452. * will drive special cycles with non-zero data during the
  8453. * address phase which can fall within the 5703's address
  8454. * range. This is not an ICH bug as the PCI spec allows
  8455. * non-zero address during special cycles. However, only
  8456. * these ICH bridges are known to drive non-zero addresses
  8457. * during special cycles.
  8458. *
  8459. * Since special cycles do not cross PCI bridges, we only
  8460. * enable this workaround if the 5703 is on the secondary
  8461. * bus of these ICH bridges.
  8462. */
  8463. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8464. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8465. static struct tg3_dev_id {
  8466. u32 vendor;
  8467. u32 device;
  8468. u32 rev;
  8469. } ich_chipsets[] = {
  8470. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8471. PCI_ANY_ID },
  8472. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8473. PCI_ANY_ID },
  8474. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8475. 0xa },
  8476. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8477. PCI_ANY_ID },
  8478. { },
  8479. };
  8480. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8481. struct pci_dev *bridge = NULL;
  8482. while (pci_id->vendor != 0) {
  8483. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8484. bridge);
  8485. if (!bridge) {
  8486. pci_id++;
  8487. continue;
  8488. }
  8489. if (pci_id->rev != PCI_ANY_ID) {
  8490. u8 rev;
  8491. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8492. &rev);
  8493. if (rev > pci_id->rev)
  8494. continue;
  8495. }
  8496. if (bridge->subordinate &&
  8497. (bridge->subordinate->number ==
  8498. tp->pdev->bus->number)) {
  8499. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8500. pci_dev_put(bridge);
  8501. break;
  8502. }
  8503. }
  8504. }
  8505. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8506. * DMA addresses > 40-bit. This bridge may have other additional
  8507. * 57xx devices behind it in some 4-port NIC designs for example.
  8508. * Any tg3 device found behind the bridge will also need the 40-bit
  8509. * DMA workaround.
  8510. */
  8511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8513. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8514. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8515. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8516. }
  8517. else {
  8518. struct pci_dev *bridge = NULL;
  8519. do {
  8520. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8521. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8522. bridge);
  8523. if (bridge && bridge->subordinate &&
  8524. (bridge->subordinate->number <=
  8525. tp->pdev->bus->number) &&
  8526. (bridge->subordinate->subordinate >=
  8527. tp->pdev->bus->number)) {
  8528. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8529. pci_dev_put(bridge);
  8530. break;
  8531. }
  8532. } while (bridge);
  8533. }
  8534. /* Initialize misc host control in PCI block. */
  8535. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8536. MISC_HOST_CTRL_CHIPREV);
  8537. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8538. tp->misc_host_ctrl);
  8539. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8540. &cacheline_sz_reg);
  8541. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8542. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8543. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8544. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8547. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8549. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8550. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8551. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8552. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8553. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8554. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  8555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) {
  8557. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  8558. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  8559. } else
  8560. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1;
  8561. }
  8562. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8563. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8564. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  8565. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  8566. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787)
  8567. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8568. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8569. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8570. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8571. * reordering to the mailbox registers done by the host
  8572. * controller can cause major troubles. We read back from
  8573. * every mailbox register write to force the writes to be
  8574. * posted to the chip in order.
  8575. */
  8576. if (pci_dev_present(write_reorder_chipsets) &&
  8577. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8578. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8580. tp->pci_lat_timer < 64) {
  8581. tp->pci_lat_timer = 64;
  8582. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8583. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8584. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8585. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8586. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8587. cacheline_sz_reg);
  8588. }
  8589. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8590. &pci_state_reg);
  8591. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8592. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8593. /* If this is a 5700 BX chipset, and we are in PCI-X
  8594. * mode, enable register write workaround.
  8595. *
  8596. * The workaround is to use indirect register accesses
  8597. * for all chip writes not to mailbox registers.
  8598. */
  8599. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8600. u32 pm_reg;
  8601. u16 pci_cmd;
  8602. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8603. /* The chip can have it's power management PCI config
  8604. * space registers clobbered due to this bug.
  8605. * So explicitly force the chip into D0 here.
  8606. */
  8607. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8608. &pm_reg);
  8609. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8610. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8611. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8612. pm_reg);
  8613. /* Also, force SERR#/PERR# in PCI command. */
  8614. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8615. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8616. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8617. }
  8618. }
  8619. /* 5700 BX chips need to have their TX producer index mailboxes
  8620. * written twice to workaround a bug.
  8621. */
  8622. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8623. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8624. /* Back to back register writes can cause problems on this chip,
  8625. * the workaround is to read back all reg writes except those to
  8626. * mailbox regs. See tg3_write_indirect_reg32().
  8627. *
  8628. * PCI Express 5750_A0 rev chips need this workaround too.
  8629. */
  8630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8631. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8632. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8633. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8634. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8635. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8636. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8637. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8638. /* Chip-specific fixup from Broadcom driver */
  8639. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8640. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8641. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8642. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8643. }
  8644. /* Default fast path register access methods */
  8645. tp->read32 = tg3_read32;
  8646. tp->write32 = tg3_write32;
  8647. tp->read32_mbox = tg3_read32;
  8648. tp->write32_mbox = tg3_write32;
  8649. tp->write32_tx_mbox = tg3_write32;
  8650. tp->write32_rx_mbox = tg3_write32;
  8651. /* Various workaround register access methods */
  8652. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8653. tp->write32 = tg3_write_indirect_reg32;
  8654. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8655. tp->write32 = tg3_write_flush_reg32;
  8656. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8657. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8658. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8659. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8660. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8661. }
  8662. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8663. tp->read32 = tg3_read_indirect_reg32;
  8664. tp->write32 = tg3_write_indirect_reg32;
  8665. tp->read32_mbox = tg3_read_indirect_mbox;
  8666. tp->write32_mbox = tg3_write_indirect_mbox;
  8667. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8668. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8669. iounmap(tp->regs);
  8670. tp->regs = NULL;
  8671. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8672. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8673. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8674. }
  8675. /* Get eeprom hw config before calling tg3_set_power_state().
  8676. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8677. * determined before calling tg3_set_power_state() so that
  8678. * we know whether or not to switch out of Vaux power.
  8679. * When the flag is set, it means that GPIO1 is used for eeprom
  8680. * write protect and also implies that it is a LOM where GPIOs
  8681. * are not used to switch power.
  8682. */
  8683. tg3_get_eeprom_hw_cfg(tp);
  8684. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8685. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8686. * It is also used as eeprom write protect on LOMs.
  8687. */
  8688. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8689. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8690. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8691. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8692. GRC_LCLCTRL_GPIO_OUTPUT1);
  8693. /* Unused GPIO3 must be driven as output on 5752 because there
  8694. * are no pull-up resistors on unused GPIO pins.
  8695. */
  8696. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8697. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8699. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  8700. /* Force the chip into D0. */
  8701. err = tg3_set_power_state(tp, PCI_D0);
  8702. if (err) {
  8703. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8704. pci_name(tp->pdev));
  8705. return err;
  8706. }
  8707. /* 5700 B0 chips do not support checksumming correctly due
  8708. * to hardware bugs.
  8709. */
  8710. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8711. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8712. /* Pseudo-header checksum is done by hardware logic and not
  8713. * the offload processers, so make the chip do the pseudo-
  8714. * header checksums on receive. For transmit it is more
  8715. * convenient to do the pseudo-header checksum in software
  8716. * as Linux does that on transmit for us in all cases.
  8717. */
  8718. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8719. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8720. /* Derive initial jumbo mode from MTU assigned in
  8721. * ether_setup() via the alloc_etherdev() call
  8722. */
  8723. if (tp->dev->mtu > ETH_DATA_LEN &&
  8724. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8725. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8726. /* Determine WakeOnLan speed to use. */
  8727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8728. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8729. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8730. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8731. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8732. } else {
  8733. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8734. }
  8735. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8736. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8737. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8738. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8739. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8740. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8741. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8742. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8743. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8744. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8745. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8746. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8747. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  8748. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8749. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787))
  8750. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8751. tp->coalesce_mode = 0;
  8752. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8753. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8754. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8755. /* Initialize MAC MI mode, polling disabled. */
  8756. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8757. udelay(80);
  8758. /* Initialize data/descriptor byte/word swapping. */
  8759. val = tr32(GRC_MODE);
  8760. val &= GRC_MODE_HOST_STACKUP;
  8761. tw32(GRC_MODE, val | tp->grc_mode);
  8762. tg3_switch_clocks(tp);
  8763. /* Clear this out for sanity. */
  8764. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8765. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8766. &pci_state_reg);
  8767. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8768. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8769. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8770. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8771. chiprevid == CHIPREV_ID_5701_B0 ||
  8772. chiprevid == CHIPREV_ID_5701_B2 ||
  8773. chiprevid == CHIPREV_ID_5701_B5) {
  8774. void __iomem *sram_base;
  8775. /* Write some dummy words into the SRAM status block
  8776. * area, see if it reads back correctly. If the return
  8777. * value is bad, force enable the PCIX workaround.
  8778. */
  8779. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8780. writel(0x00000000, sram_base);
  8781. writel(0x00000000, sram_base + 4);
  8782. writel(0xffffffff, sram_base + 4);
  8783. if (readl(sram_base) != 0x00000000)
  8784. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8785. }
  8786. }
  8787. udelay(50);
  8788. tg3_nvram_init(tp);
  8789. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8790. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8791. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8792. #if 0
  8793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8794. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8795. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8796. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8797. }
  8798. #endif
  8799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8800. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8801. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8802. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8803. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8804. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8805. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8806. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8807. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8808. HOSTCC_MODE_CLRTICK_TXBD);
  8809. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8810. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8811. tp->misc_host_ctrl);
  8812. }
  8813. /* these are limited to 10/100 only */
  8814. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8815. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8816. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8817. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8818. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8819. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8820. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8821. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8822. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8823. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8824. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8825. err = tg3_phy_probe(tp);
  8826. if (err) {
  8827. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8828. pci_name(tp->pdev), err);
  8829. /* ... but do not return immediately ... */
  8830. }
  8831. tg3_read_partno(tp);
  8832. tg3_read_fw_ver(tp);
  8833. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8834. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8835. } else {
  8836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8837. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8838. else
  8839. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8840. }
  8841. /* 5700 {AX,BX} chips have a broken status block link
  8842. * change bit implementation, so we must use the
  8843. * status register in those cases.
  8844. */
  8845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8846. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8847. else
  8848. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8849. /* The led_ctrl is set during tg3_phy_probe, here we might
  8850. * have to force the link status polling mechanism based
  8851. * upon subsystem IDs.
  8852. */
  8853. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8854. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8855. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8856. TG3_FLAG_USE_LINKCHG_REG);
  8857. }
  8858. /* For all SERDES we poll the MAC status register. */
  8859. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8860. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8861. else
  8862. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8863. /* All chips before 5787 can get confused if TX buffers
  8864. * straddle the 4GB address boundary in some cases.
  8865. */
  8866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8867. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8868. tp->dev->hard_start_xmit = tg3_start_xmit;
  8869. else
  8870. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  8871. tp->rx_offset = 2;
  8872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8873. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8874. tp->rx_offset = 0;
  8875. /* By default, disable wake-on-lan. User can change this
  8876. * using ETHTOOL_SWOL.
  8877. */
  8878. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8879. return err;
  8880. }
  8881. #ifdef CONFIG_SPARC64
  8882. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8883. {
  8884. struct net_device *dev = tp->dev;
  8885. struct pci_dev *pdev = tp->pdev;
  8886. struct pcidev_cookie *pcp = pdev->sysdata;
  8887. if (pcp != NULL) {
  8888. int node = pcp->prom_node;
  8889. if (prom_getproplen(node, "local-mac-address") == 6) {
  8890. prom_getproperty(node, "local-mac-address",
  8891. dev->dev_addr, 6);
  8892. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8893. return 0;
  8894. }
  8895. }
  8896. return -ENODEV;
  8897. }
  8898. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8899. {
  8900. struct net_device *dev = tp->dev;
  8901. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8902. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8903. return 0;
  8904. }
  8905. #endif
  8906. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8907. {
  8908. struct net_device *dev = tp->dev;
  8909. u32 hi, lo, mac_offset;
  8910. int addr_ok = 0;
  8911. #ifdef CONFIG_SPARC64
  8912. if (!tg3_get_macaddr_sparc(tp))
  8913. return 0;
  8914. #endif
  8915. mac_offset = 0x7c;
  8916. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8917. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8918. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8919. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8920. mac_offset = 0xcc;
  8921. if (tg3_nvram_lock(tp))
  8922. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8923. else
  8924. tg3_nvram_unlock(tp);
  8925. }
  8926. /* First try to get it from MAC address mailbox. */
  8927. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8928. if ((hi >> 16) == 0x484b) {
  8929. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8930. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8931. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8932. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8933. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8934. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8935. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8936. /* Some old bootcode may report a 0 MAC address in SRAM */
  8937. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  8938. }
  8939. if (!addr_ok) {
  8940. /* Next, try NVRAM. */
  8941. if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8942. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8943. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8944. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8945. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8946. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8947. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8948. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8949. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8950. }
  8951. /* Finally just fetch it out of the MAC control regs. */
  8952. else {
  8953. hi = tr32(MAC_ADDR_0_HIGH);
  8954. lo = tr32(MAC_ADDR_0_LOW);
  8955. dev->dev_addr[5] = lo & 0xff;
  8956. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8957. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8958. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8959. dev->dev_addr[1] = hi & 0xff;
  8960. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8961. }
  8962. }
  8963. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8964. #ifdef CONFIG_SPARC64
  8965. if (!tg3_get_default_macaddr_sparc(tp))
  8966. return 0;
  8967. #endif
  8968. return -EINVAL;
  8969. }
  8970. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8971. return 0;
  8972. }
  8973. #define BOUNDARY_SINGLE_CACHELINE 1
  8974. #define BOUNDARY_MULTI_CACHELINE 2
  8975. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8976. {
  8977. int cacheline_size;
  8978. u8 byte;
  8979. int goal;
  8980. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8981. if (byte == 0)
  8982. cacheline_size = 1024;
  8983. else
  8984. cacheline_size = (int) byte * 4;
  8985. /* On 5703 and later chips, the boundary bits have no
  8986. * effect.
  8987. */
  8988. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8989. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8990. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8991. goto out;
  8992. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8993. goal = BOUNDARY_MULTI_CACHELINE;
  8994. #else
  8995. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8996. goal = BOUNDARY_SINGLE_CACHELINE;
  8997. #else
  8998. goal = 0;
  8999. #endif
  9000. #endif
  9001. if (!goal)
  9002. goto out;
  9003. /* PCI controllers on most RISC systems tend to disconnect
  9004. * when a device tries to burst across a cache-line boundary.
  9005. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9006. *
  9007. * Unfortunately, for PCI-E there are only limited
  9008. * write-side controls for this, and thus for reads
  9009. * we will still get the disconnects. We'll also waste
  9010. * these PCI cycles for both read and write for chips
  9011. * other than 5700 and 5701 which do not implement the
  9012. * boundary bits.
  9013. */
  9014. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9015. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9016. switch (cacheline_size) {
  9017. case 16:
  9018. case 32:
  9019. case 64:
  9020. case 128:
  9021. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9022. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9023. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9024. } else {
  9025. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9026. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9027. }
  9028. break;
  9029. case 256:
  9030. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9031. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9032. break;
  9033. default:
  9034. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9035. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9036. break;
  9037. };
  9038. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9039. switch (cacheline_size) {
  9040. case 16:
  9041. case 32:
  9042. case 64:
  9043. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9044. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9045. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9046. break;
  9047. }
  9048. /* fallthrough */
  9049. case 128:
  9050. default:
  9051. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9052. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9053. break;
  9054. };
  9055. } else {
  9056. switch (cacheline_size) {
  9057. case 16:
  9058. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9059. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9060. DMA_RWCTRL_WRITE_BNDRY_16);
  9061. break;
  9062. }
  9063. /* fallthrough */
  9064. case 32:
  9065. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9066. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9067. DMA_RWCTRL_WRITE_BNDRY_32);
  9068. break;
  9069. }
  9070. /* fallthrough */
  9071. case 64:
  9072. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9073. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9074. DMA_RWCTRL_WRITE_BNDRY_64);
  9075. break;
  9076. }
  9077. /* fallthrough */
  9078. case 128:
  9079. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9080. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9081. DMA_RWCTRL_WRITE_BNDRY_128);
  9082. break;
  9083. }
  9084. /* fallthrough */
  9085. case 256:
  9086. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9087. DMA_RWCTRL_WRITE_BNDRY_256);
  9088. break;
  9089. case 512:
  9090. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9091. DMA_RWCTRL_WRITE_BNDRY_512);
  9092. break;
  9093. case 1024:
  9094. default:
  9095. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9096. DMA_RWCTRL_WRITE_BNDRY_1024);
  9097. break;
  9098. };
  9099. }
  9100. out:
  9101. return val;
  9102. }
  9103. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9104. {
  9105. struct tg3_internal_buffer_desc test_desc;
  9106. u32 sram_dma_descs;
  9107. int i, ret;
  9108. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9109. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9110. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9111. tw32(RDMAC_STATUS, 0);
  9112. tw32(WDMAC_STATUS, 0);
  9113. tw32(BUFMGR_MODE, 0);
  9114. tw32(FTQ_RESET, 0);
  9115. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9116. test_desc.addr_lo = buf_dma & 0xffffffff;
  9117. test_desc.nic_mbuf = 0x00002100;
  9118. test_desc.len = size;
  9119. /*
  9120. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9121. * the *second* time the tg3 driver was getting loaded after an
  9122. * initial scan.
  9123. *
  9124. * Broadcom tells me:
  9125. * ...the DMA engine is connected to the GRC block and a DMA
  9126. * reset may affect the GRC block in some unpredictable way...
  9127. * The behavior of resets to individual blocks has not been tested.
  9128. *
  9129. * Broadcom noted the GRC reset will also reset all sub-components.
  9130. */
  9131. if (to_device) {
  9132. test_desc.cqid_sqid = (13 << 8) | 2;
  9133. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9134. udelay(40);
  9135. } else {
  9136. test_desc.cqid_sqid = (16 << 8) | 7;
  9137. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9138. udelay(40);
  9139. }
  9140. test_desc.flags = 0x00000005;
  9141. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9142. u32 val;
  9143. val = *(((u32 *)&test_desc) + i);
  9144. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9145. sram_dma_descs + (i * sizeof(u32)));
  9146. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9147. }
  9148. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9149. if (to_device) {
  9150. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9151. } else {
  9152. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9153. }
  9154. ret = -ENODEV;
  9155. for (i = 0; i < 40; i++) {
  9156. u32 val;
  9157. if (to_device)
  9158. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9159. else
  9160. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9161. if ((val & 0xffff) == sram_dma_descs) {
  9162. ret = 0;
  9163. break;
  9164. }
  9165. udelay(100);
  9166. }
  9167. return ret;
  9168. }
  9169. #define TEST_BUFFER_SIZE 0x2000
  9170. static int __devinit tg3_test_dma(struct tg3 *tp)
  9171. {
  9172. dma_addr_t buf_dma;
  9173. u32 *buf, saved_dma_rwctrl;
  9174. int ret;
  9175. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9176. if (!buf) {
  9177. ret = -ENOMEM;
  9178. goto out_nofree;
  9179. }
  9180. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9181. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9182. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9183. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9184. /* DMA read watermark not used on PCIE */
  9185. tp->dma_rwctrl |= 0x00180000;
  9186. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  9187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  9188. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  9189. tp->dma_rwctrl |= 0x003f0000;
  9190. else
  9191. tp->dma_rwctrl |= 0x003f000f;
  9192. } else {
  9193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9194. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  9195. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  9196. /* If the 5704 is behind the EPB bridge, we can
  9197. * do the less restrictive ONE_DMA workaround for
  9198. * better performance.
  9199. */
  9200. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  9201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9202. tp->dma_rwctrl |= 0x8000;
  9203. else if (ccval == 0x6 || ccval == 0x7)
  9204. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  9205. /* Set bit 23 to enable PCIX hw bug fix */
  9206. tp->dma_rwctrl |= 0x009f0000;
  9207. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  9208. /* 5780 always in PCIX mode */
  9209. tp->dma_rwctrl |= 0x00144000;
  9210. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9211. /* 5714 always in PCIX mode */
  9212. tp->dma_rwctrl |= 0x00148000;
  9213. } else {
  9214. tp->dma_rwctrl |= 0x001b000f;
  9215. }
  9216. }
  9217. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9218. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9219. tp->dma_rwctrl &= 0xfffffff0;
  9220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  9222. /* Remove this if it causes problems for some boards. */
  9223. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  9224. /* On 5700/5701 chips, we need to set this bit.
  9225. * Otherwise the chip will issue cacheline transactions
  9226. * to streamable DMA memory with not all the byte
  9227. * enables turned on. This is an error on several
  9228. * RISC PCI controllers, in particular sparc64.
  9229. *
  9230. * On 5703/5704 chips, this bit has been reassigned
  9231. * a different meaning. In particular, it is used
  9232. * on those chips to enable a PCI-X workaround.
  9233. */
  9234. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  9235. }
  9236. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9237. #if 0
  9238. /* Unneeded, already done by tg3_get_invariants. */
  9239. tg3_switch_clocks(tp);
  9240. #endif
  9241. ret = 0;
  9242. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9243. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  9244. goto out;
  9245. /* It is best to perform DMA test with maximum write burst size
  9246. * to expose the 5700/5701 write DMA bug.
  9247. */
  9248. saved_dma_rwctrl = tp->dma_rwctrl;
  9249. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9250. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9251. while (1) {
  9252. u32 *p = buf, i;
  9253. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  9254. p[i] = i;
  9255. /* Send the buffer to the chip. */
  9256. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  9257. if (ret) {
  9258. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  9259. break;
  9260. }
  9261. #if 0
  9262. /* validate data reached card RAM correctly. */
  9263. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9264. u32 val;
  9265. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  9266. if (le32_to_cpu(val) != p[i]) {
  9267. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  9268. /* ret = -ENODEV here? */
  9269. }
  9270. p[i] = 0;
  9271. }
  9272. #endif
  9273. /* Now read it back. */
  9274. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  9275. if (ret) {
  9276. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  9277. break;
  9278. }
  9279. /* Verify it. */
  9280. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9281. if (p[i] == i)
  9282. continue;
  9283. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9284. DMA_RWCTRL_WRITE_BNDRY_16) {
  9285. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9286. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9287. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9288. break;
  9289. } else {
  9290. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  9291. ret = -ENODEV;
  9292. goto out;
  9293. }
  9294. }
  9295. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  9296. /* Success. */
  9297. ret = 0;
  9298. break;
  9299. }
  9300. }
  9301. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9302. DMA_RWCTRL_WRITE_BNDRY_16) {
  9303. static struct pci_device_id dma_wait_state_chipsets[] = {
  9304. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  9305. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  9306. { },
  9307. };
  9308. /* DMA test passed without adjusting DMA boundary,
  9309. * now look for chipsets that are known to expose the
  9310. * DMA bug without failing the test.
  9311. */
  9312. if (pci_dev_present(dma_wait_state_chipsets)) {
  9313. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9314. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9315. }
  9316. else
  9317. /* Safe to use the calculated DMA boundary. */
  9318. tp->dma_rwctrl = saved_dma_rwctrl;
  9319. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9320. }
  9321. out:
  9322. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  9323. out_nofree:
  9324. return ret;
  9325. }
  9326. static void __devinit tg3_init_link_config(struct tg3 *tp)
  9327. {
  9328. tp->link_config.advertising =
  9329. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9330. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9331. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  9332. ADVERTISED_Autoneg | ADVERTISED_MII);
  9333. tp->link_config.speed = SPEED_INVALID;
  9334. tp->link_config.duplex = DUPLEX_INVALID;
  9335. tp->link_config.autoneg = AUTONEG_ENABLE;
  9336. tp->link_config.active_speed = SPEED_INVALID;
  9337. tp->link_config.active_duplex = DUPLEX_INVALID;
  9338. tp->link_config.phy_is_low_power = 0;
  9339. tp->link_config.orig_speed = SPEED_INVALID;
  9340. tp->link_config.orig_duplex = DUPLEX_INVALID;
  9341. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  9342. }
  9343. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  9344. {
  9345. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9346. tp->bufmgr_config.mbuf_read_dma_low_water =
  9347. DEFAULT_MB_RDMA_LOW_WATER_5705;
  9348. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9349. DEFAULT_MB_MACRX_LOW_WATER_5705;
  9350. tp->bufmgr_config.mbuf_high_water =
  9351. DEFAULT_MB_HIGH_WATER_5705;
  9352. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9353. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  9354. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9355. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9356. tp->bufmgr_config.mbuf_high_water_jumbo =
  9357. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9358. } else {
  9359. tp->bufmgr_config.mbuf_read_dma_low_water =
  9360. DEFAULT_MB_RDMA_LOW_WATER;
  9361. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9362. DEFAULT_MB_MACRX_LOW_WATER;
  9363. tp->bufmgr_config.mbuf_high_water =
  9364. DEFAULT_MB_HIGH_WATER;
  9365. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9366. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9367. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9368. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9369. tp->bufmgr_config.mbuf_high_water_jumbo =
  9370. DEFAULT_MB_HIGH_WATER_JUMBO;
  9371. }
  9372. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9373. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9374. }
  9375. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9376. {
  9377. switch (tp->phy_id & PHY_ID_MASK) {
  9378. case PHY_ID_BCM5400: return "5400";
  9379. case PHY_ID_BCM5401: return "5401";
  9380. case PHY_ID_BCM5411: return "5411";
  9381. case PHY_ID_BCM5701: return "5701";
  9382. case PHY_ID_BCM5703: return "5703";
  9383. case PHY_ID_BCM5704: return "5704";
  9384. case PHY_ID_BCM5705: return "5705";
  9385. case PHY_ID_BCM5750: return "5750";
  9386. case PHY_ID_BCM5752: return "5752";
  9387. case PHY_ID_BCM5714: return "5714";
  9388. case PHY_ID_BCM5780: return "5780";
  9389. case PHY_ID_BCM5755: return "5755";
  9390. case PHY_ID_BCM5787: return "5787";
  9391. case PHY_ID_BCM8002: return "8002/serdes";
  9392. case 0: return "serdes";
  9393. default: return "unknown";
  9394. };
  9395. }
  9396. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9397. {
  9398. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9399. strcpy(str, "PCI Express");
  9400. return str;
  9401. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9402. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9403. strcpy(str, "PCIX:");
  9404. if ((clock_ctrl == 7) ||
  9405. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9406. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9407. strcat(str, "133MHz");
  9408. else if (clock_ctrl == 0)
  9409. strcat(str, "33MHz");
  9410. else if (clock_ctrl == 2)
  9411. strcat(str, "50MHz");
  9412. else if (clock_ctrl == 4)
  9413. strcat(str, "66MHz");
  9414. else if (clock_ctrl == 6)
  9415. strcat(str, "100MHz");
  9416. } else {
  9417. strcpy(str, "PCI:");
  9418. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9419. strcat(str, "66MHz");
  9420. else
  9421. strcat(str, "33MHz");
  9422. }
  9423. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9424. strcat(str, ":32-bit");
  9425. else
  9426. strcat(str, ":64-bit");
  9427. return str;
  9428. }
  9429. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9430. {
  9431. struct pci_dev *peer;
  9432. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9433. for (func = 0; func < 8; func++) {
  9434. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9435. if (peer && peer != tp->pdev)
  9436. break;
  9437. pci_dev_put(peer);
  9438. }
  9439. /* 5704 can be configured in single-port mode, set peer to
  9440. * tp->pdev in that case.
  9441. */
  9442. if (!peer) {
  9443. peer = tp->pdev;
  9444. return peer;
  9445. }
  9446. /*
  9447. * We don't need to keep the refcount elevated; there's no way
  9448. * to remove one half of this device without removing the other
  9449. */
  9450. pci_dev_put(peer);
  9451. return peer;
  9452. }
  9453. static void __devinit tg3_init_coal(struct tg3 *tp)
  9454. {
  9455. struct ethtool_coalesce *ec = &tp->coal;
  9456. memset(ec, 0, sizeof(*ec));
  9457. ec->cmd = ETHTOOL_GCOALESCE;
  9458. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9459. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9460. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9461. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9462. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9463. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9464. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9465. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9466. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9467. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9468. HOSTCC_MODE_CLRTICK_TXBD)) {
  9469. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9470. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9471. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9472. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9473. }
  9474. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9475. ec->rx_coalesce_usecs_irq = 0;
  9476. ec->tx_coalesce_usecs_irq = 0;
  9477. ec->stats_block_coalesce_usecs = 0;
  9478. }
  9479. }
  9480. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9481. const struct pci_device_id *ent)
  9482. {
  9483. static int tg3_version_printed = 0;
  9484. unsigned long tg3reg_base, tg3reg_len;
  9485. struct net_device *dev;
  9486. struct tg3 *tp;
  9487. int i, err, pm_cap;
  9488. char str[40];
  9489. u64 dma_mask, persist_dma_mask;
  9490. if (tg3_version_printed++ == 0)
  9491. printk(KERN_INFO "%s", version);
  9492. err = pci_enable_device(pdev);
  9493. if (err) {
  9494. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9495. "aborting.\n");
  9496. return err;
  9497. }
  9498. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9499. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9500. "base address, aborting.\n");
  9501. err = -ENODEV;
  9502. goto err_out_disable_pdev;
  9503. }
  9504. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9505. if (err) {
  9506. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9507. "aborting.\n");
  9508. goto err_out_disable_pdev;
  9509. }
  9510. pci_set_master(pdev);
  9511. /* Find power-management capability. */
  9512. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9513. if (pm_cap == 0) {
  9514. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9515. "aborting.\n");
  9516. err = -EIO;
  9517. goto err_out_free_res;
  9518. }
  9519. tg3reg_base = pci_resource_start(pdev, 0);
  9520. tg3reg_len = pci_resource_len(pdev, 0);
  9521. dev = alloc_etherdev(sizeof(*tp));
  9522. if (!dev) {
  9523. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9524. err = -ENOMEM;
  9525. goto err_out_free_res;
  9526. }
  9527. SET_MODULE_OWNER(dev);
  9528. SET_NETDEV_DEV(dev, &pdev->dev);
  9529. dev->features |= NETIF_F_LLTX;
  9530. #if TG3_VLAN_TAG_USED
  9531. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9532. dev->vlan_rx_register = tg3_vlan_rx_register;
  9533. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9534. #endif
  9535. tp = netdev_priv(dev);
  9536. tp->pdev = pdev;
  9537. tp->dev = dev;
  9538. tp->pm_cap = pm_cap;
  9539. tp->mac_mode = TG3_DEF_MAC_MODE;
  9540. tp->rx_mode = TG3_DEF_RX_MODE;
  9541. tp->tx_mode = TG3_DEF_TX_MODE;
  9542. tp->mi_mode = MAC_MI_MODE_BASE;
  9543. if (tg3_debug > 0)
  9544. tp->msg_enable = tg3_debug;
  9545. else
  9546. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9547. /* The word/byte swap controls here control register access byte
  9548. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9549. * setting below.
  9550. */
  9551. tp->misc_host_ctrl =
  9552. MISC_HOST_CTRL_MASK_PCI_INT |
  9553. MISC_HOST_CTRL_WORD_SWAP |
  9554. MISC_HOST_CTRL_INDIR_ACCESS |
  9555. MISC_HOST_CTRL_PCISTATE_RW;
  9556. /* The NONFRM (non-frame) byte/word swap controls take effect
  9557. * on descriptor entries, anything which isn't packet data.
  9558. *
  9559. * The StrongARM chips on the board (one for tx, one for rx)
  9560. * are running in big-endian mode.
  9561. */
  9562. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9563. GRC_MODE_WSWAP_NONFRM_DATA);
  9564. #ifdef __BIG_ENDIAN
  9565. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9566. #endif
  9567. spin_lock_init(&tp->lock);
  9568. spin_lock_init(&tp->tx_lock);
  9569. spin_lock_init(&tp->indirect_lock);
  9570. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9571. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9572. if (tp->regs == 0UL) {
  9573. printk(KERN_ERR PFX "Cannot map device registers, "
  9574. "aborting.\n");
  9575. err = -ENOMEM;
  9576. goto err_out_free_dev;
  9577. }
  9578. tg3_init_link_config(tp);
  9579. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9580. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9581. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9582. dev->open = tg3_open;
  9583. dev->stop = tg3_close;
  9584. dev->get_stats = tg3_get_stats;
  9585. dev->set_multicast_list = tg3_set_rx_mode;
  9586. dev->set_mac_address = tg3_set_mac_addr;
  9587. dev->do_ioctl = tg3_ioctl;
  9588. dev->tx_timeout = tg3_tx_timeout;
  9589. dev->poll = tg3_poll;
  9590. dev->ethtool_ops = &tg3_ethtool_ops;
  9591. dev->weight = 64;
  9592. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9593. dev->change_mtu = tg3_change_mtu;
  9594. dev->irq = pdev->irq;
  9595. #ifdef CONFIG_NET_POLL_CONTROLLER
  9596. dev->poll_controller = tg3_poll_controller;
  9597. #endif
  9598. err = tg3_get_invariants(tp);
  9599. if (err) {
  9600. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9601. "aborting.\n");
  9602. goto err_out_iounmap;
  9603. }
  9604. /* The EPB bridge inside 5714, 5715, and 5780 and any
  9605. * device behind the EPB cannot support DMA addresses > 40-bit.
  9606. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  9607. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  9608. * do DMA address check in tg3_start_xmit().
  9609. */
  9610. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9611. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  9612. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  9613. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  9614. #ifdef CONFIG_HIGHMEM
  9615. dma_mask = DMA_64BIT_MASK;
  9616. #endif
  9617. } else
  9618. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  9619. /* Configure DMA attributes. */
  9620. if (dma_mask > DMA_32BIT_MASK) {
  9621. err = pci_set_dma_mask(pdev, dma_mask);
  9622. if (!err) {
  9623. dev->features |= NETIF_F_HIGHDMA;
  9624. err = pci_set_consistent_dma_mask(pdev,
  9625. persist_dma_mask);
  9626. if (err < 0) {
  9627. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  9628. "DMA for consistent allocations\n");
  9629. goto err_out_iounmap;
  9630. }
  9631. }
  9632. }
  9633. if (err || dma_mask == DMA_32BIT_MASK) {
  9634. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  9635. if (err) {
  9636. printk(KERN_ERR PFX "No usable DMA configuration, "
  9637. "aborting.\n");
  9638. goto err_out_iounmap;
  9639. }
  9640. }
  9641. tg3_init_bufmgr_config(tp);
  9642. #if TG3_TSO_SUPPORT != 0
  9643. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9644. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9645. }
  9646. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9648. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9649. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9650. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9651. } else {
  9652. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9653. }
  9654. /* TSO is on by default on chips that support hardware TSO.
  9655. * Firmware TSO on older chips gives lower performance, so it
  9656. * is off by default, but can be enabled using ethtool.
  9657. */
  9658. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  9659. dev->features |= NETIF_F_TSO;
  9660. #endif
  9661. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9662. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9663. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9664. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9665. tp->rx_pending = 63;
  9666. }
  9667. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9668. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9669. tp->pdev_peer = tg3_find_peer(tp);
  9670. err = tg3_get_device_address(tp);
  9671. if (err) {
  9672. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9673. "aborting.\n");
  9674. goto err_out_iounmap;
  9675. }
  9676. /*
  9677. * Reset chip in case UNDI or EFI driver did not shutdown
  9678. * DMA self test will enable WDMAC and we'll see (spurious)
  9679. * pending DMA on the PCI bus at that point.
  9680. */
  9681. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9682. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9683. pci_save_state(tp->pdev);
  9684. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9685. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9686. }
  9687. err = tg3_test_dma(tp);
  9688. if (err) {
  9689. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9690. goto err_out_iounmap;
  9691. }
  9692. /* Tigon3 can do ipv4 only... and some chips have buggy
  9693. * checksumming.
  9694. */
  9695. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  9698. dev->features |= NETIF_F_HW_CSUM;
  9699. else
  9700. dev->features |= NETIF_F_IP_CSUM;
  9701. dev->features |= NETIF_F_SG;
  9702. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9703. } else
  9704. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9705. /* flow control autonegotiation is default behavior */
  9706. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9707. tg3_init_coal(tp);
  9708. /* Now that we have fully setup the chip, save away a snapshot
  9709. * of the PCI config space. We need to restore this after
  9710. * GRC_MISC_CFG core clock resets and some resume events.
  9711. */
  9712. pci_save_state(tp->pdev);
  9713. err = register_netdev(dev);
  9714. if (err) {
  9715. printk(KERN_ERR PFX "Cannot register net device, "
  9716. "aborting.\n");
  9717. goto err_out_iounmap;
  9718. }
  9719. pci_set_drvdata(pdev, dev);
  9720. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9721. dev->name,
  9722. tp->board_part_number,
  9723. tp->pci_chip_rev_id,
  9724. tg3_phy_string(tp),
  9725. tg3_bus_string(tp, str),
  9726. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9727. for (i = 0; i < 6; i++)
  9728. printk("%2.2x%c", dev->dev_addr[i],
  9729. i == 5 ? '\n' : ':');
  9730. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9731. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9732. "TSOcap[%d] \n",
  9733. dev->name,
  9734. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9735. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9736. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9737. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9738. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9739. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9740. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9741. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  9742. dev->name, tp->dma_rwctrl,
  9743. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  9744. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  9745. netif_carrier_off(tp->dev);
  9746. return 0;
  9747. err_out_iounmap:
  9748. if (tp->regs) {
  9749. iounmap(tp->regs);
  9750. tp->regs = NULL;
  9751. }
  9752. err_out_free_dev:
  9753. free_netdev(dev);
  9754. err_out_free_res:
  9755. pci_release_regions(pdev);
  9756. err_out_disable_pdev:
  9757. pci_disable_device(pdev);
  9758. pci_set_drvdata(pdev, NULL);
  9759. return err;
  9760. }
  9761. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9762. {
  9763. struct net_device *dev = pci_get_drvdata(pdev);
  9764. if (dev) {
  9765. struct tg3 *tp = netdev_priv(dev);
  9766. flush_scheduled_work();
  9767. unregister_netdev(dev);
  9768. if (tp->regs) {
  9769. iounmap(tp->regs);
  9770. tp->regs = NULL;
  9771. }
  9772. free_netdev(dev);
  9773. pci_release_regions(pdev);
  9774. pci_disable_device(pdev);
  9775. pci_set_drvdata(pdev, NULL);
  9776. }
  9777. }
  9778. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9779. {
  9780. struct net_device *dev = pci_get_drvdata(pdev);
  9781. struct tg3 *tp = netdev_priv(dev);
  9782. int err;
  9783. if (!netif_running(dev))
  9784. return 0;
  9785. flush_scheduled_work();
  9786. tg3_netif_stop(tp);
  9787. del_timer_sync(&tp->timer);
  9788. tg3_full_lock(tp, 1);
  9789. tg3_disable_ints(tp);
  9790. tg3_full_unlock(tp);
  9791. netif_device_detach(dev);
  9792. tg3_full_lock(tp, 0);
  9793. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9794. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9795. tg3_full_unlock(tp);
  9796. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9797. if (err) {
  9798. tg3_full_lock(tp, 0);
  9799. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9800. tg3_init_hw(tp);
  9801. tp->timer.expires = jiffies + tp->timer_offset;
  9802. add_timer(&tp->timer);
  9803. netif_device_attach(dev);
  9804. tg3_netif_start(tp);
  9805. tg3_full_unlock(tp);
  9806. }
  9807. return err;
  9808. }
  9809. static int tg3_resume(struct pci_dev *pdev)
  9810. {
  9811. struct net_device *dev = pci_get_drvdata(pdev);
  9812. struct tg3 *tp = netdev_priv(dev);
  9813. int err;
  9814. if (!netif_running(dev))
  9815. return 0;
  9816. pci_restore_state(tp->pdev);
  9817. err = tg3_set_power_state(tp, PCI_D0);
  9818. if (err)
  9819. return err;
  9820. netif_device_attach(dev);
  9821. tg3_full_lock(tp, 0);
  9822. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9823. tg3_init_hw(tp);
  9824. tp->timer.expires = jiffies + tp->timer_offset;
  9825. add_timer(&tp->timer);
  9826. tg3_netif_start(tp);
  9827. tg3_full_unlock(tp);
  9828. return 0;
  9829. }
  9830. static struct pci_driver tg3_driver = {
  9831. .name = DRV_MODULE_NAME,
  9832. .id_table = tg3_pci_tbl,
  9833. .probe = tg3_init_one,
  9834. .remove = __devexit_p(tg3_remove_one),
  9835. .suspend = tg3_suspend,
  9836. .resume = tg3_resume
  9837. };
  9838. static int __init tg3_init(void)
  9839. {
  9840. return pci_module_init(&tg3_driver);
  9841. }
  9842. static void __exit tg3_cleanup(void)
  9843. {
  9844. pci_unregister_driver(&tg3_driver);
  9845. }
  9846. module_init(tg3_init);
  9847. module_exit(tg3_cleanup);