bnx2x.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* error/debug prints */
  16. #define DRV_MODULE_NAME "bnx2x"
  17. #define PFX DRV_MODULE_NAME ": "
  18. /* for messages that are currently off */
  19. #define BNX2X_MSG_OFF 0
  20. #define BNX2X_MSG_MCP 0x10000 /* was: NETIF_MSG_HW */
  21. #define BNX2X_MSG_STATS 0x20000 /* was: NETIF_MSG_TIMER */
  22. #define NETIF_MSG_NVM 0x40000 /* was: NETIF_MSG_HW */
  23. #define NETIF_MSG_DMAE 0x80000 /* was: NETIF_MSG_HW */
  24. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  25. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  26. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  27. /* regular debug print */
  28. #define DP(__mask, __fmt, __args...) do { \
  29. if (bp->msglevel & (__mask)) \
  30. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, __FUNCTION__, \
  31. __LINE__, bp->dev?(bp->dev->name):"?", ##__args); \
  32. } while (0)
  33. /* for errors (never masked) */
  34. #define BNX2X_ERR(__fmt, __args...) do { \
  35. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __FUNCTION__, \
  36. __LINE__, bp->dev?(bp->dev->name):"?", ##__args); \
  37. } while (0)
  38. /* for logging (never masked) */
  39. #define BNX2X_LOG(__fmt, __args...) do { \
  40. printk(KERN_NOTICE "[%s:%d(%s)]" __fmt, __FUNCTION__, \
  41. __LINE__, bp->dev?(bp->dev->name):"?", ##__args); \
  42. } while (0)
  43. /* before we have a dev->name use dev_info() */
  44. #define BNX2X_DEV_INFO(__fmt, __args...) do { \
  45. if (bp->msglevel & NETIF_MSG_PROBE) \
  46. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  47. } while (0)
  48. #ifdef BNX2X_STOP_ON_ERROR
  49. #define bnx2x_panic() do { \
  50. bp->panic = 1; \
  51. BNX2X_ERR("driver assert\n"); \
  52. bnx2x_disable_int(bp); \
  53. bnx2x_panic_dump(bp); \
  54. } while (0)
  55. #else
  56. #define bnx2x_panic() do { \
  57. BNX2X_ERR("driver assert\n"); \
  58. bnx2x_panic_dump(bp); \
  59. } while (0)
  60. #endif
  61. #define U64_LO(x) (((u64)x) & 0xffffffff)
  62. #define U64_HI(x) (((u64)x) >> 32)
  63. #define HILO_U64(hi, lo) (((u64)hi << 32) + lo)
  64. #define REG_ADDR(bp, offset) (bp->regview + offset)
  65. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  66. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  67. #define REG_RD64(bp, offset) readq(REG_ADDR(bp, offset))
  68. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  69. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  70. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  71. #define REG_WR32(bp, offset, val) REG_WR(bp, offset, val)
  72. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  73. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  74. #define REG_RD_DMAE(bp, offset, valp, len32) \
  75. do { \
  76. bnx2x_read_dmae(bp, offset, len32);\
  77. memcpy(valp, bnx2x_sp(bp, wb_data[0]), len32 * 4); \
  78. } while (0)
  79. #define REG_WR_DMAE(bp, offset, val, len32) \
  80. do { \
  81. memcpy(bnx2x_sp(bp, wb_data[0]), val, len32 * 4); \
  82. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  83. offset, len32); \
  84. } while (0)
  85. #define SHMEM_RD(bp, type) \
  86. REG_RD(bp, bp->shmem_base + offsetof(struct shmem_region, type))
  87. #define SHMEM_WR(bp, type, val) \
  88. REG_WR(bp, bp->shmem_base + offsetof(struct shmem_region, type), val)
  89. #define NIG_WR(reg, val) REG_WR(bp, reg, val)
  90. #define EMAC_WR(reg, val) REG_WR(bp, emac_base + reg, val)
  91. #define BMAC_WR(reg, val) REG_WR(bp, GRCBASE_NIG + bmac_addr + reg, val)
  92. #define for_each_queue(bp, var) for (var = 0; var < bp->num_queues; var++)
  93. #define for_each_nondefault_queue(bp, var) \
  94. for (var = 1; var < bp->num_queues; var++)
  95. #define is_multi(bp) (bp->num_queues > 1)
  96. struct regp {
  97. u32 lo;
  98. u32 hi;
  99. };
  100. struct bmac_stats {
  101. struct regp tx_gtpkt;
  102. struct regp tx_gtxpf;
  103. struct regp tx_gtfcs;
  104. struct regp tx_gtmca;
  105. struct regp tx_gtgca;
  106. struct regp tx_gtfrg;
  107. struct regp tx_gtovr;
  108. struct regp tx_gt64;
  109. struct regp tx_gt127;
  110. struct regp tx_gt255; /* 10 */
  111. struct regp tx_gt511;
  112. struct regp tx_gt1023;
  113. struct regp tx_gt1518;
  114. struct regp tx_gt2047;
  115. struct regp tx_gt4095;
  116. struct regp tx_gt9216;
  117. struct regp tx_gt16383;
  118. struct regp tx_gtmax;
  119. struct regp tx_gtufl;
  120. struct regp tx_gterr; /* 20 */
  121. struct regp tx_gtbyt;
  122. struct regp rx_gr64;
  123. struct regp rx_gr127;
  124. struct regp rx_gr255;
  125. struct regp rx_gr511;
  126. struct regp rx_gr1023;
  127. struct regp rx_gr1518;
  128. struct regp rx_gr2047;
  129. struct regp rx_gr4095;
  130. struct regp rx_gr9216; /* 30 */
  131. struct regp rx_gr16383;
  132. struct regp rx_grmax;
  133. struct regp rx_grpkt;
  134. struct regp rx_grfcs;
  135. struct regp rx_grmca;
  136. struct regp rx_grbca;
  137. struct regp rx_grxcf;
  138. struct regp rx_grxpf;
  139. struct regp rx_grxuo;
  140. struct regp rx_grjbr; /* 40 */
  141. struct regp rx_grovr;
  142. struct regp rx_grflr;
  143. struct regp rx_grmeg;
  144. struct regp rx_grmeb;
  145. struct regp rx_grbyt;
  146. struct regp rx_grund;
  147. struct regp rx_grfrg;
  148. struct regp rx_grerb;
  149. struct regp rx_grfre;
  150. struct regp rx_gripj; /* 50 */
  151. };
  152. struct emac_stats {
  153. u32 rx_ifhcinoctets ;
  154. u32 rx_ifhcinbadoctets ;
  155. u32 rx_etherstatsfragments ;
  156. u32 rx_ifhcinucastpkts ;
  157. u32 rx_ifhcinmulticastpkts ;
  158. u32 rx_ifhcinbroadcastpkts ;
  159. u32 rx_dot3statsfcserrors ;
  160. u32 rx_dot3statsalignmenterrors ;
  161. u32 rx_dot3statscarriersenseerrors ;
  162. u32 rx_xonpauseframesreceived ; /* 10 */
  163. u32 rx_xoffpauseframesreceived ;
  164. u32 rx_maccontrolframesreceived ;
  165. u32 rx_xoffstateentered ;
  166. u32 rx_dot3statsframestoolong ;
  167. u32 rx_etherstatsjabbers ;
  168. u32 rx_etherstatsundersizepkts ;
  169. u32 rx_etherstatspkts64octets ;
  170. u32 rx_etherstatspkts65octetsto127octets ;
  171. u32 rx_etherstatspkts128octetsto255octets ;
  172. u32 rx_etherstatspkts256octetsto511octets ; /* 20 */
  173. u32 rx_etherstatspkts512octetsto1023octets ;
  174. u32 rx_etherstatspkts1024octetsto1522octets;
  175. u32 rx_etherstatspktsover1522octets ;
  176. u32 rx_falsecarriererrors ;
  177. u32 tx_ifhcoutoctets ;
  178. u32 tx_ifhcoutbadoctets ;
  179. u32 tx_etherstatscollisions ;
  180. u32 tx_outxonsent ;
  181. u32 tx_outxoffsent ;
  182. u32 tx_flowcontroldone ; /* 30 */
  183. u32 tx_dot3statssinglecollisionframes ;
  184. u32 tx_dot3statsmultiplecollisionframes ;
  185. u32 tx_dot3statsdeferredtransmissions ;
  186. u32 tx_dot3statsexcessivecollisions ;
  187. u32 tx_dot3statslatecollisions ;
  188. u32 tx_ifhcoutucastpkts ;
  189. u32 tx_ifhcoutmulticastpkts ;
  190. u32 tx_ifhcoutbroadcastpkts ;
  191. u32 tx_etherstatspkts64octets ;
  192. u32 tx_etherstatspkts65octetsto127octets ; /* 40 */
  193. u32 tx_etherstatspkts128octetsto255octets ;
  194. u32 tx_etherstatspkts256octetsto511octets ;
  195. u32 tx_etherstatspkts512octetsto1023octets ;
  196. u32 tx_etherstatspkts1024octetsto1522octet ;
  197. u32 tx_etherstatspktsover1522octets ;
  198. u32 tx_dot3statsinternalmactransmiterrors ; /* 46 */
  199. };
  200. union mac_stats {
  201. struct emac_stats emac;
  202. struct bmac_stats bmac;
  203. };
  204. struct nig_stats {
  205. u32 brb_discard;
  206. u32 brb_packet;
  207. u32 brb_truncate;
  208. u32 flow_ctrl_discard;
  209. u32 flow_ctrl_octets;
  210. u32 flow_ctrl_packet;
  211. u32 mng_discard;
  212. u32 mng_octet_inp;
  213. u32 mng_octet_out;
  214. u32 mng_packet_inp;
  215. u32 mng_packet_out;
  216. u32 pbf_octets;
  217. u32 pbf_packet;
  218. u32 safc_inp;
  219. u32 done;
  220. u32 pad;
  221. };
  222. struct bnx2x_eth_stats {
  223. u32 pad; /* to make long counters u64 aligned */
  224. u32 mac_stx_start;
  225. u32 total_bytes_received_hi;
  226. u32 total_bytes_received_lo;
  227. u32 total_bytes_transmitted_hi;
  228. u32 total_bytes_transmitted_lo;
  229. u32 total_unicast_packets_received_hi;
  230. u32 total_unicast_packets_received_lo;
  231. u32 total_multicast_packets_received_hi;
  232. u32 total_multicast_packets_received_lo;
  233. u32 total_broadcast_packets_received_hi;
  234. u32 total_broadcast_packets_received_lo;
  235. u32 total_unicast_packets_transmitted_hi;
  236. u32 total_unicast_packets_transmitted_lo;
  237. u32 total_multicast_packets_transmitted_hi;
  238. u32 total_multicast_packets_transmitted_lo;
  239. u32 total_broadcast_packets_transmitted_hi;
  240. u32 total_broadcast_packets_transmitted_lo;
  241. u32 crc_receive_errors;
  242. u32 alignment_errors;
  243. u32 false_carrier_detections;
  244. u32 runt_packets_received;
  245. u32 jabber_packets_received;
  246. u32 pause_xon_frames_received;
  247. u32 pause_xoff_frames_received;
  248. u32 pause_xon_frames_transmitted;
  249. u32 pause_xoff_frames_transmitted;
  250. u32 single_collision_transmit_frames;
  251. u32 multiple_collision_transmit_frames;
  252. u32 late_collision_frames;
  253. u32 excessive_collision_frames;
  254. u32 control_frames_received;
  255. u32 frames_received_64_bytes;
  256. u32 frames_received_65_127_bytes;
  257. u32 frames_received_128_255_bytes;
  258. u32 frames_received_256_511_bytes;
  259. u32 frames_received_512_1023_bytes;
  260. u32 frames_received_1024_1522_bytes;
  261. u32 frames_received_1523_9022_bytes;
  262. u32 frames_transmitted_64_bytes;
  263. u32 frames_transmitted_65_127_bytes;
  264. u32 frames_transmitted_128_255_bytes;
  265. u32 frames_transmitted_256_511_bytes;
  266. u32 frames_transmitted_512_1023_bytes;
  267. u32 frames_transmitted_1024_1522_bytes;
  268. u32 frames_transmitted_1523_9022_bytes;
  269. u32 valid_bytes_received_hi;
  270. u32 valid_bytes_received_lo;
  271. u32 error_runt_packets_received;
  272. u32 error_jabber_packets_received;
  273. u32 mac_stx_end;
  274. u32 pad2;
  275. u32 stat_IfHCInBadOctets_hi;
  276. u32 stat_IfHCInBadOctets_lo;
  277. u32 stat_IfHCOutBadOctets_hi;
  278. u32 stat_IfHCOutBadOctets_lo;
  279. u32 stat_Dot3statsFramesTooLong;
  280. u32 stat_Dot3statsInternalMacTransmitErrors;
  281. u32 stat_Dot3StatsCarrierSenseErrors;
  282. u32 stat_Dot3StatsDeferredTransmissions;
  283. u32 stat_FlowControlDone;
  284. u32 stat_XoffStateEntered;
  285. u32 x_total_sent_bytes_hi;
  286. u32 x_total_sent_bytes_lo;
  287. u32 x_total_sent_pkts;
  288. u32 t_rcv_unicast_bytes_hi;
  289. u32 t_rcv_unicast_bytes_lo;
  290. u32 t_rcv_broadcast_bytes_hi;
  291. u32 t_rcv_broadcast_bytes_lo;
  292. u32 t_rcv_multicast_bytes_hi;
  293. u32 t_rcv_multicast_bytes_lo;
  294. u32 t_total_rcv_pkt;
  295. u32 checksum_discard;
  296. u32 packets_too_big_discard;
  297. u32 no_buff_discard;
  298. u32 ttl0_discard;
  299. u32 mac_discard;
  300. u32 mac_filter_discard;
  301. u32 xxoverflow_discard;
  302. u32 brb_truncate_discard;
  303. u32 brb_discard;
  304. u32 brb_packet;
  305. u32 brb_truncate;
  306. u32 flow_ctrl_discard;
  307. u32 flow_ctrl_octets;
  308. u32 flow_ctrl_packet;
  309. u32 mng_discard;
  310. u32 mng_octet_inp;
  311. u32 mng_octet_out;
  312. u32 mng_packet_inp;
  313. u32 mng_packet_out;
  314. u32 pbf_octets;
  315. u32 pbf_packet;
  316. u32 safc_inp;
  317. u32 driver_xoff;
  318. u32 number_of_bugs_found_in_stats_spec; /* just kidding */
  319. };
  320. #define MAC_STX_NA 0xffffffff
  321. #ifdef BNX2X_MULTI
  322. #define MAX_CONTEXT 16
  323. #else
  324. #define MAX_CONTEXT 1
  325. #endif
  326. union cdu_context {
  327. struct eth_context eth;
  328. char pad[1024];
  329. };
  330. #define MAX_DMAE_C 5
  331. /* DMA memory not used in fastpath */
  332. struct bnx2x_slowpath {
  333. union cdu_context context[MAX_CONTEXT];
  334. struct eth_stats_query fw_stats;
  335. struct mac_configuration_cmd mac_config;
  336. struct mac_configuration_cmd mcast_config;
  337. /* used by dmae command executer */
  338. struct dmae_command dmae[MAX_DMAE_C];
  339. union mac_stats mac_stats;
  340. struct nig_stats nig;
  341. struct bnx2x_eth_stats eth_stats;
  342. u32 wb_comp;
  343. #define BNX2X_WB_COMP_VAL 0xe0d0d0ae
  344. u32 wb_data[4];
  345. };
  346. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  347. #define bnx2x_sp_check(bp, var) ((bp->slowpath) ? (&bp->slowpath->var) : NULL)
  348. #define bnx2x_sp_mapping(bp, var) \
  349. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  350. struct sw_rx_bd {
  351. struct sk_buff *skb;
  352. DECLARE_PCI_UNMAP_ADDR(mapping)
  353. };
  354. struct sw_tx_bd {
  355. struct sk_buff *skb;
  356. u16 first_bd;
  357. };
  358. struct bnx2x_fastpath {
  359. struct napi_struct napi;
  360. struct host_status_block *status_blk;
  361. dma_addr_t status_blk_mapping;
  362. struct eth_tx_db_data *hw_tx_prods;
  363. dma_addr_t tx_prods_mapping;
  364. struct sw_tx_bd *tx_buf_ring;
  365. struct eth_tx_bd *tx_desc_ring;
  366. dma_addr_t tx_desc_mapping;
  367. struct sw_rx_bd *rx_buf_ring;
  368. struct eth_rx_bd *rx_desc_ring;
  369. dma_addr_t rx_desc_mapping;
  370. union eth_rx_cqe *rx_comp_ring;
  371. dma_addr_t rx_comp_mapping;
  372. int state;
  373. #define BNX2X_FP_STATE_CLOSED 0
  374. #define BNX2X_FP_STATE_IRQ 0x80000
  375. #define BNX2X_FP_STATE_OPENING 0x90000
  376. #define BNX2X_FP_STATE_OPEN 0xa0000
  377. #define BNX2X_FP_STATE_HALTING 0xb0000
  378. #define BNX2X_FP_STATE_HALTED 0xc0000
  379. int index;
  380. u16 tx_pkt_prod;
  381. u16 tx_pkt_cons;
  382. u16 tx_bd_prod;
  383. u16 tx_bd_cons;
  384. u16 *tx_cons_sb;
  385. u16 fp_c_idx;
  386. u16 fp_u_idx;
  387. u16 rx_bd_prod;
  388. u16 rx_bd_cons;
  389. u16 rx_comp_prod;
  390. u16 rx_comp_cons;
  391. u16 *rx_cons_sb;
  392. unsigned long tx_pkt,
  393. rx_pkt,
  394. rx_calls;
  395. struct bnx2x *bp; /* parent */
  396. };
  397. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  398. /* attn group wiring */
  399. #define MAX_DYNAMIC_ATTN_GRPS 8
  400. struct attn_route {
  401. u32 sig[4];
  402. };
  403. struct bnx2x {
  404. /* Fields used in the tx and intr/napi performance paths
  405. * are grouped together in the beginning of the structure
  406. */
  407. struct bnx2x_fastpath *fp;
  408. void __iomem *regview;
  409. void __iomem *doorbells;
  410. struct net_device *dev;
  411. struct pci_dev *pdev;
  412. atomic_t intr_sem;
  413. struct msix_entry msix_table[MAX_CONTEXT+1];
  414. int tx_ring_size;
  415. #ifdef BCM_VLAN
  416. struct vlan_group *vlgrp;
  417. #endif
  418. u32 rx_csum;
  419. u32 rx_offset;
  420. u32 rx_buf_use_size; /* useable size */
  421. u32 rx_buf_size; /* with alignment */
  422. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  423. #define ETH_MIN_PACKET_SIZE 60
  424. #define ETH_MAX_PACKET_SIZE 1500
  425. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  426. struct host_def_status_block *def_status_blk;
  427. #define DEF_SB_ID 16
  428. u16 def_c_idx;
  429. u16 def_u_idx;
  430. u16 def_t_idx;
  431. u16 def_x_idx;
  432. u16 def_att_idx;
  433. u32 attn_state;
  434. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  435. u32 aeu_mask;
  436. u32 nig_mask;
  437. /* slow path ring */
  438. struct eth_spe *spq;
  439. dma_addr_t spq_mapping;
  440. u16 spq_prod_idx;
  441. struct eth_spe *spq_prod_bd;
  442. struct eth_spe *spq_last_bd;
  443. u16 *dsb_sp_prod;
  444. u16 spq_left; /* serialize spq */
  445. spinlock_t spq_lock;
  446. /* Flag for marking that there is either
  447. * STAT_QUERY or CFC DELETE ramrod pending
  448. */
  449. u8 stat_pending;
  450. /* End of fields used in the performance code paths */
  451. int panic;
  452. int msglevel;
  453. u32 flags;
  454. #define PCIX_FLAG 1
  455. #define PCI_32BIT_FLAG 2
  456. #define ONE_TDMA_FLAG 4 /* no longer used */
  457. #define NO_WOL_FLAG 8
  458. #define USING_DAC_FLAG 0x10
  459. #define USING_MSIX_FLAG 0x20
  460. #define ASF_ENABLE_FLAG 0x40
  461. int port;
  462. int pm_cap;
  463. int pcie_cap;
  464. struct work_struct sp_task;
  465. struct work_struct reset_task;
  466. struct timer_list timer;
  467. int timer_interval;
  468. int current_interval;
  469. u32 shmem_base;
  470. u32 chip_id;
  471. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  472. #define CHIP_ID(bp) (bp->chip_id & 0xfffffff0)
  473. #define CHIP_NUM(bp) (bp->chip_id >> 16)
  474. #define CHIP_NUM_57710 0x164e
  475. #define CHIP_NUM_57711 0x164f
  476. #define CHIP_NUM_57711E 0x1650
  477. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  478. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  479. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  480. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  481. CHIP_IS_57711E(bp))
  482. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  483. #define CHIP_REV(bp) (bp->chip_id & 0x0000f000)
  484. #define CHIP_REV_Ax 0x00000000
  485. /* assume maximum 5 revisions */
  486. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  487. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  488. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  489. !(CHIP_REV(bp) & 0x00001000))
  490. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  491. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  492. (CHIP_REV(bp) & 0x00001000))
  493. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  494. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  495. #define CHIP_METAL(bp) (bp->chip_id & 0x00000ff0)
  496. #define CHIP_BOND_ID(bp) (bp->chip_id & 0x0000000f)
  497. u16 fw_seq;
  498. u16 fw_drv_pulse_wr_seq;
  499. u32 fw_mb;
  500. u32 hw_config;
  501. u32 board;
  502. struct link_params link_params;
  503. struct link_vars link_vars;
  504. u32 link_config;
  505. u32 supported;
  506. /* link settings - missing defines */
  507. #define SUPPORTED_2500baseT_Full (1 << 15)
  508. u32 phy_addr;
  509. /* used to synchronize phy accesses */
  510. struct mutex phy_mutex;
  511. u32 phy_id;
  512. u32 advertising;
  513. /* link settings - missing defines */
  514. #define ADVERTISED_2500baseT_Full (1 << 15)
  515. u32 bc_ver;
  516. int flash_size;
  517. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  518. #define NVRAM_TIMEOUT_COUNT 30000
  519. #define NVRAM_PAGE_SIZE 256
  520. u8 wol;
  521. int rx_ring_size;
  522. u16 tx_quick_cons_trip_int;
  523. u16 tx_quick_cons_trip;
  524. u16 tx_ticks_int;
  525. u16 tx_ticks;
  526. u16 rx_quick_cons_trip_int;
  527. u16 rx_quick_cons_trip;
  528. u16 rx_ticks_int;
  529. u16 rx_ticks;
  530. u32 stats_ticks;
  531. int state;
  532. #define BNX2X_STATE_CLOSED 0x0
  533. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  534. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  535. #define BNX2X_STATE_OPEN 0x3000
  536. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  537. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  538. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  539. #define BNX2X_STATE_ERROR 0xF000
  540. int num_queues;
  541. u32 rx_mode;
  542. #define BNX2X_RX_MODE_NONE 0
  543. #define BNX2X_RX_MODE_NORMAL 1
  544. #define BNX2X_RX_MODE_ALLMULTI 2
  545. #define BNX2X_RX_MODE_PROMISC 3
  546. #define BNX2X_MAX_MULTICAST 64
  547. #define BNX2X_MAX_EMUL_MULTI 16
  548. dma_addr_t def_status_blk_mapping;
  549. struct bnx2x_slowpath *slowpath;
  550. dma_addr_t slowpath_mapping;
  551. #ifdef BCM_ISCSI
  552. void *t1;
  553. dma_addr_t t1_mapping;
  554. void *t2;
  555. dma_addr_t t2_mapping;
  556. void *timers;
  557. dma_addr_t timers_mapping;
  558. void *qm;
  559. dma_addr_t qm_mapping;
  560. #endif
  561. char *name;
  562. /* used to synchronize stats collecting */
  563. int stats_state;
  564. #define STATS_STATE_DISABLE 0
  565. #define STATS_STATE_ENABLE 1
  566. #define STATS_STATE_STOP 2 /* stop stats on next iteration */
  567. /* used by dmae command loader */
  568. struct dmae_command dmae;
  569. int executer_idx;
  570. int dmae_ready;
  571. /* used to synchronize dmae accesses */
  572. struct mutex dmae_mutex;
  573. struct dmae_command init_dmae;
  574. u32 old_brb_discard;
  575. struct bmac_stats old_bmac;
  576. struct tstorm_per_client_stats old_tclient;
  577. struct z_stream_s *strm;
  578. void *gunzip_buf;
  579. dma_addr_t gunzip_mapping;
  580. int gunzip_outlen;
  581. #define FW_BUF_SIZE 0x8000
  582. };
  583. /* DMAE command defines */
  584. #define DMAE_CMD_SRC_PCI 0
  585. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  586. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  587. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  588. #define DMAE_CMD_C_DST_PCI 0
  589. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  590. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  591. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  592. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  593. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  594. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  595. #define DMAE_CMD_PORT_0 0
  596. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  597. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  598. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  599. #define DMAE_LEN32_MAX 0x400
  600. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  601. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  602. u32 len32);
  603. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode);
  604. /* MC hsi */
  605. #define RX_COPY_THRESH 92
  606. #define BCM_PAGE_BITS 12
  607. #define BCM_PAGE_SIZE (1 << BCM_PAGE_BITS)
  608. #define NUM_TX_RINGS 16
  609. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_tx_bd))
  610. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  611. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  612. #define MAX_TX_BD (NUM_TX_BD - 1)
  613. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  614. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  615. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  616. #define TX_BD(x) ((x) & MAX_TX_BD)
  617. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  618. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  619. #define NUM_RX_RINGS 8
  620. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  621. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  622. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  623. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  624. #define MAX_RX_BD (NUM_RX_BD - 1)
  625. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  626. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  627. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  628. #define RX_BD(x) ((x) & MAX_RX_BD)
  629. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 2)
  630. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  631. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  632. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  633. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  634. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  635. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  636. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  637. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  638. /* used on a CID received from the HW */
  639. #define SW_CID(x) (le32_to_cpu(x) & \
  640. (COMMON_RAMROD_ETH_RX_CQE_CID >> 1))
  641. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  642. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  643. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  644. le32_to_cpu((bd)->addr_lo))
  645. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  646. #define STROM_ASSERT_ARRAY_SIZE 50
  647. /* must be used on a CID before placing it on a HW ring */
  648. #define HW_CID(bp, x) (x | (bp->port << 23))
  649. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  650. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  651. #define ATTN_NIG_FOR_FUNC (1L << 8)
  652. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  653. #define GPIO_2_FUNC (1L << 10)
  654. #define GPIO_3_FUNC (1L << 11)
  655. #define GPIO_4_FUNC (1L << 12)
  656. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  657. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  658. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  659. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  660. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  661. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  662. #define ATTN_HARD_WIRED_MASK 0xff00
  663. #define ATTENTION_ID 4
  664. #define BNX2X_BTR 3
  665. #define MAX_SPQ_PENDING 8
  666. #define BNX2X_NUM_STATS 34
  667. #define BNX2X_NUM_TESTS 1
  668. #define DPM_TRIGER_TYPE 0x40
  669. #define DOORBELL(bp, cid, val) \
  670. do { \
  671. writel((u32)val, (bp)->doorbells + (BCM_PAGE_SIZE * cid) + \
  672. DPM_TRIGER_TYPE); \
  673. } while (0)
  674. /* DMAE command defines */
  675. #define DMAE_CMD_SRC_PCI 0
  676. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  677. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  678. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  679. #define DMAE_CMD_C_DST_PCI 0
  680. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  681. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  682. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  683. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  684. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  685. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  686. #define DMAE_CMD_PORT_0 0
  687. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  688. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  689. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  690. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  691. #define DMAE_LEN32_RD_MAX 0x80
  692. #define DMAE_LEN32_WR_MAX 0x400
  693. #define DMAE_COMP_VAL 0xe0d0d0ae
  694. #define MAX_DMAE_C_PER_PORT 8
  695. #define INIT_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  696. BP_E1HVN(bp))
  697. #define PMF_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  698. E1HVN_MAX)
  699. /* PCIE link and speed */
  700. #define PCICFG_LINK_WIDTH 0x1f00000
  701. #define PCICFG_LINK_WIDTH_SHIFT 20
  702. #define PCICFG_LINK_SPEED 0xf0000
  703. #define PCICFG_LINK_SPEED_SHIFT 16
  704. #define BMAC_CONTROL_RX_ENABLE 2
  705. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  706. /* stuff added to make the code fit 80Col */
  707. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  708. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  709. #define TPA_TYPE(cqe) (cqe->fast_path_cqe.error_type_flags & \
  710. (TPA_TYPE_START | TPA_TYPE_END))
  711. #define BNX2X_RX_SUM_OK(cqe) \
  712. (!(cqe->fast_path_cqe.status_flags & \
  713. (ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG | \
  714. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG)))
  715. #define BNX2X_RX_SUM_FIX(cqe) \
  716. ((le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) & \
  717. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) == \
  718. (1 << PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT))
  719. #define BNX2X_MC_ASSERT_BITS \
  720. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  721. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  722. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  723. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  724. #define BNX2X_MCP_ASSERT \
  725. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  726. #define BNX2X_DOORQ_ASSERT \
  727. AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT
  728. #define HW_INTERRUT_ASSERT_SET_0 \
  729. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  730. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  731. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  732. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  733. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  734. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  735. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  736. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  737. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  738. #define HW_INTERRUT_ASSERT_SET_1 \
  739. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  740. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  741. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  742. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  743. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  744. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  745. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  746. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  747. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  748. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  749. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  750. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  751. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  752. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  753. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  754. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  755. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  756. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  757. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  758. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  759. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  760. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  761. #define HW_INTERRUT_ASSERT_SET_2 \
  762. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  763. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  764. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  765. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  766. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  767. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  768. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  769. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  770. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  771. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  772. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  773. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  774. #define ETH_RX_ERROR_FALGS (ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG | \
  775. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG | \
  776. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG)
  777. #define MULTI_FLAGS \
  778. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  779. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  780. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  781. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  782. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_ENABLE)
  783. #define MULTI_MASK 0x7f
  784. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  785. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  786. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  787. #define BNX2X_RX_SB_INDEX \
  788. &fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX]
  789. #define BNX2X_TX_SB_INDEX \
  790. &fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX]
  791. #define BNX2X_SP_DSB_INDEX \
  792. &bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX]
  793. #define CAM_IS_INVALID(x) \
  794. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  795. #define CAM_INVALIDATE(x) \
  796. x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE
  797. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  798. #endif /* bnx2x.h */