tg3.c 394 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #define BAR_0 0
  52. #define BAR_2 2
  53. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  54. #define TG3_VLAN_TAG_USED 1
  55. #else
  56. #define TG3_VLAN_TAG_USED 0
  57. #endif
  58. #define TG3_TSO_SUPPORT 1
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.95"
  63. #define DRV_MODULE_RELDATE "November 3, 2008"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. static char version[] __devinitdata =
  120. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  121. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  122. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  123. MODULE_LICENSE("GPL");
  124. MODULE_VERSION(DRV_MODULE_VERSION);
  125. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  126. module_param(tg3_debug, int, 0);
  127. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  128. static struct pci_device_id tg3_pci_tbl[] = {
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  197. {}
  198. };
  199. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  200. static const struct {
  201. const char string[ETH_GSTRING_LEN];
  202. } ethtool_stats_keys[TG3_NUM_STATS] = {
  203. { "rx_octets" },
  204. { "rx_fragments" },
  205. { "rx_ucast_packets" },
  206. { "rx_mcast_packets" },
  207. { "rx_bcast_packets" },
  208. { "rx_fcs_errors" },
  209. { "rx_align_errors" },
  210. { "rx_xon_pause_rcvd" },
  211. { "rx_xoff_pause_rcvd" },
  212. { "rx_mac_ctrl_rcvd" },
  213. { "rx_xoff_entered" },
  214. { "rx_frame_too_long_errors" },
  215. { "rx_jabbers" },
  216. { "rx_undersize_packets" },
  217. { "rx_in_length_errors" },
  218. { "rx_out_length_errors" },
  219. { "rx_64_or_less_octet_packets" },
  220. { "rx_65_to_127_octet_packets" },
  221. { "rx_128_to_255_octet_packets" },
  222. { "rx_256_to_511_octet_packets" },
  223. { "rx_512_to_1023_octet_packets" },
  224. { "rx_1024_to_1522_octet_packets" },
  225. { "rx_1523_to_2047_octet_packets" },
  226. { "rx_2048_to_4095_octet_packets" },
  227. { "rx_4096_to_8191_octet_packets" },
  228. { "rx_8192_to_9022_octet_packets" },
  229. { "tx_octets" },
  230. { "tx_collisions" },
  231. { "tx_xon_sent" },
  232. { "tx_xoff_sent" },
  233. { "tx_flow_control" },
  234. { "tx_mac_errors" },
  235. { "tx_single_collisions" },
  236. { "tx_mult_collisions" },
  237. { "tx_deferred" },
  238. { "tx_excessive_collisions" },
  239. { "tx_late_collisions" },
  240. { "tx_collide_2times" },
  241. { "tx_collide_3times" },
  242. { "tx_collide_4times" },
  243. { "tx_collide_5times" },
  244. { "tx_collide_6times" },
  245. { "tx_collide_7times" },
  246. { "tx_collide_8times" },
  247. { "tx_collide_9times" },
  248. { "tx_collide_10times" },
  249. { "tx_collide_11times" },
  250. { "tx_collide_12times" },
  251. { "tx_collide_13times" },
  252. { "tx_collide_14times" },
  253. { "tx_collide_15times" },
  254. { "tx_ucast_packets" },
  255. { "tx_mcast_packets" },
  256. { "tx_bcast_packets" },
  257. { "tx_carrier_sense_errors" },
  258. { "tx_discards" },
  259. { "tx_errors" },
  260. { "dma_writeq_full" },
  261. { "dma_write_prioq_full" },
  262. { "rxbds_empty" },
  263. { "rx_discards" },
  264. { "rx_errors" },
  265. { "rx_threshold_hit" },
  266. { "dma_readq_full" },
  267. { "dma_read_prioq_full" },
  268. { "tx_comp_queue_full" },
  269. { "ring_set_send_prod_index" },
  270. { "ring_status_update" },
  271. { "nic_irqs" },
  272. { "nic_avoided_irqs" },
  273. { "nic_tx_threshold_hit" }
  274. };
  275. static const struct {
  276. const char string[ETH_GSTRING_LEN];
  277. } ethtool_test_keys[TG3_NUM_TEST] = {
  278. { "nvram test (online) " },
  279. { "link test (online) " },
  280. { "register test (offline)" },
  281. { "memory test (offline)" },
  282. { "loopback test (offline)" },
  283. { "interrupt test (offline)" },
  284. };
  285. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->regs + off);
  288. }
  289. static u32 tg3_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->regs + off));
  292. }
  293. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. writel(val, tp->aperegs + off);
  296. }
  297. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  298. {
  299. return (readl(tp->aperegs + off));
  300. }
  301. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. unsigned long flags;
  304. spin_lock_irqsave(&tp->indirect_lock, flags);
  305. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  306. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  307. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  308. }
  309. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  310. {
  311. writel(val, tp->regs + off);
  312. readl(tp->regs + off);
  313. }
  314. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  315. {
  316. unsigned long flags;
  317. u32 val;
  318. spin_lock_irqsave(&tp->indirect_lock, flags);
  319. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  320. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  321. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  322. return val;
  323. }
  324. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. unsigned long flags;
  327. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  328. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  329. TG3_64BIT_REG_LOW, val);
  330. return;
  331. }
  332. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  333. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  334. TG3_64BIT_REG_LOW, val);
  335. return;
  336. }
  337. spin_lock_irqsave(&tp->indirect_lock, flags);
  338. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  339. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  340. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  341. /* In indirect mode when disabling interrupts, we also need
  342. * to clear the interrupt bit in the GRC local ctrl register.
  343. */
  344. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  345. (val == 0x1)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  347. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  348. }
  349. }
  350. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  351. {
  352. unsigned long flags;
  353. u32 val;
  354. spin_lock_irqsave(&tp->indirect_lock, flags);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  356. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  357. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  358. return val;
  359. }
  360. /* usec_wait specifies the wait time in usec when writing to certain registers
  361. * where it is unsafe to read back the register without some delay.
  362. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  363. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  364. */
  365. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  366. {
  367. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  368. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  369. /* Non-posted methods */
  370. tp->write32(tp, off, val);
  371. else {
  372. /* Posted method */
  373. tg3_write32(tp, off, val);
  374. if (usec_wait)
  375. udelay(usec_wait);
  376. tp->read32(tp, off);
  377. }
  378. /* Wait again after the read for the posted method to guarantee that
  379. * the wait time is met.
  380. */
  381. if (usec_wait)
  382. udelay(usec_wait);
  383. }
  384. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. tp->write32_mbox(tp, off, val);
  387. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  388. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  389. tp->read32_mbox(tp, off);
  390. }
  391. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  392. {
  393. void __iomem *mbox = tp->regs + off;
  394. writel(val, mbox);
  395. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  396. writel(val, mbox);
  397. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  398. readl(mbox);
  399. }
  400. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  401. {
  402. return (readl(tp->regs + off + GRCMBOX_BASE));
  403. }
  404. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  405. {
  406. writel(val, tp->regs + off + GRCMBOX_BASE);
  407. }
  408. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  409. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  410. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  411. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  412. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  413. #define tw32(reg,val) tp->write32(tp, reg, val)
  414. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  415. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  416. #define tr32(reg) tp->read32(tp, reg)
  417. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  418. {
  419. unsigned long flags;
  420. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  421. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  422. return;
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  425. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  426. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  427. /* Always leave this as zero. */
  428. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  429. } else {
  430. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  431. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  432. /* Always leave this as zero. */
  433. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  434. }
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. }
  437. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  438. {
  439. unsigned long flags;
  440. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  441. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  442. *val = 0;
  443. return;
  444. }
  445. spin_lock_irqsave(&tp->indirect_lock, flags);
  446. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  447. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  449. /* Always leave this as zero. */
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. } else {
  452. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  453. *val = tr32(TG3PCI_MEM_WIN_DATA);
  454. /* Always leave this as zero. */
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  456. }
  457. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  458. }
  459. static void tg3_ape_lock_init(struct tg3 *tp)
  460. {
  461. int i;
  462. /* Make sure the driver hasn't any stale locks. */
  463. for (i = 0; i < 8; i++)
  464. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  465. APE_LOCK_GRANT_DRIVER);
  466. }
  467. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  468. {
  469. int i, off;
  470. int ret = 0;
  471. u32 status;
  472. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  473. return 0;
  474. switch (locknum) {
  475. case TG3_APE_LOCK_GRC:
  476. case TG3_APE_LOCK_MEM:
  477. break;
  478. default:
  479. return -EINVAL;
  480. }
  481. off = 4 * locknum;
  482. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  483. /* Wait for up to 1 millisecond to acquire lock. */
  484. for (i = 0; i < 100; i++) {
  485. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  486. if (status == APE_LOCK_GRANT_DRIVER)
  487. break;
  488. udelay(10);
  489. }
  490. if (status != APE_LOCK_GRANT_DRIVER) {
  491. /* Revoke the lock request. */
  492. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  493. APE_LOCK_GRANT_DRIVER);
  494. ret = -EBUSY;
  495. }
  496. return ret;
  497. }
  498. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  499. {
  500. int off;
  501. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  502. return;
  503. switch (locknum) {
  504. case TG3_APE_LOCK_GRC:
  505. case TG3_APE_LOCK_MEM:
  506. break;
  507. default:
  508. return;
  509. }
  510. off = 4 * locknum;
  511. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  512. }
  513. static void tg3_disable_ints(struct tg3 *tp)
  514. {
  515. tw32(TG3PCI_MISC_HOST_CTRL,
  516. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  517. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  518. }
  519. static inline void tg3_cond_int(struct tg3 *tp)
  520. {
  521. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  522. (tp->hw_status->status & SD_STATUS_UPDATED))
  523. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  524. else
  525. tw32(HOSTCC_MODE, tp->coalesce_mode |
  526. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  527. }
  528. static void tg3_enable_ints(struct tg3 *tp)
  529. {
  530. tp->irq_sync = 0;
  531. wmb();
  532. tw32(TG3PCI_MISC_HOST_CTRL,
  533. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  534. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  535. (tp->last_tag << 24));
  536. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  537. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  538. (tp->last_tag << 24));
  539. tg3_cond_int(tp);
  540. }
  541. static inline unsigned int tg3_has_work(struct tg3 *tp)
  542. {
  543. struct tg3_hw_status *sblk = tp->hw_status;
  544. unsigned int work_exists = 0;
  545. /* check for phy events */
  546. if (!(tp->tg3_flags &
  547. (TG3_FLAG_USE_LINKCHG_REG |
  548. TG3_FLAG_POLL_SERDES))) {
  549. if (sblk->status & SD_STATUS_LINK_CHG)
  550. work_exists = 1;
  551. }
  552. /* check for RX/TX work to do */
  553. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  554. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  555. work_exists = 1;
  556. return work_exists;
  557. }
  558. /* tg3_restart_ints
  559. * similar to tg3_enable_ints, but it accurately determines whether there
  560. * is new work pending and can return without flushing the PIO write
  561. * which reenables interrupts
  562. */
  563. static void tg3_restart_ints(struct tg3 *tp)
  564. {
  565. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  566. tp->last_tag << 24);
  567. mmiowb();
  568. /* When doing tagged status, this work check is unnecessary.
  569. * The last_tag we write above tells the chip which piece of
  570. * work we've completed.
  571. */
  572. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  573. tg3_has_work(tp))
  574. tw32(HOSTCC_MODE, tp->coalesce_mode |
  575. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  576. }
  577. static inline void tg3_netif_stop(struct tg3 *tp)
  578. {
  579. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  580. napi_disable(&tp->napi);
  581. netif_tx_disable(tp->dev);
  582. }
  583. static inline void tg3_netif_start(struct tg3 *tp)
  584. {
  585. netif_wake_queue(tp->dev);
  586. /* NOTE: unconditional netif_wake_queue is only appropriate
  587. * so long as all callers are assured to have free tx slots
  588. * (such as after tg3_init_hw)
  589. */
  590. napi_enable(&tp->napi);
  591. tp->hw_status->status |= SD_STATUS_UPDATED;
  592. tg3_enable_ints(tp);
  593. }
  594. static void tg3_switch_clocks(struct tg3 *tp)
  595. {
  596. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  597. u32 orig_clock_ctrl;
  598. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  599. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  600. return;
  601. orig_clock_ctrl = clock_ctrl;
  602. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  603. CLOCK_CTRL_CLKRUN_OENABLE |
  604. 0x1f);
  605. tp->pci_clock_ctrl = clock_ctrl;
  606. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  607. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  608. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  609. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  610. }
  611. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  612. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  613. clock_ctrl |
  614. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  615. 40);
  616. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  617. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  618. 40);
  619. }
  620. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  621. }
  622. #define PHY_BUSY_LOOPS 5000
  623. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  624. {
  625. u32 frame_val;
  626. unsigned int loops;
  627. int ret;
  628. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  629. tw32_f(MAC_MI_MODE,
  630. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  631. udelay(80);
  632. }
  633. *val = 0x0;
  634. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  635. MI_COM_PHY_ADDR_MASK);
  636. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  637. MI_COM_REG_ADDR_MASK);
  638. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  639. tw32_f(MAC_MI_COM, frame_val);
  640. loops = PHY_BUSY_LOOPS;
  641. while (loops != 0) {
  642. udelay(10);
  643. frame_val = tr32(MAC_MI_COM);
  644. if ((frame_val & MI_COM_BUSY) == 0) {
  645. udelay(5);
  646. frame_val = tr32(MAC_MI_COM);
  647. break;
  648. }
  649. loops -= 1;
  650. }
  651. ret = -EBUSY;
  652. if (loops != 0) {
  653. *val = frame_val & MI_COM_DATA_MASK;
  654. ret = 0;
  655. }
  656. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  657. tw32_f(MAC_MI_MODE, tp->mi_mode);
  658. udelay(80);
  659. }
  660. return ret;
  661. }
  662. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  663. {
  664. u32 frame_val;
  665. unsigned int loops;
  666. int ret;
  667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  668. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  669. return 0;
  670. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  671. tw32_f(MAC_MI_MODE,
  672. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  673. udelay(80);
  674. }
  675. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  676. MI_COM_PHY_ADDR_MASK);
  677. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  678. MI_COM_REG_ADDR_MASK);
  679. frame_val |= (val & MI_COM_DATA_MASK);
  680. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  681. tw32_f(MAC_MI_COM, frame_val);
  682. loops = PHY_BUSY_LOOPS;
  683. while (loops != 0) {
  684. udelay(10);
  685. frame_val = tr32(MAC_MI_COM);
  686. if ((frame_val & MI_COM_BUSY) == 0) {
  687. udelay(5);
  688. frame_val = tr32(MAC_MI_COM);
  689. break;
  690. }
  691. loops -= 1;
  692. }
  693. ret = -EBUSY;
  694. if (loops != 0)
  695. ret = 0;
  696. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  697. tw32_f(MAC_MI_MODE, tp->mi_mode);
  698. udelay(80);
  699. }
  700. return ret;
  701. }
  702. static int tg3_bmcr_reset(struct tg3 *tp)
  703. {
  704. u32 phy_control;
  705. int limit, err;
  706. /* OK, reset it, and poll the BMCR_RESET bit until it
  707. * clears or we time out.
  708. */
  709. phy_control = BMCR_RESET;
  710. err = tg3_writephy(tp, MII_BMCR, phy_control);
  711. if (err != 0)
  712. return -EBUSY;
  713. limit = 5000;
  714. while (limit--) {
  715. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  716. if (err != 0)
  717. return -EBUSY;
  718. if ((phy_control & BMCR_RESET) == 0) {
  719. udelay(40);
  720. break;
  721. }
  722. udelay(10);
  723. }
  724. if (limit <= 0)
  725. return -EBUSY;
  726. return 0;
  727. }
  728. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  729. {
  730. struct tg3 *tp = (struct tg3 *)bp->priv;
  731. u32 val;
  732. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  733. return -EAGAIN;
  734. if (tg3_readphy(tp, reg, &val))
  735. return -EIO;
  736. return val;
  737. }
  738. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  739. {
  740. struct tg3 *tp = (struct tg3 *)bp->priv;
  741. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  742. return -EAGAIN;
  743. if (tg3_writephy(tp, reg, val))
  744. return -EIO;
  745. return 0;
  746. }
  747. static int tg3_mdio_reset(struct mii_bus *bp)
  748. {
  749. return 0;
  750. }
  751. static void tg3_mdio_config_5785(struct tg3 *tp)
  752. {
  753. u32 val;
  754. struct phy_device *phydev;
  755. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  756. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  757. case TG3_PHY_ID_BCM50610:
  758. val = MAC_PHYCFG2_50610_LED_MODES;
  759. break;
  760. case TG3_PHY_ID_BCMAC131:
  761. val = MAC_PHYCFG2_AC131_LED_MODES;
  762. break;
  763. case TG3_PHY_ID_RTL8211C:
  764. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  765. break;
  766. case TG3_PHY_ID_RTL8201E:
  767. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  768. break;
  769. default:
  770. return;
  771. }
  772. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  773. tw32(MAC_PHYCFG2, val);
  774. val = tr32(MAC_PHYCFG1);
  775. val &= ~MAC_PHYCFG1_RGMII_INT;
  776. tw32(MAC_PHYCFG1, val);
  777. return;
  778. }
  779. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  780. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  781. MAC_PHYCFG2_FMODE_MASK_MASK |
  782. MAC_PHYCFG2_GMODE_MASK_MASK |
  783. MAC_PHYCFG2_ACT_MASK_MASK |
  784. MAC_PHYCFG2_QUAL_MASK_MASK |
  785. MAC_PHYCFG2_INBAND_ENABLE;
  786. tw32(MAC_PHYCFG2, val);
  787. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  788. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  789. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  790. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  791. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  792. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  793. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  794. }
  795. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  796. val = tr32(MAC_EXT_RGMII_MODE);
  797. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  798. MAC_RGMII_MODE_RX_QUALITY |
  799. MAC_RGMII_MODE_RX_ACTIVITY |
  800. MAC_RGMII_MODE_RX_ENG_DET |
  801. MAC_RGMII_MODE_TX_ENABLE |
  802. MAC_RGMII_MODE_TX_LOWPWR |
  803. MAC_RGMII_MODE_TX_RESET);
  804. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  805. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  806. val |= MAC_RGMII_MODE_RX_INT_B |
  807. MAC_RGMII_MODE_RX_QUALITY |
  808. MAC_RGMII_MODE_RX_ACTIVITY |
  809. MAC_RGMII_MODE_RX_ENG_DET;
  810. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  811. val |= MAC_RGMII_MODE_TX_ENABLE |
  812. MAC_RGMII_MODE_TX_LOWPWR |
  813. MAC_RGMII_MODE_TX_RESET;
  814. }
  815. tw32(MAC_EXT_RGMII_MODE, val);
  816. }
  817. static void tg3_mdio_start(struct tg3 *tp)
  818. {
  819. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  820. mutex_lock(&tp->mdio_bus->mdio_lock);
  821. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  822. mutex_unlock(&tp->mdio_bus->mdio_lock);
  823. }
  824. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  825. tw32_f(MAC_MI_MODE, tp->mi_mode);
  826. udelay(80);
  827. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  829. tg3_mdio_config_5785(tp);
  830. }
  831. static void tg3_mdio_stop(struct tg3 *tp)
  832. {
  833. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  834. mutex_lock(&tp->mdio_bus->mdio_lock);
  835. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  836. mutex_unlock(&tp->mdio_bus->mdio_lock);
  837. }
  838. }
  839. static int tg3_mdio_init(struct tg3 *tp)
  840. {
  841. int i;
  842. u32 reg;
  843. struct phy_device *phydev;
  844. tg3_mdio_start(tp);
  845. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  846. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  847. return 0;
  848. tp->mdio_bus = mdiobus_alloc();
  849. if (tp->mdio_bus == NULL)
  850. return -ENOMEM;
  851. tp->mdio_bus->name = "tg3 mdio bus";
  852. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  853. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  854. tp->mdio_bus->priv = tp;
  855. tp->mdio_bus->parent = &tp->pdev->dev;
  856. tp->mdio_bus->read = &tg3_mdio_read;
  857. tp->mdio_bus->write = &tg3_mdio_write;
  858. tp->mdio_bus->reset = &tg3_mdio_reset;
  859. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  860. tp->mdio_bus->irq = &tp->mdio_irq[0];
  861. for (i = 0; i < PHY_MAX_ADDR; i++)
  862. tp->mdio_bus->irq[i] = PHY_POLL;
  863. /* The bus registration will look for all the PHYs on the mdio bus.
  864. * Unfortunately, it does not ensure the PHY is powered up before
  865. * accessing the PHY ID registers. A chip reset is the
  866. * quickest way to bring the device back to an operational state..
  867. */
  868. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  869. tg3_bmcr_reset(tp);
  870. i = mdiobus_register(tp->mdio_bus);
  871. if (i) {
  872. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  873. tp->dev->name, i);
  874. mdiobus_free(tp->mdio_bus);
  875. return i;
  876. }
  877. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  878. if (!phydev || !phydev->drv) {
  879. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  880. mdiobus_unregister(tp->mdio_bus);
  881. mdiobus_free(tp->mdio_bus);
  882. return -ENODEV;
  883. }
  884. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  885. case TG3_PHY_ID_BCM50610:
  886. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  887. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  888. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  889. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  890. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  891. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  892. /* fallthru */
  893. case TG3_PHY_ID_RTL8211C:
  894. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  895. break;
  896. case TG3_PHY_ID_RTL8201E:
  897. case TG3_PHY_ID_BCMAC131:
  898. phydev->interface = PHY_INTERFACE_MODE_MII;
  899. break;
  900. }
  901. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  903. tg3_mdio_config_5785(tp);
  904. return 0;
  905. }
  906. static void tg3_mdio_fini(struct tg3 *tp)
  907. {
  908. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  909. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  910. mdiobus_unregister(tp->mdio_bus);
  911. mdiobus_free(tp->mdio_bus);
  912. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  913. }
  914. }
  915. /* tp->lock is held. */
  916. static inline void tg3_generate_fw_event(struct tg3 *tp)
  917. {
  918. u32 val;
  919. val = tr32(GRC_RX_CPU_EVENT);
  920. val |= GRC_RX_CPU_DRIVER_EVENT;
  921. tw32_f(GRC_RX_CPU_EVENT, val);
  922. tp->last_event_jiffies = jiffies;
  923. }
  924. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  925. /* tp->lock is held. */
  926. static void tg3_wait_for_event_ack(struct tg3 *tp)
  927. {
  928. int i;
  929. unsigned int delay_cnt;
  930. long time_remain;
  931. /* If enough time has passed, no wait is necessary. */
  932. time_remain = (long)(tp->last_event_jiffies + 1 +
  933. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  934. (long)jiffies;
  935. if (time_remain < 0)
  936. return;
  937. /* Check if we can shorten the wait time. */
  938. delay_cnt = jiffies_to_usecs(time_remain);
  939. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  940. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  941. delay_cnt = (delay_cnt >> 3) + 1;
  942. for (i = 0; i < delay_cnt; i++) {
  943. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  944. break;
  945. udelay(8);
  946. }
  947. }
  948. /* tp->lock is held. */
  949. static void tg3_ump_link_report(struct tg3 *tp)
  950. {
  951. u32 reg;
  952. u32 val;
  953. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  954. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  955. return;
  956. tg3_wait_for_event_ack(tp);
  957. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  958. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  959. val = 0;
  960. if (!tg3_readphy(tp, MII_BMCR, &reg))
  961. val = reg << 16;
  962. if (!tg3_readphy(tp, MII_BMSR, &reg))
  963. val |= (reg & 0xffff);
  964. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  965. val = 0;
  966. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  967. val = reg << 16;
  968. if (!tg3_readphy(tp, MII_LPA, &reg))
  969. val |= (reg & 0xffff);
  970. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  971. val = 0;
  972. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  973. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  974. val = reg << 16;
  975. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  976. val |= (reg & 0xffff);
  977. }
  978. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  979. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  980. val = reg << 16;
  981. else
  982. val = 0;
  983. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  984. tg3_generate_fw_event(tp);
  985. }
  986. static void tg3_link_report(struct tg3 *tp)
  987. {
  988. if (!netif_carrier_ok(tp->dev)) {
  989. if (netif_msg_link(tp))
  990. printk(KERN_INFO PFX "%s: Link is down.\n",
  991. tp->dev->name);
  992. tg3_ump_link_report(tp);
  993. } else if (netif_msg_link(tp)) {
  994. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  995. tp->dev->name,
  996. (tp->link_config.active_speed == SPEED_1000 ?
  997. 1000 :
  998. (tp->link_config.active_speed == SPEED_100 ?
  999. 100 : 10)),
  1000. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1001. "full" : "half"));
  1002. printk(KERN_INFO PFX
  1003. "%s: Flow control is %s for TX and %s for RX.\n",
  1004. tp->dev->name,
  1005. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  1006. "on" : "off",
  1007. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  1008. "on" : "off");
  1009. tg3_ump_link_report(tp);
  1010. }
  1011. }
  1012. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1013. {
  1014. u16 miireg;
  1015. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1016. miireg = ADVERTISE_PAUSE_CAP;
  1017. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1018. miireg = ADVERTISE_PAUSE_ASYM;
  1019. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1020. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1021. else
  1022. miireg = 0;
  1023. return miireg;
  1024. }
  1025. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1026. {
  1027. u16 miireg;
  1028. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1029. miireg = ADVERTISE_1000XPAUSE;
  1030. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1031. miireg = ADVERTISE_1000XPSE_ASYM;
  1032. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1033. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1034. else
  1035. miireg = 0;
  1036. return miireg;
  1037. }
  1038. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  1039. {
  1040. u8 cap = 0;
  1041. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1042. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1043. if (rmtadv & LPA_PAUSE_CAP)
  1044. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1045. else if (rmtadv & LPA_PAUSE_ASYM)
  1046. cap = TG3_FLOW_CTRL_RX;
  1047. } else {
  1048. if (rmtadv & LPA_PAUSE_CAP)
  1049. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1050. }
  1051. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1052. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1053. cap = TG3_FLOW_CTRL_TX;
  1054. }
  1055. return cap;
  1056. }
  1057. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1058. {
  1059. u8 cap = 0;
  1060. if (lcladv & ADVERTISE_1000XPAUSE) {
  1061. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1062. if (rmtadv & LPA_1000XPAUSE)
  1063. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1064. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1065. cap = TG3_FLOW_CTRL_RX;
  1066. } else {
  1067. if (rmtadv & LPA_1000XPAUSE)
  1068. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1069. }
  1070. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1071. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1072. cap = TG3_FLOW_CTRL_TX;
  1073. }
  1074. return cap;
  1075. }
  1076. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1077. {
  1078. u8 autoneg;
  1079. u8 flowctrl = 0;
  1080. u32 old_rx_mode = tp->rx_mode;
  1081. u32 old_tx_mode = tp->tx_mode;
  1082. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1083. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1084. else
  1085. autoneg = tp->link_config.autoneg;
  1086. if (autoneg == AUTONEG_ENABLE &&
  1087. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1088. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1089. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1090. else
  1091. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1092. } else
  1093. flowctrl = tp->link_config.flowctrl;
  1094. tp->link_config.active_flowctrl = flowctrl;
  1095. if (flowctrl & TG3_FLOW_CTRL_RX)
  1096. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1097. else
  1098. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1099. if (old_rx_mode != tp->rx_mode)
  1100. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1101. if (flowctrl & TG3_FLOW_CTRL_TX)
  1102. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1103. else
  1104. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1105. if (old_tx_mode != tp->tx_mode)
  1106. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1107. }
  1108. static void tg3_adjust_link(struct net_device *dev)
  1109. {
  1110. u8 oldflowctrl, linkmesg = 0;
  1111. u32 mac_mode, lcl_adv, rmt_adv;
  1112. struct tg3 *tp = netdev_priv(dev);
  1113. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1114. spin_lock(&tp->lock);
  1115. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1116. MAC_MODE_HALF_DUPLEX);
  1117. oldflowctrl = tp->link_config.active_flowctrl;
  1118. if (phydev->link) {
  1119. lcl_adv = 0;
  1120. rmt_adv = 0;
  1121. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1122. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1123. else
  1124. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1125. if (phydev->duplex == DUPLEX_HALF)
  1126. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1127. else {
  1128. lcl_adv = tg3_advert_flowctrl_1000T(
  1129. tp->link_config.flowctrl);
  1130. if (phydev->pause)
  1131. rmt_adv = LPA_PAUSE_CAP;
  1132. if (phydev->asym_pause)
  1133. rmt_adv |= LPA_PAUSE_ASYM;
  1134. }
  1135. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1136. } else
  1137. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1138. if (mac_mode != tp->mac_mode) {
  1139. tp->mac_mode = mac_mode;
  1140. tw32_f(MAC_MODE, tp->mac_mode);
  1141. udelay(40);
  1142. }
  1143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1144. if (phydev->speed == SPEED_10)
  1145. tw32(MAC_MI_STAT,
  1146. MAC_MI_STAT_10MBPS_MODE |
  1147. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1148. else
  1149. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1150. }
  1151. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1152. tw32(MAC_TX_LENGTHS,
  1153. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1154. (6 << TX_LENGTHS_IPG_SHIFT) |
  1155. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1156. else
  1157. tw32(MAC_TX_LENGTHS,
  1158. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1159. (6 << TX_LENGTHS_IPG_SHIFT) |
  1160. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1161. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1162. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1163. phydev->speed != tp->link_config.active_speed ||
  1164. phydev->duplex != tp->link_config.active_duplex ||
  1165. oldflowctrl != tp->link_config.active_flowctrl)
  1166. linkmesg = 1;
  1167. tp->link_config.active_speed = phydev->speed;
  1168. tp->link_config.active_duplex = phydev->duplex;
  1169. spin_unlock(&tp->lock);
  1170. if (linkmesg)
  1171. tg3_link_report(tp);
  1172. }
  1173. static int tg3_phy_init(struct tg3 *tp)
  1174. {
  1175. struct phy_device *phydev;
  1176. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1177. return 0;
  1178. /* Bring the PHY back to a known state. */
  1179. tg3_bmcr_reset(tp);
  1180. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1181. /* Attach the MAC to the PHY. */
  1182. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1183. phydev->dev_flags, phydev->interface);
  1184. if (IS_ERR(phydev)) {
  1185. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1186. return PTR_ERR(phydev);
  1187. }
  1188. /* Mask with MAC supported features. */
  1189. switch (phydev->interface) {
  1190. case PHY_INTERFACE_MODE_GMII:
  1191. case PHY_INTERFACE_MODE_RGMII:
  1192. phydev->supported &= (PHY_GBIT_FEATURES |
  1193. SUPPORTED_Pause |
  1194. SUPPORTED_Asym_Pause);
  1195. break;
  1196. case PHY_INTERFACE_MODE_MII:
  1197. phydev->supported &= (PHY_BASIC_FEATURES |
  1198. SUPPORTED_Pause |
  1199. SUPPORTED_Asym_Pause);
  1200. break;
  1201. default:
  1202. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1203. return -EINVAL;
  1204. }
  1205. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1206. phydev->advertising = phydev->supported;
  1207. return 0;
  1208. }
  1209. static void tg3_phy_start(struct tg3 *tp)
  1210. {
  1211. struct phy_device *phydev;
  1212. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1213. return;
  1214. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1215. if (tp->link_config.phy_is_low_power) {
  1216. tp->link_config.phy_is_low_power = 0;
  1217. phydev->speed = tp->link_config.orig_speed;
  1218. phydev->duplex = tp->link_config.orig_duplex;
  1219. phydev->autoneg = tp->link_config.orig_autoneg;
  1220. phydev->advertising = tp->link_config.orig_advertising;
  1221. }
  1222. phy_start(phydev);
  1223. phy_start_aneg(phydev);
  1224. }
  1225. static void tg3_phy_stop(struct tg3 *tp)
  1226. {
  1227. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1228. return;
  1229. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1230. }
  1231. static void tg3_phy_fini(struct tg3 *tp)
  1232. {
  1233. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1234. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1235. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1236. }
  1237. }
  1238. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1239. {
  1240. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1241. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1242. }
  1243. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1244. {
  1245. u32 phy;
  1246. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1247. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1248. return;
  1249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1250. u32 ephy;
  1251. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1252. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1253. ephy | MII_TG3_EPHY_SHADOW_EN);
  1254. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1255. if (enable)
  1256. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1257. else
  1258. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1259. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1260. }
  1261. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1262. }
  1263. } else {
  1264. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1265. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1266. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1267. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1268. if (enable)
  1269. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1270. else
  1271. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1272. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1273. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1274. }
  1275. }
  1276. }
  1277. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1278. {
  1279. u32 val;
  1280. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1281. return;
  1282. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1283. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1284. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1285. (val | (1 << 15) | (1 << 4)));
  1286. }
  1287. static void tg3_phy_apply_otp(struct tg3 *tp)
  1288. {
  1289. u32 otp, phy;
  1290. if (!tp->phy_otp)
  1291. return;
  1292. otp = tp->phy_otp;
  1293. /* Enable SM_DSP clock and tx 6dB coding. */
  1294. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1295. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1296. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1297. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1298. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1299. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1300. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1301. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1302. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1303. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1304. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1305. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1306. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1307. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1308. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1309. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1310. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1311. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1312. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1313. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1314. /* Turn off SM_DSP clock. */
  1315. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1316. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1317. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1318. }
  1319. static int tg3_wait_macro_done(struct tg3 *tp)
  1320. {
  1321. int limit = 100;
  1322. while (limit--) {
  1323. u32 tmp32;
  1324. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1325. if ((tmp32 & 0x1000) == 0)
  1326. break;
  1327. }
  1328. }
  1329. if (limit <= 0)
  1330. return -EBUSY;
  1331. return 0;
  1332. }
  1333. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1334. {
  1335. static const u32 test_pat[4][6] = {
  1336. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1337. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1338. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1339. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1340. };
  1341. int chan;
  1342. for (chan = 0; chan < 4; chan++) {
  1343. int i;
  1344. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1345. (chan * 0x2000) | 0x0200);
  1346. tg3_writephy(tp, 0x16, 0x0002);
  1347. for (i = 0; i < 6; i++)
  1348. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1349. test_pat[chan][i]);
  1350. tg3_writephy(tp, 0x16, 0x0202);
  1351. if (tg3_wait_macro_done(tp)) {
  1352. *resetp = 1;
  1353. return -EBUSY;
  1354. }
  1355. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1356. (chan * 0x2000) | 0x0200);
  1357. tg3_writephy(tp, 0x16, 0x0082);
  1358. if (tg3_wait_macro_done(tp)) {
  1359. *resetp = 1;
  1360. return -EBUSY;
  1361. }
  1362. tg3_writephy(tp, 0x16, 0x0802);
  1363. if (tg3_wait_macro_done(tp)) {
  1364. *resetp = 1;
  1365. return -EBUSY;
  1366. }
  1367. for (i = 0; i < 6; i += 2) {
  1368. u32 low, high;
  1369. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1370. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1371. tg3_wait_macro_done(tp)) {
  1372. *resetp = 1;
  1373. return -EBUSY;
  1374. }
  1375. low &= 0x7fff;
  1376. high &= 0x000f;
  1377. if (low != test_pat[chan][i] ||
  1378. high != test_pat[chan][i+1]) {
  1379. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1380. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1381. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1382. return -EBUSY;
  1383. }
  1384. }
  1385. }
  1386. return 0;
  1387. }
  1388. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1389. {
  1390. int chan;
  1391. for (chan = 0; chan < 4; chan++) {
  1392. int i;
  1393. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1394. (chan * 0x2000) | 0x0200);
  1395. tg3_writephy(tp, 0x16, 0x0002);
  1396. for (i = 0; i < 6; i++)
  1397. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1398. tg3_writephy(tp, 0x16, 0x0202);
  1399. if (tg3_wait_macro_done(tp))
  1400. return -EBUSY;
  1401. }
  1402. return 0;
  1403. }
  1404. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1405. {
  1406. u32 reg32, phy9_orig;
  1407. int retries, do_phy_reset, err;
  1408. retries = 10;
  1409. do_phy_reset = 1;
  1410. do {
  1411. if (do_phy_reset) {
  1412. err = tg3_bmcr_reset(tp);
  1413. if (err)
  1414. return err;
  1415. do_phy_reset = 0;
  1416. }
  1417. /* Disable transmitter and interrupt. */
  1418. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1419. continue;
  1420. reg32 |= 0x3000;
  1421. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1422. /* Set full-duplex, 1000 mbps. */
  1423. tg3_writephy(tp, MII_BMCR,
  1424. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1425. /* Set to master mode. */
  1426. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1427. continue;
  1428. tg3_writephy(tp, MII_TG3_CTRL,
  1429. (MII_TG3_CTRL_AS_MASTER |
  1430. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1431. /* Enable SM_DSP_CLOCK and 6dB. */
  1432. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1433. /* Block the PHY control access. */
  1434. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1435. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1436. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1437. if (!err)
  1438. break;
  1439. } while (--retries);
  1440. err = tg3_phy_reset_chanpat(tp);
  1441. if (err)
  1442. return err;
  1443. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1444. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1445. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1446. tg3_writephy(tp, 0x16, 0x0000);
  1447. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1448. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1449. /* Set Extended packet length bit for jumbo frames */
  1450. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1451. }
  1452. else {
  1453. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1454. }
  1455. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1456. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1457. reg32 &= ~0x3000;
  1458. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1459. } else if (!err)
  1460. err = -EBUSY;
  1461. return err;
  1462. }
  1463. /* This will reset the tigon3 PHY if there is no valid
  1464. * link unless the FORCE argument is non-zero.
  1465. */
  1466. static int tg3_phy_reset(struct tg3 *tp)
  1467. {
  1468. u32 cpmuctrl;
  1469. u32 phy_status;
  1470. int err;
  1471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1472. u32 val;
  1473. val = tr32(GRC_MISC_CFG);
  1474. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1475. udelay(40);
  1476. }
  1477. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1478. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1479. if (err != 0)
  1480. return -EBUSY;
  1481. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1482. netif_carrier_off(tp->dev);
  1483. tg3_link_report(tp);
  1484. }
  1485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1488. err = tg3_phy_reset_5703_4_5(tp);
  1489. if (err)
  1490. return err;
  1491. goto out;
  1492. }
  1493. cpmuctrl = 0;
  1494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1495. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1496. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1497. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1498. tw32(TG3_CPMU_CTRL,
  1499. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1500. }
  1501. err = tg3_bmcr_reset(tp);
  1502. if (err)
  1503. return err;
  1504. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1505. u32 phy;
  1506. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1507. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1508. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1509. }
  1510. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1511. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1512. u32 val;
  1513. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1514. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1515. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1516. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1517. udelay(40);
  1518. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1519. }
  1520. /* Disable GPHY autopowerdown. */
  1521. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1522. MII_TG3_MISC_SHDW_WREN |
  1523. MII_TG3_MISC_SHDW_APD_SEL |
  1524. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1525. }
  1526. tg3_phy_apply_otp(tp);
  1527. out:
  1528. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1529. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1530. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1531. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1532. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1533. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1534. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1535. }
  1536. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1537. tg3_writephy(tp, 0x1c, 0x8d68);
  1538. tg3_writephy(tp, 0x1c, 0x8d68);
  1539. }
  1540. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1541. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1542. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1543. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1544. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1545. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1546. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1547. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1548. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1549. }
  1550. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1551. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1553. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1554. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1555. tg3_writephy(tp, MII_TG3_TEST1,
  1556. MII_TG3_TEST1_TRIM_EN | 0x4);
  1557. } else
  1558. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1559. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1560. }
  1561. /* Set Extended packet length bit (bit 14) on all chips that */
  1562. /* support jumbo frames */
  1563. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1564. /* Cannot do read-modify-write on 5401 */
  1565. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1566. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1567. u32 phy_reg;
  1568. /* Set bit 14 with read-modify-write to preserve other bits */
  1569. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1570. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1571. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1572. }
  1573. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1574. * jumbo frames transmission.
  1575. */
  1576. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1577. u32 phy_reg;
  1578. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1579. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1580. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1581. }
  1582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1583. /* adjust output voltage */
  1584. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1585. }
  1586. tg3_phy_toggle_automdix(tp, 1);
  1587. tg3_phy_set_wirespeed(tp);
  1588. return 0;
  1589. }
  1590. static void tg3_frob_aux_power(struct tg3 *tp)
  1591. {
  1592. struct tg3 *tp_peer = tp;
  1593. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1594. return;
  1595. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1596. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1597. struct net_device *dev_peer;
  1598. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1599. /* remove_one() may have been run on the peer. */
  1600. if (!dev_peer)
  1601. tp_peer = tp;
  1602. else
  1603. tp_peer = netdev_priv(dev_peer);
  1604. }
  1605. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1606. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1607. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1608. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1610. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1611. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1612. (GRC_LCLCTRL_GPIO_OE0 |
  1613. GRC_LCLCTRL_GPIO_OE1 |
  1614. GRC_LCLCTRL_GPIO_OE2 |
  1615. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1616. GRC_LCLCTRL_GPIO_OUTPUT1),
  1617. 100);
  1618. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1619. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1620. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1621. GRC_LCLCTRL_GPIO_OE1 |
  1622. GRC_LCLCTRL_GPIO_OE2 |
  1623. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1624. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1625. tp->grc_local_ctrl;
  1626. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1627. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1628. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1629. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1630. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1631. } else {
  1632. u32 no_gpio2;
  1633. u32 grc_local_ctrl = 0;
  1634. if (tp_peer != tp &&
  1635. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1636. return;
  1637. /* Workaround to prevent overdrawing Amps. */
  1638. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1639. ASIC_REV_5714) {
  1640. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1641. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1642. grc_local_ctrl, 100);
  1643. }
  1644. /* On 5753 and variants, GPIO2 cannot be used. */
  1645. no_gpio2 = tp->nic_sram_data_cfg &
  1646. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1647. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1648. GRC_LCLCTRL_GPIO_OE1 |
  1649. GRC_LCLCTRL_GPIO_OE2 |
  1650. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1651. GRC_LCLCTRL_GPIO_OUTPUT2;
  1652. if (no_gpio2) {
  1653. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1654. GRC_LCLCTRL_GPIO_OUTPUT2);
  1655. }
  1656. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1657. grc_local_ctrl, 100);
  1658. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1659. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1660. grc_local_ctrl, 100);
  1661. if (!no_gpio2) {
  1662. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1663. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1664. grc_local_ctrl, 100);
  1665. }
  1666. }
  1667. } else {
  1668. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1669. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1670. if (tp_peer != tp &&
  1671. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1672. return;
  1673. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1674. (GRC_LCLCTRL_GPIO_OE1 |
  1675. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1676. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1677. GRC_LCLCTRL_GPIO_OE1, 100);
  1678. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1679. (GRC_LCLCTRL_GPIO_OE1 |
  1680. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1681. }
  1682. }
  1683. }
  1684. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1685. {
  1686. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1687. return 1;
  1688. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1689. if (speed != SPEED_10)
  1690. return 1;
  1691. } else if (speed == SPEED_10)
  1692. return 1;
  1693. return 0;
  1694. }
  1695. static int tg3_setup_phy(struct tg3 *, int);
  1696. #define RESET_KIND_SHUTDOWN 0
  1697. #define RESET_KIND_INIT 1
  1698. #define RESET_KIND_SUSPEND 2
  1699. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1700. static int tg3_halt_cpu(struct tg3 *, u32);
  1701. static int tg3_nvram_lock(struct tg3 *);
  1702. static void tg3_nvram_unlock(struct tg3 *);
  1703. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1704. {
  1705. u32 val;
  1706. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1708. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1709. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1710. sg_dig_ctrl |=
  1711. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1712. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1713. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1714. }
  1715. return;
  1716. }
  1717. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1718. tg3_bmcr_reset(tp);
  1719. val = tr32(GRC_MISC_CFG);
  1720. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1721. udelay(40);
  1722. return;
  1723. } else if (do_low_power) {
  1724. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1725. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1726. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1727. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1728. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1729. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1730. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1731. }
  1732. /* The PHY should not be powered down on some chips because
  1733. * of bugs.
  1734. */
  1735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1737. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1738. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1739. return;
  1740. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1741. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1742. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1743. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1744. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1745. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1746. }
  1747. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1748. }
  1749. /* tp->lock is held. */
  1750. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1751. {
  1752. u32 addr_high, addr_low;
  1753. int i;
  1754. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1755. tp->dev->dev_addr[1]);
  1756. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1757. (tp->dev->dev_addr[3] << 16) |
  1758. (tp->dev->dev_addr[4] << 8) |
  1759. (tp->dev->dev_addr[5] << 0));
  1760. for (i = 0; i < 4; i++) {
  1761. if (i == 1 && skip_mac_1)
  1762. continue;
  1763. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1764. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1765. }
  1766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1768. for (i = 0; i < 12; i++) {
  1769. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1770. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1771. }
  1772. }
  1773. addr_high = (tp->dev->dev_addr[0] +
  1774. tp->dev->dev_addr[1] +
  1775. tp->dev->dev_addr[2] +
  1776. tp->dev->dev_addr[3] +
  1777. tp->dev->dev_addr[4] +
  1778. tp->dev->dev_addr[5]) &
  1779. TX_BACKOFF_SEED_MASK;
  1780. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1781. }
  1782. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1783. {
  1784. u32 misc_host_ctrl;
  1785. bool device_should_wake, do_low_power;
  1786. /* Make sure register accesses (indirect or otherwise)
  1787. * will function correctly.
  1788. */
  1789. pci_write_config_dword(tp->pdev,
  1790. TG3PCI_MISC_HOST_CTRL,
  1791. tp->misc_host_ctrl);
  1792. switch (state) {
  1793. case PCI_D0:
  1794. pci_enable_wake(tp->pdev, state, false);
  1795. pci_set_power_state(tp->pdev, PCI_D0);
  1796. /* Switch out of Vaux if it is a NIC */
  1797. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1798. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1799. return 0;
  1800. case PCI_D1:
  1801. case PCI_D2:
  1802. case PCI_D3hot:
  1803. break;
  1804. default:
  1805. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1806. tp->dev->name, state);
  1807. return -EINVAL;
  1808. }
  1809. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1810. tw32(TG3PCI_MISC_HOST_CTRL,
  1811. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1812. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  1813. device_may_wakeup(&tp->pdev->dev) &&
  1814. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  1815. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1816. do_low_power = false;
  1817. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1818. !tp->link_config.phy_is_low_power) {
  1819. struct phy_device *phydev;
  1820. u32 phyid, advertising;
  1821. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1822. tp->link_config.phy_is_low_power = 1;
  1823. tp->link_config.orig_speed = phydev->speed;
  1824. tp->link_config.orig_duplex = phydev->duplex;
  1825. tp->link_config.orig_autoneg = phydev->autoneg;
  1826. tp->link_config.orig_advertising = phydev->advertising;
  1827. advertising = ADVERTISED_TP |
  1828. ADVERTISED_Pause |
  1829. ADVERTISED_Autoneg |
  1830. ADVERTISED_10baseT_Half;
  1831. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1832. device_should_wake) {
  1833. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1834. advertising |=
  1835. ADVERTISED_100baseT_Half |
  1836. ADVERTISED_100baseT_Full |
  1837. ADVERTISED_10baseT_Full;
  1838. else
  1839. advertising |= ADVERTISED_10baseT_Full;
  1840. }
  1841. phydev->advertising = advertising;
  1842. phy_start_aneg(phydev);
  1843. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  1844. if (phyid != TG3_PHY_ID_BCMAC131) {
  1845. phyid &= TG3_PHY_OUI_MASK;
  1846. if (phyid == TG3_PHY_OUI_1 &&
  1847. phyid == TG3_PHY_OUI_2 &&
  1848. phyid == TG3_PHY_OUI_3)
  1849. do_low_power = true;
  1850. }
  1851. }
  1852. } else {
  1853. do_low_power = false;
  1854. if (tp->link_config.phy_is_low_power == 0) {
  1855. tp->link_config.phy_is_low_power = 1;
  1856. tp->link_config.orig_speed = tp->link_config.speed;
  1857. tp->link_config.orig_duplex = tp->link_config.duplex;
  1858. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1859. }
  1860. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1861. tp->link_config.speed = SPEED_10;
  1862. tp->link_config.duplex = DUPLEX_HALF;
  1863. tp->link_config.autoneg = AUTONEG_ENABLE;
  1864. tg3_setup_phy(tp, 0);
  1865. }
  1866. }
  1867. __tg3_set_mac_addr(tp, 0);
  1868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1869. u32 val;
  1870. val = tr32(GRC_VCPU_EXT_CTRL);
  1871. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1872. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1873. int i;
  1874. u32 val;
  1875. for (i = 0; i < 200; i++) {
  1876. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1877. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1878. break;
  1879. msleep(1);
  1880. }
  1881. }
  1882. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1883. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1884. WOL_DRV_STATE_SHUTDOWN |
  1885. WOL_DRV_WOL |
  1886. WOL_SET_MAGIC_PKT);
  1887. if (device_should_wake) {
  1888. u32 mac_mode;
  1889. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1890. if (do_low_power) {
  1891. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1892. udelay(40);
  1893. }
  1894. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1895. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1896. else
  1897. mac_mode = MAC_MODE_PORT_MODE_MII;
  1898. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1899. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1900. ASIC_REV_5700) {
  1901. u32 speed = (tp->tg3_flags &
  1902. TG3_FLAG_WOL_SPEED_100MB) ?
  1903. SPEED_100 : SPEED_10;
  1904. if (tg3_5700_link_polarity(tp, speed))
  1905. mac_mode |= MAC_MODE_LINK_POLARITY;
  1906. else
  1907. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1908. }
  1909. } else {
  1910. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1911. }
  1912. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1913. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1914. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1915. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  1916. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  1917. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1918. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  1919. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  1920. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1921. mac_mode |= tp->mac_mode &
  1922. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1923. if (mac_mode & MAC_MODE_APE_TX_EN)
  1924. mac_mode |= MAC_MODE_TDE_ENABLE;
  1925. }
  1926. tw32_f(MAC_MODE, mac_mode);
  1927. udelay(100);
  1928. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1929. udelay(10);
  1930. }
  1931. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1932. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1933. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1934. u32 base_val;
  1935. base_val = tp->pci_clock_ctrl;
  1936. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1937. CLOCK_CTRL_TXCLK_DISABLE);
  1938. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1939. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1940. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1941. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1942. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1943. /* do nothing */
  1944. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1945. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1946. u32 newbits1, newbits2;
  1947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1949. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1950. CLOCK_CTRL_TXCLK_DISABLE |
  1951. CLOCK_CTRL_ALTCLK);
  1952. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1953. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1954. newbits1 = CLOCK_CTRL_625_CORE;
  1955. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1956. } else {
  1957. newbits1 = CLOCK_CTRL_ALTCLK;
  1958. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1959. }
  1960. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1961. 40);
  1962. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1963. 40);
  1964. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1965. u32 newbits3;
  1966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1968. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1969. CLOCK_CTRL_TXCLK_DISABLE |
  1970. CLOCK_CTRL_44MHZ_CORE);
  1971. } else {
  1972. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1973. }
  1974. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1975. tp->pci_clock_ctrl | newbits3, 40);
  1976. }
  1977. }
  1978. if (!(device_should_wake) &&
  1979. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1980. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1981. tg3_power_down_phy(tp, do_low_power);
  1982. tg3_frob_aux_power(tp);
  1983. /* Workaround for unstable PLL clock */
  1984. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1985. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1986. u32 val = tr32(0x7d00);
  1987. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1988. tw32(0x7d00, val);
  1989. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1990. int err;
  1991. err = tg3_nvram_lock(tp);
  1992. tg3_halt_cpu(tp, RX_CPU_BASE);
  1993. if (!err)
  1994. tg3_nvram_unlock(tp);
  1995. }
  1996. }
  1997. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1998. if (device_should_wake)
  1999. pci_enable_wake(tp->pdev, state, true);
  2000. /* Finally, set the new power state. */
  2001. pci_set_power_state(tp->pdev, state);
  2002. return 0;
  2003. }
  2004. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2005. {
  2006. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2007. case MII_TG3_AUX_STAT_10HALF:
  2008. *speed = SPEED_10;
  2009. *duplex = DUPLEX_HALF;
  2010. break;
  2011. case MII_TG3_AUX_STAT_10FULL:
  2012. *speed = SPEED_10;
  2013. *duplex = DUPLEX_FULL;
  2014. break;
  2015. case MII_TG3_AUX_STAT_100HALF:
  2016. *speed = SPEED_100;
  2017. *duplex = DUPLEX_HALF;
  2018. break;
  2019. case MII_TG3_AUX_STAT_100FULL:
  2020. *speed = SPEED_100;
  2021. *duplex = DUPLEX_FULL;
  2022. break;
  2023. case MII_TG3_AUX_STAT_1000HALF:
  2024. *speed = SPEED_1000;
  2025. *duplex = DUPLEX_HALF;
  2026. break;
  2027. case MII_TG3_AUX_STAT_1000FULL:
  2028. *speed = SPEED_1000;
  2029. *duplex = DUPLEX_FULL;
  2030. break;
  2031. default:
  2032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2033. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2034. SPEED_10;
  2035. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2036. DUPLEX_HALF;
  2037. break;
  2038. }
  2039. *speed = SPEED_INVALID;
  2040. *duplex = DUPLEX_INVALID;
  2041. break;
  2042. }
  2043. }
  2044. static void tg3_phy_copper_begin(struct tg3 *tp)
  2045. {
  2046. u32 new_adv;
  2047. int i;
  2048. if (tp->link_config.phy_is_low_power) {
  2049. /* Entering low power mode. Disable gigabit and
  2050. * 100baseT advertisements.
  2051. */
  2052. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2053. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2054. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2055. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2056. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2057. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2058. } else if (tp->link_config.speed == SPEED_INVALID) {
  2059. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2060. tp->link_config.advertising &=
  2061. ~(ADVERTISED_1000baseT_Half |
  2062. ADVERTISED_1000baseT_Full);
  2063. new_adv = ADVERTISE_CSMA;
  2064. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2065. new_adv |= ADVERTISE_10HALF;
  2066. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2067. new_adv |= ADVERTISE_10FULL;
  2068. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2069. new_adv |= ADVERTISE_100HALF;
  2070. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2071. new_adv |= ADVERTISE_100FULL;
  2072. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2073. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2074. if (tp->link_config.advertising &
  2075. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2076. new_adv = 0;
  2077. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2078. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2079. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2080. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2081. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2082. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2083. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2084. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2085. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2086. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2087. } else {
  2088. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2089. }
  2090. } else {
  2091. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2092. new_adv |= ADVERTISE_CSMA;
  2093. /* Asking for a specific link mode. */
  2094. if (tp->link_config.speed == SPEED_1000) {
  2095. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2096. if (tp->link_config.duplex == DUPLEX_FULL)
  2097. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2098. else
  2099. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2100. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2101. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2102. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2103. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2104. } else {
  2105. if (tp->link_config.speed == SPEED_100) {
  2106. if (tp->link_config.duplex == DUPLEX_FULL)
  2107. new_adv |= ADVERTISE_100FULL;
  2108. else
  2109. new_adv |= ADVERTISE_100HALF;
  2110. } else {
  2111. if (tp->link_config.duplex == DUPLEX_FULL)
  2112. new_adv |= ADVERTISE_10FULL;
  2113. else
  2114. new_adv |= ADVERTISE_10HALF;
  2115. }
  2116. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2117. new_adv = 0;
  2118. }
  2119. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2120. }
  2121. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2122. tp->link_config.speed != SPEED_INVALID) {
  2123. u32 bmcr, orig_bmcr;
  2124. tp->link_config.active_speed = tp->link_config.speed;
  2125. tp->link_config.active_duplex = tp->link_config.duplex;
  2126. bmcr = 0;
  2127. switch (tp->link_config.speed) {
  2128. default:
  2129. case SPEED_10:
  2130. break;
  2131. case SPEED_100:
  2132. bmcr |= BMCR_SPEED100;
  2133. break;
  2134. case SPEED_1000:
  2135. bmcr |= TG3_BMCR_SPEED1000;
  2136. break;
  2137. }
  2138. if (tp->link_config.duplex == DUPLEX_FULL)
  2139. bmcr |= BMCR_FULLDPLX;
  2140. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2141. (bmcr != orig_bmcr)) {
  2142. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2143. for (i = 0; i < 1500; i++) {
  2144. u32 tmp;
  2145. udelay(10);
  2146. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2147. tg3_readphy(tp, MII_BMSR, &tmp))
  2148. continue;
  2149. if (!(tmp & BMSR_LSTATUS)) {
  2150. udelay(40);
  2151. break;
  2152. }
  2153. }
  2154. tg3_writephy(tp, MII_BMCR, bmcr);
  2155. udelay(40);
  2156. }
  2157. } else {
  2158. tg3_writephy(tp, MII_BMCR,
  2159. BMCR_ANENABLE | BMCR_ANRESTART);
  2160. }
  2161. }
  2162. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2163. {
  2164. int err;
  2165. /* Turn off tap power management. */
  2166. /* Set Extended packet length bit */
  2167. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2168. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2169. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2170. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2171. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2172. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2173. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2174. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2175. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2176. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2177. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2178. udelay(40);
  2179. return err;
  2180. }
  2181. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2182. {
  2183. u32 adv_reg, all_mask = 0;
  2184. if (mask & ADVERTISED_10baseT_Half)
  2185. all_mask |= ADVERTISE_10HALF;
  2186. if (mask & ADVERTISED_10baseT_Full)
  2187. all_mask |= ADVERTISE_10FULL;
  2188. if (mask & ADVERTISED_100baseT_Half)
  2189. all_mask |= ADVERTISE_100HALF;
  2190. if (mask & ADVERTISED_100baseT_Full)
  2191. all_mask |= ADVERTISE_100FULL;
  2192. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2193. return 0;
  2194. if ((adv_reg & all_mask) != all_mask)
  2195. return 0;
  2196. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2197. u32 tg3_ctrl;
  2198. all_mask = 0;
  2199. if (mask & ADVERTISED_1000baseT_Half)
  2200. all_mask |= ADVERTISE_1000HALF;
  2201. if (mask & ADVERTISED_1000baseT_Full)
  2202. all_mask |= ADVERTISE_1000FULL;
  2203. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2204. return 0;
  2205. if ((tg3_ctrl & all_mask) != all_mask)
  2206. return 0;
  2207. }
  2208. return 1;
  2209. }
  2210. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2211. {
  2212. u32 curadv, reqadv;
  2213. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2214. return 1;
  2215. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2216. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2217. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2218. if (curadv != reqadv)
  2219. return 0;
  2220. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2221. tg3_readphy(tp, MII_LPA, rmtadv);
  2222. } else {
  2223. /* Reprogram the advertisement register, even if it
  2224. * does not affect the current link. If the link
  2225. * gets renegotiated in the future, we can save an
  2226. * additional renegotiation cycle by advertising
  2227. * it correctly in the first place.
  2228. */
  2229. if (curadv != reqadv) {
  2230. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2231. ADVERTISE_PAUSE_ASYM);
  2232. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2233. }
  2234. }
  2235. return 1;
  2236. }
  2237. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2238. {
  2239. int current_link_up;
  2240. u32 bmsr, dummy;
  2241. u32 lcl_adv, rmt_adv;
  2242. u16 current_speed;
  2243. u8 current_duplex;
  2244. int i, err;
  2245. tw32(MAC_EVENT, 0);
  2246. tw32_f(MAC_STATUS,
  2247. (MAC_STATUS_SYNC_CHANGED |
  2248. MAC_STATUS_CFG_CHANGED |
  2249. MAC_STATUS_MI_COMPLETION |
  2250. MAC_STATUS_LNKSTATE_CHANGED));
  2251. udelay(40);
  2252. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2253. tw32_f(MAC_MI_MODE,
  2254. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2255. udelay(80);
  2256. }
  2257. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2258. /* Some third-party PHYs need to be reset on link going
  2259. * down.
  2260. */
  2261. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2262. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2263. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2264. netif_carrier_ok(tp->dev)) {
  2265. tg3_readphy(tp, MII_BMSR, &bmsr);
  2266. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2267. !(bmsr & BMSR_LSTATUS))
  2268. force_reset = 1;
  2269. }
  2270. if (force_reset)
  2271. tg3_phy_reset(tp);
  2272. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2273. tg3_readphy(tp, MII_BMSR, &bmsr);
  2274. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2275. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2276. bmsr = 0;
  2277. if (!(bmsr & BMSR_LSTATUS)) {
  2278. err = tg3_init_5401phy_dsp(tp);
  2279. if (err)
  2280. return err;
  2281. tg3_readphy(tp, MII_BMSR, &bmsr);
  2282. for (i = 0; i < 1000; i++) {
  2283. udelay(10);
  2284. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2285. (bmsr & BMSR_LSTATUS)) {
  2286. udelay(40);
  2287. break;
  2288. }
  2289. }
  2290. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2291. !(bmsr & BMSR_LSTATUS) &&
  2292. tp->link_config.active_speed == SPEED_1000) {
  2293. err = tg3_phy_reset(tp);
  2294. if (!err)
  2295. err = tg3_init_5401phy_dsp(tp);
  2296. if (err)
  2297. return err;
  2298. }
  2299. }
  2300. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2301. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2302. /* 5701 {A0,B0} CRC bug workaround */
  2303. tg3_writephy(tp, 0x15, 0x0a75);
  2304. tg3_writephy(tp, 0x1c, 0x8c68);
  2305. tg3_writephy(tp, 0x1c, 0x8d68);
  2306. tg3_writephy(tp, 0x1c, 0x8c68);
  2307. }
  2308. /* Clear pending interrupts... */
  2309. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2310. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2311. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2312. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2313. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2314. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2317. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2318. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2319. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2320. else
  2321. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2322. }
  2323. current_link_up = 0;
  2324. current_speed = SPEED_INVALID;
  2325. current_duplex = DUPLEX_INVALID;
  2326. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2327. u32 val;
  2328. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2329. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2330. if (!(val & (1 << 10))) {
  2331. val |= (1 << 10);
  2332. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2333. goto relink;
  2334. }
  2335. }
  2336. bmsr = 0;
  2337. for (i = 0; i < 100; i++) {
  2338. tg3_readphy(tp, MII_BMSR, &bmsr);
  2339. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2340. (bmsr & BMSR_LSTATUS))
  2341. break;
  2342. udelay(40);
  2343. }
  2344. if (bmsr & BMSR_LSTATUS) {
  2345. u32 aux_stat, bmcr;
  2346. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2347. for (i = 0; i < 2000; i++) {
  2348. udelay(10);
  2349. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2350. aux_stat)
  2351. break;
  2352. }
  2353. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2354. &current_speed,
  2355. &current_duplex);
  2356. bmcr = 0;
  2357. for (i = 0; i < 200; i++) {
  2358. tg3_readphy(tp, MII_BMCR, &bmcr);
  2359. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2360. continue;
  2361. if (bmcr && bmcr != 0x7fff)
  2362. break;
  2363. udelay(10);
  2364. }
  2365. lcl_adv = 0;
  2366. rmt_adv = 0;
  2367. tp->link_config.active_speed = current_speed;
  2368. tp->link_config.active_duplex = current_duplex;
  2369. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2370. if ((bmcr & BMCR_ANENABLE) &&
  2371. tg3_copper_is_advertising_all(tp,
  2372. tp->link_config.advertising)) {
  2373. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2374. &rmt_adv))
  2375. current_link_up = 1;
  2376. }
  2377. } else {
  2378. if (!(bmcr & BMCR_ANENABLE) &&
  2379. tp->link_config.speed == current_speed &&
  2380. tp->link_config.duplex == current_duplex &&
  2381. tp->link_config.flowctrl ==
  2382. tp->link_config.active_flowctrl) {
  2383. current_link_up = 1;
  2384. }
  2385. }
  2386. if (current_link_up == 1 &&
  2387. tp->link_config.active_duplex == DUPLEX_FULL)
  2388. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2389. }
  2390. relink:
  2391. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2392. u32 tmp;
  2393. tg3_phy_copper_begin(tp);
  2394. tg3_readphy(tp, MII_BMSR, &tmp);
  2395. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2396. (tmp & BMSR_LSTATUS))
  2397. current_link_up = 1;
  2398. }
  2399. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2400. if (current_link_up == 1) {
  2401. if (tp->link_config.active_speed == SPEED_100 ||
  2402. tp->link_config.active_speed == SPEED_10)
  2403. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2404. else
  2405. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2406. } else
  2407. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2408. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2409. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2410. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2412. if (current_link_up == 1 &&
  2413. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2414. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2415. else
  2416. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2417. }
  2418. /* ??? Without this setting Netgear GA302T PHY does not
  2419. * ??? send/receive packets...
  2420. */
  2421. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2422. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2423. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2424. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2425. udelay(80);
  2426. }
  2427. tw32_f(MAC_MODE, tp->mac_mode);
  2428. udelay(40);
  2429. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2430. /* Polled via timer. */
  2431. tw32_f(MAC_EVENT, 0);
  2432. } else {
  2433. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2434. }
  2435. udelay(40);
  2436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2437. current_link_up == 1 &&
  2438. tp->link_config.active_speed == SPEED_1000 &&
  2439. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2440. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2441. udelay(120);
  2442. tw32_f(MAC_STATUS,
  2443. (MAC_STATUS_SYNC_CHANGED |
  2444. MAC_STATUS_CFG_CHANGED));
  2445. udelay(40);
  2446. tg3_write_mem(tp,
  2447. NIC_SRAM_FIRMWARE_MBOX,
  2448. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2449. }
  2450. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2451. if (current_link_up)
  2452. netif_carrier_on(tp->dev);
  2453. else
  2454. netif_carrier_off(tp->dev);
  2455. tg3_link_report(tp);
  2456. }
  2457. return 0;
  2458. }
  2459. struct tg3_fiber_aneginfo {
  2460. int state;
  2461. #define ANEG_STATE_UNKNOWN 0
  2462. #define ANEG_STATE_AN_ENABLE 1
  2463. #define ANEG_STATE_RESTART_INIT 2
  2464. #define ANEG_STATE_RESTART 3
  2465. #define ANEG_STATE_DISABLE_LINK_OK 4
  2466. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2467. #define ANEG_STATE_ABILITY_DETECT 6
  2468. #define ANEG_STATE_ACK_DETECT_INIT 7
  2469. #define ANEG_STATE_ACK_DETECT 8
  2470. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2471. #define ANEG_STATE_COMPLETE_ACK 10
  2472. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2473. #define ANEG_STATE_IDLE_DETECT 12
  2474. #define ANEG_STATE_LINK_OK 13
  2475. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2476. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2477. u32 flags;
  2478. #define MR_AN_ENABLE 0x00000001
  2479. #define MR_RESTART_AN 0x00000002
  2480. #define MR_AN_COMPLETE 0x00000004
  2481. #define MR_PAGE_RX 0x00000008
  2482. #define MR_NP_LOADED 0x00000010
  2483. #define MR_TOGGLE_TX 0x00000020
  2484. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2485. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2486. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2487. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2488. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2489. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2490. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2491. #define MR_TOGGLE_RX 0x00002000
  2492. #define MR_NP_RX 0x00004000
  2493. #define MR_LINK_OK 0x80000000
  2494. unsigned long link_time, cur_time;
  2495. u32 ability_match_cfg;
  2496. int ability_match_count;
  2497. char ability_match, idle_match, ack_match;
  2498. u32 txconfig, rxconfig;
  2499. #define ANEG_CFG_NP 0x00000080
  2500. #define ANEG_CFG_ACK 0x00000040
  2501. #define ANEG_CFG_RF2 0x00000020
  2502. #define ANEG_CFG_RF1 0x00000010
  2503. #define ANEG_CFG_PS2 0x00000001
  2504. #define ANEG_CFG_PS1 0x00008000
  2505. #define ANEG_CFG_HD 0x00004000
  2506. #define ANEG_CFG_FD 0x00002000
  2507. #define ANEG_CFG_INVAL 0x00001f06
  2508. };
  2509. #define ANEG_OK 0
  2510. #define ANEG_DONE 1
  2511. #define ANEG_TIMER_ENAB 2
  2512. #define ANEG_FAILED -1
  2513. #define ANEG_STATE_SETTLE_TIME 10000
  2514. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2515. struct tg3_fiber_aneginfo *ap)
  2516. {
  2517. u16 flowctrl;
  2518. unsigned long delta;
  2519. u32 rx_cfg_reg;
  2520. int ret;
  2521. if (ap->state == ANEG_STATE_UNKNOWN) {
  2522. ap->rxconfig = 0;
  2523. ap->link_time = 0;
  2524. ap->cur_time = 0;
  2525. ap->ability_match_cfg = 0;
  2526. ap->ability_match_count = 0;
  2527. ap->ability_match = 0;
  2528. ap->idle_match = 0;
  2529. ap->ack_match = 0;
  2530. }
  2531. ap->cur_time++;
  2532. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2533. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2534. if (rx_cfg_reg != ap->ability_match_cfg) {
  2535. ap->ability_match_cfg = rx_cfg_reg;
  2536. ap->ability_match = 0;
  2537. ap->ability_match_count = 0;
  2538. } else {
  2539. if (++ap->ability_match_count > 1) {
  2540. ap->ability_match = 1;
  2541. ap->ability_match_cfg = rx_cfg_reg;
  2542. }
  2543. }
  2544. if (rx_cfg_reg & ANEG_CFG_ACK)
  2545. ap->ack_match = 1;
  2546. else
  2547. ap->ack_match = 0;
  2548. ap->idle_match = 0;
  2549. } else {
  2550. ap->idle_match = 1;
  2551. ap->ability_match_cfg = 0;
  2552. ap->ability_match_count = 0;
  2553. ap->ability_match = 0;
  2554. ap->ack_match = 0;
  2555. rx_cfg_reg = 0;
  2556. }
  2557. ap->rxconfig = rx_cfg_reg;
  2558. ret = ANEG_OK;
  2559. switch(ap->state) {
  2560. case ANEG_STATE_UNKNOWN:
  2561. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2562. ap->state = ANEG_STATE_AN_ENABLE;
  2563. /* fallthru */
  2564. case ANEG_STATE_AN_ENABLE:
  2565. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2566. if (ap->flags & MR_AN_ENABLE) {
  2567. ap->link_time = 0;
  2568. ap->cur_time = 0;
  2569. ap->ability_match_cfg = 0;
  2570. ap->ability_match_count = 0;
  2571. ap->ability_match = 0;
  2572. ap->idle_match = 0;
  2573. ap->ack_match = 0;
  2574. ap->state = ANEG_STATE_RESTART_INIT;
  2575. } else {
  2576. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2577. }
  2578. break;
  2579. case ANEG_STATE_RESTART_INIT:
  2580. ap->link_time = ap->cur_time;
  2581. ap->flags &= ~(MR_NP_LOADED);
  2582. ap->txconfig = 0;
  2583. tw32(MAC_TX_AUTO_NEG, 0);
  2584. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2585. tw32_f(MAC_MODE, tp->mac_mode);
  2586. udelay(40);
  2587. ret = ANEG_TIMER_ENAB;
  2588. ap->state = ANEG_STATE_RESTART;
  2589. /* fallthru */
  2590. case ANEG_STATE_RESTART:
  2591. delta = ap->cur_time - ap->link_time;
  2592. if (delta > ANEG_STATE_SETTLE_TIME) {
  2593. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2594. } else {
  2595. ret = ANEG_TIMER_ENAB;
  2596. }
  2597. break;
  2598. case ANEG_STATE_DISABLE_LINK_OK:
  2599. ret = ANEG_DONE;
  2600. break;
  2601. case ANEG_STATE_ABILITY_DETECT_INIT:
  2602. ap->flags &= ~(MR_TOGGLE_TX);
  2603. ap->txconfig = ANEG_CFG_FD;
  2604. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2605. if (flowctrl & ADVERTISE_1000XPAUSE)
  2606. ap->txconfig |= ANEG_CFG_PS1;
  2607. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2608. ap->txconfig |= ANEG_CFG_PS2;
  2609. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2610. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2611. tw32_f(MAC_MODE, tp->mac_mode);
  2612. udelay(40);
  2613. ap->state = ANEG_STATE_ABILITY_DETECT;
  2614. break;
  2615. case ANEG_STATE_ABILITY_DETECT:
  2616. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2617. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2618. }
  2619. break;
  2620. case ANEG_STATE_ACK_DETECT_INIT:
  2621. ap->txconfig |= ANEG_CFG_ACK;
  2622. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2623. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2624. tw32_f(MAC_MODE, tp->mac_mode);
  2625. udelay(40);
  2626. ap->state = ANEG_STATE_ACK_DETECT;
  2627. /* fallthru */
  2628. case ANEG_STATE_ACK_DETECT:
  2629. if (ap->ack_match != 0) {
  2630. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2631. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2632. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2633. } else {
  2634. ap->state = ANEG_STATE_AN_ENABLE;
  2635. }
  2636. } else if (ap->ability_match != 0 &&
  2637. ap->rxconfig == 0) {
  2638. ap->state = ANEG_STATE_AN_ENABLE;
  2639. }
  2640. break;
  2641. case ANEG_STATE_COMPLETE_ACK_INIT:
  2642. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2643. ret = ANEG_FAILED;
  2644. break;
  2645. }
  2646. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2647. MR_LP_ADV_HALF_DUPLEX |
  2648. MR_LP_ADV_SYM_PAUSE |
  2649. MR_LP_ADV_ASYM_PAUSE |
  2650. MR_LP_ADV_REMOTE_FAULT1 |
  2651. MR_LP_ADV_REMOTE_FAULT2 |
  2652. MR_LP_ADV_NEXT_PAGE |
  2653. MR_TOGGLE_RX |
  2654. MR_NP_RX);
  2655. if (ap->rxconfig & ANEG_CFG_FD)
  2656. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2657. if (ap->rxconfig & ANEG_CFG_HD)
  2658. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2659. if (ap->rxconfig & ANEG_CFG_PS1)
  2660. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2661. if (ap->rxconfig & ANEG_CFG_PS2)
  2662. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2663. if (ap->rxconfig & ANEG_CFG_RF1)
  2664. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2665. if (ap->rxconfig & ANEG_CFG_RF2)
  2666. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2667. if (ap->rxconfig & ANEG_CFG_NP)
  2668. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2669. ap->link_time = ap->cur_time;
  2670. ap->flags ^= (MR_TOGGLE_TX);
  2671. if (ap->rxconfig & 0x0008)
  2672. ap->flags |= MR_TOGGLE_RX;
  2673. if (ap->rxconfig & ANEG_CFG_NP)
  2674. ap->flags |= MR_NP_RX;
  2675. ap->flags |= MR_PAGE_RX;
  2676. ap->state = ANEG_STATE_COMPLETE_ACK;
  2677. ret = ANEG_TIMER_ENAB;
  2678. break;
  2679. case ANEG_STATE_COMPLETE_ACK:
  2680. if (ap->ability_match != 0 &&
  2681. ap->rxconfig == 0) {
  2682. ap->state = ANEG_STATE_AN_ENABLE;
  2683. break;
  2684. }
  2685. delta = ap->cur_time - ap->link_time;
  2686. if (delta > ANEG_STATE_SETTLE_TIME) {
  2687. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2688. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2689. } else {
  2690. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2691. !(ap->flags & MR_NP_RX)) {
  2692. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2693. } else {
  2694. ret = ANEG_FAILED;
  2695. }
  2696. }
  2697. }
  2698. break;
  2699. case ANEG_STATE_IDLE_DETECT_INIT:
  2700. ap->link_time = ap->cur_time;
  2701. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2702. tw32_f(MAC_MODE, tp->mac_mode);
  2703. udelay(40);
  2704. ap->state = ANEG_STATE_IDLE_DETECT;
  2705. ret = ANEG_TIMER_ENAB;
  2706. break;
  2707. case ANEG_STATE_IDLE_DETECT:
  2708. if (ap->ability_match != 0 &&
  2709. ap->rxconfig == 0) {
  2710. ap->state = ANEG_STATE_AN_ENABLE;
  2711. break;
  2712. }
  2713. delta = ap->cur_time - ap->link_time;
  2714. if (delta > ANEG_STATE_SETTLE_TIME) {
  2715. /* XXX another gem from the Broadcom driver :( */
  2716. ap->state = ANEG_STATE_LINK_OK;
  2717. }
  2718. break;
  2719. case ANEG_STATE_LINK_OK:
  2720. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2721. ret = ANEG_DONE;
  2722. break;
  2723. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2724. /* ??? unimplemented */
  2725. break;
  2726. case ANEG_STATE_NEXT_PAGE_WAIT:
  2727. /* ??? unimplemented */
  2728. break;
  2729. default:
  2730. ret = ANEG_FAILED;
  2731. break;
  2732. }
  2733. return ret;
  2734. }
  2735. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2736. {
  2737. int res = 0;
  2738. struct tg3_fiber_aneginfo aninfo;
  2739. int status = ANEG_FAILED;
  2740. unsigned int tick;
  2741. u32 tmp;
  2742. tw32_f(MAC_TX_AUTO_NEG, 0);
  2743. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2744. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2745. udelay(40);
  2746. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2747. udelay(40);
  2748. memset(&aninfo, 0, sizeof(aninfo));
  2749. aninfo.flags |= MR_AN_ENABLE;
  2750. aninfo.state = ANEG_STATE_UNKNOWN;
  2751. aninfo.cur_time = 0;
  2752. tick = 0;
  2753. while (++tick < 195000) {
  2754. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2755. if (status == ANEG_DONE || status == ANEG_FAILED)
  2756. break;
  2757. udelay(1);
  2758. }
  2759. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2760. tw32_f(MAC_MODE, tp->mac_mode);
  2761. udelay(40);
  2762. *txflags = aninfo.txconfig;
  2763. *rxflags = aninfo.flags;
  2764. if (status == ANEG_DONE &&
  2765. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2766. MR_LP_ADV_FULL_DUPLEX)))
  2767. res = 1;
  2768. return res;
  2769. }
  2770. static void tg3_init_bcm8002(struct tg3 *tp)
  2771. {
  2772. u32 mac_status = tr32(MAC_STATUS);
  2773. int i;
  2774. /* Reset when initting first time or we have a link. */
  2775. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2776. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2777. return;
  2778. /* Set PLL lock range. */
  2779. tg3_writephy(tp, 0x16, 0x8007);
  2780. /* SW reset */
  2781. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2782. /* Wait for reset to complete. */
  2783. /* XXX schedule_timeout() ... */
  2784. for (i = 0; i < 500; i++)
  2785. udelay(10);
  2786. /* Config mode; select PMA/Ch 1 regs. */
  2787. tg3_writephy(tp, 0x10, 0x8411);
  2788. /* Enable auto-lock and comdet, select txclk for tx. */
  2789. tg3_writephy(tp, 0x11, 0x0a10);
  2790. tg3_writephy(tp, 0x18, 0x00a0);
  2791. tg3_writephy(tp, 0x16, 0x41ff);
  2792. /* Assert and deassert POR. */
  2793. tg3_writephy(tp, 0x13, 0x0400);
  2794. udelay(40);
  2795. tg3_writephy(tp, 0x13, 0x0000);
  2796. tg3_writephy(tp, 0x11, 0x0a50);
  2797. udelay(40);
  2798. tg3_writephy(tp, 0x11, 0x0a10);
  2799. /* Wait for signal to stabilize */
  2800. /* XXX schedule_timeout() ... */
  2801. for (i = 0; i < 15000; i++)
  2802. udelay(10);
  2803. /* Deselect the channel register so we can read the PHYID
  2804. * later.
  2805. */
  2806. tg3_writephy(tp, 0x10, 0x8011);
  2807. }
  2808. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2809. {
  2810. u16 flowctrl;
  2811. u32 sg_dig_ctrl, sg_dig_status;
  2812. u32 serdes_cfg, expected_sg_dig_ctrl;
  2813. int workaround, port_a;
  2814. int current_link_up;
  2815. serdes_cfg = 0;
  2816. expected_sg_dig_ctrl = 0;
  2817. workaround = 0;
  2818. port_a = 1;
  2819. current_link_up = 0;
  2820. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2821. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2822. workaround = 1;
  2823. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2824. port_a = 0;
  2825. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2826. /* preserve bits 20-23 for voltage regulator */
  2827. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2828. }
  2829. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2830. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2831. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2832. if (workaround) {
  2833. u32 val = serdes_cfg;
  2834. if (port_a)
  2835. val |= 0xc010000;
  2836. else
  2837. val |= 0x4010000;
  2838. tw32_f(MAC_SERDES_CFG, val);
  2839. }
  2840. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2841. }
  2842. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2843. tg3_setup_flow_control(tp, 0, 0);
  2844. current_link_up = 1;
  2845. }
  2846. goto out;
  2847. }
  2848. /* Want auto-negotiation. */
  2849. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2850. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2851. if (flowctrl & ADVERTISE_1000XPAUSE)
  2852. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2853. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2854. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2855. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2856. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2857. tp->serdes_counter &&
  2858. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2859. MAC_STATUS_RCVD_CFG)) ==
  2860. MAC_STATUS_PCS_SYNCED)) {
  2861. tp->serdes_counter--;
  2862. current_link_up = 1;
  2863. goto out;
  2864. }
  2865. restart_autoneg:
  2866. if (workaround)
  2867. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2868. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2869. udelay(5);
  2870. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2871. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2872. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2873. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2874. MAC_STATUS_SIGNAL_DET)) {
  2875. sg_dig_status = tr32(SG_DIG_STATUS);
  2876. mac_status = tr32(MAC_STATUS);
  2877. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2878. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2879. u32 local_adv = 0, remote_adv = 0;
  2880. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2881. local_adv |= ADVERTISE_1000XPAUSE;
  2882. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2883. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2884. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2885. remote_adv |= LPA_1000XPAUSE;
  2886. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2887. remote_adv |= LPA_1000XPAUSE_ASYM;
  2888. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2889. current_link_up = 1;
  2890. tp->serdes_counter = 0;
  2891. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2892. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2893. if (tp->serdes_counter)
  2894. tp->serdes_counter--;
  2895. else {
  2896. if (workaround) {
  2897. u32 val = serdes_cfg;
  2898. if (port_a)
  2899. val |= 0xc010000;
  2900. else
  2901. val |= 0x4010000;
  2902. tw32_f(MAC_SERDES_CFG, val);
  2903. }
  2904. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2905. udelay(40);
  2906. /* Link parallel detection - link is up */
  2907. /* only if we have PCS_SYNC and not */
  2908. /* receiving config code words */
  2909. mac_status = tr32(MAC_STATUS);
  2910. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2911. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2912. tg3_setup_flow_control(tp, 0, 0);
  2913. current_link_up = 1;
  2914. tp->tg3_flags2 |=
  2915. TG3_FLG2_PARALLEL_DETECT;
  2916. tp->serdes_counter =
  2917. SERDES_PARALLEL_DET_TIMEOUT;
  2918. } else
  2919. goto restart_autoneg;
  2920. }
  2921. }
  2922. } else {
  2923. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2924. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2925. }
  2926. out:
  2927. return current_link_up;
  2928. }
  2929. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2930. {
  2931. int current_link_up = 0;
  2932. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2933. goto out;
  2934. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2935. u32 txflags, rxflags;
  2936. int i;
  2937. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2938. u32 local_adv = 0, remote_adv = 0;
  2939. if (txflags & ANEG_CFG_PS1)
  2940. local_adv |= ADVERTISE_1000XPAUSE;
  2941. if (txflags & ANEG_CFG_PS2)
  2942. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2943. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2944. remote_adv |= LPA_1000XPAUSE;
  2945. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2946. remote_adv |= LPA_1000XPAUSE_ASYM;
  2947. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2948. current_link_up = 1;
  2949. }
  2950. for (i = 0; i < 30; i++) {
  2951. udelay(20);
  2952. tw32_f(MAC_STATUS,
  2953. (MAC_STATUS_SYNC_CHANGED |
  2954. MAC_STATUS_CFG_CHANGED));
  2955. udelay(40);
  2956. if ((tr32(MAC_STATUS) &
  2957. (MAC_STATUS_SYNC_CHANGED |
  2958. MAC_STATUS_CFG_CHANGED)) == 0)
  2959. break;
  2960. }
  2961. mac_status = tr32(MAC_STATUS);
  2962. if (current_link_up == 0 &&
  2963. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2964. !(mac_status & MAC_STATUS_RCVD_CFG))
  2965. current_link_up = 1;
  2966. } else {
  2967. tg3_setup_flow_control(tp, 0, 0);
  2968. /* Forcing 1000FD link up. */
  2969. current_link_up = 1;
  2970. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2971. udelay(40);
  2972. tw32_f(MAC_MODE, tp->mac_mode);
  2973. udelay(40);
  2974. }
  2975. out:
  2976. return current_link_up;
  2977. }
  2978. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2979. {
  2980. u32 orig_pause_cfg;
  2981. u16 orig_active_speed;
  2982. u8 orig_active_duplex;
  2983. u32 mac_status;
  2984. int current_link_up;
  2985. int i;
  2986. orig_pause_cfg = tp->link_config.active_flowctrl;
  2987. orig_active_speed = tp->link_config.active_speed;
  2988. orig_active_duplex = tp->link_config.active_duplex;
  2989. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2990. netif_carrier_ok(tp->dev) &&
  2991. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2992. mac_status = tr32(MAC_STATUS);
  2993. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2994. MAC_STATUS_SIGNAL_DET |
  2995. MAC_STATUS_CFG_CHANGED |
  2996. MAC_STATUS_RCVD_CFG);
  2997. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2998. MAC_STATUS_SIGNAL_DET)) {
  2999. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3000. MAC_STATUS_CFG_CHANGED));
  3001. return 0;
  3002. }
  3003. }
  3004. tw32_f(MAC_TX_AUTO_NEG, 0);
  3005. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3006. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3007. tw32_f(MAC_MODE, tp->mac_mode);
  3008. udelay(40);
  3009. if (tp->phy_id == PHY_ID_BCM8002)
  3010. tg3_init_bcm8002(tp);
  3011. /* Enable link change event even when serdes polling. */
  3012. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3013. udelay(40);
  3014. current_link_up = 0;
  3015. mac_status = tr32(MAC_STATUS);
  3016. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3017. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3018. else
  3019. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3020. tp->hw_status->status =
  3021. (SD_STATUS_UPDATED |
  3022. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3023. for (i = 0; i < 100; i++) {
  3024. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3025. MAC_STATUS_CFG_CHANGED));
  3026. udelay(5);
  3027. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3028. MAC_STATUS_CFG_CHANGED |
  3029. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3030. break;
  3031. }
  3032. mac_status = tr32(MAC_STATUS);
  3033. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3034. current_link_up = 0;
  3035. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3036. tp->serdes_counter == 0) {
  3037. tw32_f(MAC_MODE, (tp->mac_mode |
  3038. MAC_MODE_SEND_CONFIGS));
  3039. udelay(1);
  3040. tw32_f(MAC_MODE, tp->mac_mode);
  3041. }
  3042. }
  3043. if (current_link_up == 1) {
  3044. tp->link_config.active_speed = SPEED_1000;
  3045. tp->link_config.active_duplex = DUPLEX_FULL;
  3046. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3047. LED_CTRL_LNKLED_OVERRIDE |
  3048. LED_CTRL_1000MBPS_ON));
  3049. } else {
  3050. tp->link_config.active_speed = SPEED_INVALID;
  3051. tp->link_config.active_duplex = DUPLEX_INVALID;
  3052. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3053. LED_CTRL_LNKLED_OVERRIDE |
  3054. LED_CTRL_TRAFFIC_OVERRIDE));
  3055. }
  3056. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3057. if (current_link_up)
  3058. netif_carrier_on(tp->dev);
  3059. else
  3060. netif_carrier_off(tp->dev);
  3061. tg3_link_report(tp);
  3062. } else {
  3063. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3064. if (orig_pause_cfg != now_pause_cfg ||
  3065. orig_active_speed != tp->link_config.active_speed ||
  3066. orig_active_duplex != tp->link_config.active_duplex)
  3067. tg3_link_report(tp);
  3068. }
  3069. return 0;
  3070. }
  3071. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3072. {
  3073. int current_link_up, err = 0;
  3074. u32 bmsr, bmcr;
  3075. u16 current_speed;
  3076. u8 current_duplex;
  3077. u32 local_adv, remote_adv;
  3078. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3079. tw32_f(MAC_MODE, tp->mac_mode);
  3080. udelay(40);
  3081. tw32(MAC_EVENT, 0);
  3082. tw32_f(MAC_STATUS,
  3083. (MAC_STATUS_SYNC_CHANGED |
  3084. MAC_STATUS_CFG_CHANGED |
  3085. MAC_STATUS_MI_COMPLETION |
  3086. MAC_STATUS_LNKSTATE_CHANGED));
  3087. udelay(40);
  3088. if (force_reset)
  3089. tg3_phy_reset(tp);
  3090. current_link_up = 0;
  3091. current_speed = SPEED_INVALID;
  3092. current_duplex = DUPLEX_INVALID;
  3093. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3094. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3096. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3097. bmsr |= BMSR_LSTATUS;
  3098. else
  3099. bmsr &= ~BMSR_LSTATUS;
  3100. }
  3101. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3102. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3103. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3104. /* do nothing, just check for link up at the end */
  3105. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3106. u32 adv, new_adv;
  3107. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3108. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3109. ADVERTISE_1000XPAUSE |
  3110. ADVERTISE_1000XPSE_ASYM |
  3111. ADVERTISE_SLCT);
  3112. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3113. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3114. new_adv |= ADVERTISE_1000XHALF;
  3115. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3116. new_adv |= ADVERTISE_1000XFULL;
  3117. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3118. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3119. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3120. tg3_writephy(tp, MII_BMCR, bmcr);
  3121. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3122. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3123. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3124. return err;
  3125. }
  3126. } else {
  3127. u32 new_bmcr;
  3128. bmcr &= ~BMCR_SPEED1000;
  3129. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3130. if (tp->link_config.duplex == DUPLEX_FULL)
  3131. new_bmcr |= BMCR_FULLDPLX;
  3132. if (new_bmcr != bmcr) {
  3133. /* BMCR_SPEED1000 is a reserved bit that needs
  3134. * to be set on write.
  3135. */
  3136. new_bmcr |= BMCR_SPEED1000;
  3137. /* Force a linkdown */
  3138. if (netif_carrier_ok(tp->dev)) {
  3139. u32 adv;
  3140. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3141. adv &= ~(ADVERTISE_1000XFULL |
  3142. ADVERTISE_1000XHALF |
  3143. ADVERTISE_SLCT);
  3144. tg3_writephy(tp, MII_ADVERTISE, adv);
  3145. tg3_writephy(tp, MII_BMCR, bmcr |
  3146. BMCR_ANRESTART |
  3147. BMCR_ANENABLE);
  3148. udelay(10);
  3149. netif_carrier_off(tp->dev);
  3150. }
  3151. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3152. bmcr = new_bmcr;
  3153. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3154. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3155. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3156. ASIC_REV_5714) {
  3157. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3158. bmsr |= BMSR_LSTATUS;
  3159. else
  3160. bmsr &= ~BMSR_LSTATUS;
  3161. }
  3162. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3163. }
  3164. }
  3165. if (bmsr & BMSR_LSTATUS) {
  3166. current_speed = SPEED_1000;
  3167. current_link_up = 1;
  3168. if (bmcr & BMCR_FULLDPLX)
  3169. current_duplex = DUPLEX_FULL;
  3170. else
  3171. current_duplex = DUPLEX_HALF;
  3172. local_adv = 0;
  3173. remote_adv = 0;
  3174. if (bmcr & BMCR_ANENABLE) {
  3175. u32 common;
  3176. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3177. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3178. common = local_adv & remote_adv;
  3179. if (common & (ADVERTISE_1000XHALF |
  3180. ADVERTISE_1000XFULL)) {
  3181. if (common & ADVERTISE_1000XFULL)
  3182. current_duplex = DUPLEX_FULL;
  3183. else
  3184. current_duplex = DUPLEX_HALF;
  3185. }
  3186. else
  3187. current_link_up = 0;
  3188. }
  3189. }
  3190. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3191. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3192. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3193. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3194. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3195. tw32_f(MAC_MODE, tp->mac_mode);
  3196. udelay(40);
  3197. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3198. tp->link_config.active_speed = current_speed;
  3199. tp->link_config.active_duplex = current_duplex;
  3200. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3201. if (current_link_up)
  3202. netif_carrier_on(tp->dev);
  3203. else {
  3204. netif_carrier_off(tp->dev);
  3205. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3206. }
  3207. tg3_link_report(tp);
  3208. }
  3209. return err;
  3210. }
  3211. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3212. {
  3213. if (tp->serdes_counter) {
  3214. /* Give autoneg time to complete. */
  3215. tp->serdes_counter--;
  3216. return;
  3217. }
  3218. if (!netif_carrier_ok(tp->dev) &&
  3219. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3220. u32 bmcr;
  3221. tg3_readphy(tp, MII_BMCR, &bmcr);
  3222. if (bmcr & BMCR_ANENABLE) {
  3223. u32 phy1, phy2;
  3224. /* Select shadow register 0x1f */
  3225. tg3_writephy(tp, 0x1c, 0x7c00);
  3226. tg3_readphy(tp, 0x1c, &phy1);
  3227. /* Select expansion interrupt status register */
  3228. tg3_writephy(tp, 0x17, 0x0f01);
  3229. tg3_readphy(tp, 0x15, &phy2);
  3230. tg3_readphy(tp, 0x15, &phy2);
  3231. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3232. /* We have signal detect and not receiving
  3233. * config code words, link is up by parallel
  3234. * detection.
  3235. */
  3236. bmcr &= ~BMCR_ANENABLE;
  3237. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3238. tg3_writephy(tp, MII_BMCR, bmcr);
  3239. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3240. }
  3241. }
  3242. }
  3243. else if (netif_carrier_ok(tp->dev) &&
  3244. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3245. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3246. u32 phy2;
  3247. /* Select expansion interrupt status register */
  3248. tg3_writephy(tp, 0x17, 0x0f01);
  3249. tg3_readphy(tp, 0x15, &phy2);
  3250. if (phy2 & 0x20) {
  3251. u32 bmcr;
  3252. /* Config code words received, turn on autoneg. */
  3253. tg3_readphy(tp, MII_BMCR, &bmcr);
  3254. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3255. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3256. }
  3257. }
  3258. }
  3259. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3260. {
  3261. int err;
  3262. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3263. err = tg3_setup_fiber_phy(tp, force_reset);
  3264. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3265. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3266. } else {
  3267. err = tg3_setup_copper_phy(tp, force_reset);
  3268. }
  3269. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3270. u32 val, scale;
  3271. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3272. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3273. scale = 65;
  3274. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3275. scale = 6;
  3276. else
  3277. scale = 12;
  3278. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3279. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3280. tw32(GRC_MISC_CFG, val);
  3281. }
  3282. if (tp->link_config.active_speed == SPEED_1000 &&
  3283. tp->link_config.active_duplex == DUPLEX_HALF)
  3284. tw32(MAC_TX_LENGTHS,
  3285. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3286. (6 << TX_LENGTHS_IPG_SHIFT) |
  3287. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3288. else
  3289. tw32(MAC_TX_LENGTHS,
  3290. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3291. (6 << TX_LENGTHS_IPG_SHIFT) |
  3292. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3293. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3294. if (netif_carrier_ok(tp->dev)) {
  3295. tw32(HOSTCC_STAT_COAL_TICKS,
  3296. tp->coal.stats_block_coalesce_usecs);
  3297. } else {
  3298. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3299. }
  3300. }
  3301. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3302. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3303. if (!netif_carrier_ok(tp->dev))
  3304. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3305. tp->pwrmgmt_thresh;
  3306. else
  3307. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3308. tw32(PCIE_PWR_MGMT_THRESH, val);
  3309. }
  3310. return err;
  3311. }
  3312. /* This is called whenever we suspect that the system chipset is re-
  3313. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3314. * is bogus tx completions. We try to recover by setting the
  3315. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3316. * in the workqueue.
  3317. */
  3318. static void tg3_tx_recover(struct tg3 *tp)
  3319. {
  3320. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3321. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3322. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3323. "mapped I/O cycles to the network device, attempting to "
  3324. "recover. Please report the problem to the driver maintainer "
  3325. "and include system chipset information.\n", tp->dev->name);
  3326. spin_lock(&tp->lock);
  3327. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3328. spin_unlock(&tp->lock);
  3329. }
  3330. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3331. {
  3332. smp_mb();
  3333. return (tp->tx_pending -
  3334. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3335. }
  3336. /* Tigon3 never reports partial packet sends. So we do not
  3337. * need special logic to handle SKBs that have not had all
  3338. * of their frags sent yet, like SunGEM does.
  3339. */
  3340. static void tg3_tx(struct tg3 *tp)
  3341. {
  3342. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3343. u32 sw_idx = tp->tx_cons;
  3344. while (sw_idx != hw_idx) {
  3345. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3346. struct sk_buff *skb = ri->skb;
  3347. int i, tx_bug = 0;
  3348. if (unlikely(skb == NULL)) {
  3349. tg3_tx_recover(tp);
  3350. return;
  3351. }
  3352. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3353. ri->skb = NULL;
  3354. sw_idx = NEXT_TX(sw_idx);
  3355. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3356. ri = &tp->tx_buffers[sw_idx];
  3357. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3358. tx_bug = 1;
  3359. sw_idx = NEXT_TX(sw_idx);
  3360. }
  3361. dev_kfree_skb(skb);
  3362. if (unlikely(tx_bug)) {
  3363. tg3_tx_recover(tp);
  3364. return;
  3365. }
  3366. }
  3367. tp->tx_cons = sw_idx;
  3368. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3369. * before checking for netif_queue_stopped(). Without the
  3370. * memory barrier, there is a small possibility that tg3_start_xmit()
  3371. * will miss it and cause the queue to be stopped forever.
  3372. */
  3373. smp_mb();
  3374. if (unlikely(netif_queue_stopped(tp->dev) &&
  3375. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3376. netif_tx_lock(tp->dev);
  3377. if (netif_queue_stopped(tp->dev) &&
  3378. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3379. netif_wake_queue(tp->dev);
  3380. netif_tx_unlock(tp->dev);
  3381. }
  3382. }
  3383. /* Returns size of skb allocated or < 0 on error.
  3384. *
  3385. * We only need to fill in the address because the other members
  3386. * of the RX descriptor are invariant, see tg3_init_rings.
  3387. *
  3388. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3389. * posting buffers we only dirty the first cache line of the RX
  3390. * descriptor (containing the address). Whereas for the RX status
  3391. * buffers the cpu only reads the last cacheline of the RX descriptor
  3392. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3393. */
  3394. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3395. int src_idx, u32 dest_idx_unmasked)
  3396. {
  3397. struct tg3_rx_buffer_desc *desc;
  3398. struct ring_info *map, *src_map;
  3399. struct sk_buff *skb;
  3400. dma_addr_t mapping;
  3401. int skb_size, dest_idx;
  3402. src_map = NULL;
  3403. switch (opaque_key) {
  3404. case RXD_OPAQUE_RING_STD:
  3405. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3406. desc = &tp->rx_std[dest_idx];
  3407. map = &tp->rx_std_buffers[dest_idx];
  3408. if (src_idx >= 0)
  3409. src_map = &tp->rx_std_buffers[src_idx];
  3410. skb_size = tp->rx_pkt_buf_sz;
  3411. break;
  3412. case RXD_OPAQUE_RING_JUMBO:
  3413. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3414. desc = &tp->rx_jumbo[dest_idx];
  3415. map = &tp->rx_jumbo_buffers[dest_idx];
  3416. if (src_idx >= 0)
  3417. src_map = &tp->rx_jumbo_buffers[src_idx];
  3418. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3419. break;
  3420. default:
  3421. return -EINVAL;
  3422. }
  3423. /* Do not overwrite any of the map or rp information
  3424. * until we are sure we can commit to a new buffer.
  3425. *
  3426. * Callers depend upon this behavior and assume that
  3427. * we leave everything unchanged if we fail.
  3428. */
  3429. skb = netdev_alloc_skb(tp->dev, skb_size);
  3430. if (skb == NULL)
  3431. return -ENOMEM;
  3432. skb_reserve(skb, tp->rx_offset);
  3433. mapping = pci_map_single(tp->pdev, skb->data,
  3434. skb_size - tp->rx_offset,
  3435. PCI_DMA_FROMDEVICE);
  3436. map->skb = skb;
  3437. pci_unmap_addr_set(map, mapping, mapping);
  3438. if (src_map != NULL)
  3439. src_map->skb = NULL;
  3440. desc->addr_hi = ((u64)mapping >> 32);
  3441. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3442. return skb_size;
  3443. }
  3444. /* We only need to move over in the address because the other
  3445. * members of the RX descriptor are invariant. See notes above
  3446. * tg3_alloc_rx_skb for full details.
  3447. */
  3448. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3449. int src_idx, u32 dest_idx_unmasked)
  3450. {
  3451. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3452. struct ring_info *src_map, *dest_map;
  3453. int dest_idx;
  3454. switch (opaque_key) {
  3455. case RXD_OPAQUE_RING_STD:
  3456. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3457. dest_desc = &tp->rx_std[dest_idx];
  3458. dest_map = &tp->rx_std_buffers[dest_idx];
  3459. src_desc = &tp->rx_std[src_idx];
  3460. src_map = &tp->rx_std_buffers[src_idx];
  3461. break;
  3462. case RXD_OPAQUE_RING_JUMBO:
  3463. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3464. dest_desc = &tp->rx_jumbo[dest_idx];
  3465. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3466. src_desc = &tp->rx_jumbo[src_idx];
  3467. src_map = &tp->rx_jumbo_buffers[src_idx];
  3468. break;
  3469. default:
  3470. return;
  3471. }
  3472. dest_map->skb = src_map->skb;
  3473. pci_unmap_addr_set(dest_map, mapping,
  3474. pci_unmap_addr(src_map, mapping));
  3475. dest_desc->addr_hi = src_desc->addr_hi;
  3476. dest_desc->addr_lo = src_desc->addr_lo;
  3477. src_map->skb = NULL;
  3478. }
  3479. #if TG3_VLAN_TAG_USED
  3480. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3481. {
  3482. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3483. }
  3484. #endif
  3485. /* The RX ring scheme is composed of multiple rings which post fresh
  3486. * buffers to the chip, and one special ring the chip uses to report
  3487. * status back to the host.
  3488. *
  3489. * The special ring reports the status of received packets to the
  3490. * host. The chip does not write into the original descriptor the
  3491. * RX buffer was obtained from. The chip simply takes the original
  3492. * descriptor as provided by the host, updates the status and length
  3493. * field, then writes this into the next status ring entry.
  3494. *
  3495. * Each ring the host uses to post buffers to the chip is described
  3496. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3497. * it is first placed into the on-chip ram. When the packet's length
  3498. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3499. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3500. * which is within the range of the new packet's length is chosen.
  3501. *
  3502. * The "separate ring for rx status" scheme may sound queer, but it makes
  3503. * sense from a cache coherency perspective. If only the host writes
  3504. * to the buffer post rings, and only the chip writes to the rx status
  3505. * rings, then cache lines never move beyond shared-modified state.
  3506. * If both the host and chip were to write into the same ring, cache line
  3507. * eviction could occur since both entities want it in an exclusive state.
  3508. */
  3509. static int tg3_rx(struct tg3 *tp, int budget)
  3510. {
  3511. u32 work_mask, rx_std_posted = 0;
  3512. u32 sw_idx = tp->rx_rcb_ptr;
  3513. u16 hw_idx;
  3514. int received;
  3515. hw_idx = tp->hw_status->idx[0].rx_producer;
  3516. /*
  3517. * We need to order the read of hw_idx and the read of
  3518. * the opaque cookie.
  3519. */
  3520. rmb();
  3521. work_mask = 0;
  3522. received = 0;
  3523. while (sw_idx != hw_idx && budget > 0) {
  3524. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3525. unsigned int len;
  3526. struct sk_buff *skb;
  3527. dma_addr_t dma_addr;
  3528. u32 opaque_key, desc_idx, *post_ptr;
  3529. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3530. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3531. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3532. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3533. mapping);
  3534. skb = tp->rx_std_buffers[desc_idx].skb;
  3535. post_ptr = &tp->rx_std_ptr;
  3536. rx_std_posted++;
  3537. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3538. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3539. mapping);
  3540. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3541. post_ptr = &tp->rx_jumbo_ptr;
  3542. }
  3543. else {
  3544. goto next_pkt_nopost;
  3545. }
  3546. work_mask |= opaque_key;
  3547. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3548. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3549. drop_it:
  3550. tg3_recycle_rx(tp, opaque_key,
  3551. desc_idx, *post_ptr);
  3552. drop_it_no_recycle:
  3553. /* Other statistics kept track of by card. */
  3554. tp->net_stats.rx_dropped++;
  3555. goto next_pkt;
  3556. }
  3557. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3558. ETH_FCS_LEN;
  3559. if (len > RX_COPY_THRESHOLD
  3560. && tp->rx_offset == NET_IP_ALIGN
  3561. /* rx_offset will likely not equal NET_IP_ALIGN
  3562. * if this is a 5701 card running in PCI-X mode
  3563. * [see tg3_get_invariants()]
  3564. */
  3565. ) {
  3566. int skb_size;
  3567. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3568. desc_idx, *post_ptr);
  3569. if (skb_size < 0)
  3570. goto drop_it;
  3571. pci_unmap_single(tp->pdev, dma_addr,
  3572. skb_size - tp->rx_offset,
  3573. PCI_DMA_FROMDEVICE);
  3574. skb_put(skb, len);
  3575. } else {
  3576. struct sk_buff *copy_skb;
  3577. tg3_recycle_rx(tp, opaque_key,
  3578. desc_idx, *post_ptr);
  3579. copy_skb = netdev_alloc_skb(tp->dev,
  3580. len + TG3_RAW_IP_ALIGN);
  3581. if (copy_skb == NULL)
  3582. goto drop_it_no_recycle;
  3583. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3584. skb_put(copy_skb, len);
  3585. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3586. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3587. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3588. /* We'll reuse the original ring buffer. */
  3589. skb = copy_skb;
  3590. }
  3591. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3592. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3593. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3594. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3595. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3596. else
  3597. skb->ip_summed = CHECKSUM_NONE;
  3598. skb->protocol = eth_type_trans(skb, tp->dev);
  3599. #if TG3_VLAN_TAG_USED
  3600. if (tp->vlgrp != NULL &&
  3601. desc->type_flags & RXD_FLAG_VLAN) {
  3602. tg3_vlan_rx(tp, skb,
  3603. desc->err_vlan & RXD_VLAN_MASK);
  3604. } else
  3605. #endif
  3606. netif_receive_skb(skb);
  3607. received++;
  3608. budget--;
  3609. next_pkt:
  3610. (*post_ptr)++;
  3611. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3612. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3613. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3614. TG3_64BIT_REG_LOW, idx);
  3615. work_mask &= ~RXD_OPAQUE_RING_STD;
  3616. rx_std_posted = 0;
  3617. }
  3618. next_pkt_nopost:
  3619. sw_idx++;
  3620. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3621. /* Refresh hw_idx to see if there is new work */
  3622. if (sw_idx == hw_idx) {
  3623. hw_idx = tp->hw_status->idx[0].rx_producer;
  3624. rmb();
  3625. }
  3626. }
  3627. /* ACK the status ring. */
  3628. tp->rx_rcb_ptr = sw_idx;
  3629. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3630. /* Refill RX ring(s). */
  3631. if (work_mask & RXD_OPAQUE_RING_STD) {
  3632. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3633. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3634. sw_idx);
  3635. }
  3636. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3637. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3638. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3639. sw_idx);
  3640. }
  3641. mmiowb();
  3642. return received;
  3643. }
  3644. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3645. {
  3646. struct tg3_hw_status *sblk = tp->hw_status;
  3647. /* handle link change and other phy events */
  3648. if (!(tp->tg3_flags &
  3649. (TG3_FLAG_USE_LINKCHG_REG |
  3650. TG3_FLAG_POLL_SERDES))) {
  3651. if (sblk->status & SD_STATUS_LINK_CHG) {
  3652. sblk->status = SD_STATUS_UPDATED |
  3653. (sblk->status & ~SD_STATUS_LINK_CHG);
  3654. spin_lock(&tp->lock);
  3655. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3656. tw32_f(MAC_STATUS,
  3657. (MAC_STATUS_SYNC_CHANGED |
  3658. MAC_STATUS_CFG_CHANGED |
  3659. MAC_STATUS_MI_COMPLETION |
  3660. MAC_STATUS_LNKSTATE_CHANGED));
  3661. udelay(40);
  3662. } else
  3663. tg3_setup_phy(tp, 0);
  3664. spin_unlock(&tp->lock);
  3665. }
  3666. }
  3667. /* run TX completion thread */
  3668. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3669. tg3_tx(tp);
  3670. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3671. return work_done;
  3672. }
  3673. /* run RX thread, within the bounds set by NAPI.
  3674. * All RX "locking" is done by ensuring outside
  3675. * code synchronizes with tg3->napi.poll()
  3676. */
  3677. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3678. work_done += tg3_rx(tp, budget - work_done);
  3679. return work_done;
  3680. }
  3681. static int tg3_poll(struct napi_struct *napi, int budget)
  3682. {
  3683. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3684. int work_done = 0;
  3685. struct tg3_hw_status *sblk = tp->hw_status;
  3686. while (1) {
  3687. work_done = tg3_poll_work(tp, work_done, budget);
  3688. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3689. goto tx_recovery;
  3690. if (unlikely(work_done >= budget))
  3691. break;
  3692. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3693. /* tp->last_tag is used in tg3_restart_ints() below
  3694. * to tell the hw how much work has been processed,
  3695. * so we must read it before checking for more work.
  3696. */
  3697. tp->last_tag = sblk->status_tag;
  3698. rmb();
  3699. } else
  3700. sblk->status &= ~SD_STATUS_UPDATED;
  3701. if (likely(!tg3_has_work(tp))) {
  3702. netif_rx_complete(tp->dev, napi);
  3703. tg3_restart_ints(tp);
  3704. break;
  3705. }
  3706. }
  3707. return work_done;
  3708. tx_recovery:
  3709. /* work_done is guaranteed to be less than budget. */
  3710. netif_rx_complete(tp->dev, napi);
  3711. schedule_work(&tp->reset_task);
  3712. return work_done;
  3713. }
  3714. static void tg3_irq_quiesce(struct tg3 *tp)
  3715. {
  3716. BUG_ON(tp->irq_sync);
  3717. tp->irq_sync = 1;
  3718. smp_mb();
  3719. synchronize_irq(tp->pdev->irq);
  3720. }
  3721. static inline int tg3_irq_sync(struct tg3 *tp)
  3722. {
  3723. return tp->irq_sync;
  3724. }
  3725. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3726. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3727. * with as well. Most of the time, this is not necessary except when
  3728. * shutting down the device.
  3729. */
  3730. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3731. {
  3732. spin_lock_bh(&tp->lock);
  3733. if (irq_sync)
  3734. tg3_irq_quiesce(tp);
  3735. }
  3736. static inline void tg3_full_unlock(struct tg3 *tp)
  3737. {
  3738. spin_unlock_bh(&tp->lock);
  3739. }
  3740. /* One-shot MSI handler - Chip automatically disables interrupt
  3741. * after sending MSI so driver doesn't have to do it.
  3742. */
  3743. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3744. {
  3745. struct net_device *dev = dev_id;
  3746. struct tg3 *tp = netdev_priv(dev);
  3747. prefetch(tp->hw_status);
  3748. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3749. if (likely(!tg3_irq_sync(tp)))
  3750. netif_rx_schedule(dev, &tp->napi);
  3751. return IRQ_HANDLED;
  3752. }
  3753. /* MSI ISR - No need to check for interrupt sharing and no need to
  3754. * flush status block and interrupt mailbox. PCI ordering rules
  3755. * guarantee that MSI will arrive after the status block.
  3756. */
  3757. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3758. {
  3759. struct net_device *dev = dev_id;
  3760. struct tg3 *tp = netdev_priv(dev);
  3761. prefetch(tp->hw_status);
  3762. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3763. /*
  3764. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3765. * chip-internal interrupt pending events.
  3766. * Writing non-zero to intr-mbox-0 additional tells the
  3767. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3768. * event coalescing.
  3769. */
  3770. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3771. if (likely(!tg3_irq_sync(tp)))
  3772. netif_rx_schedule(dev, &tp->napi);
  3773. return IRQ_RETVAL(1);
  3774. }
  3775. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3776. {
  3777. struct net_device *dev = dev_id;
  3778. struct tg3 *tp = netdev_priv(dev);
  3779. struct tg3_hw_status *sblk = tp->hw_status;
  3780. unsigned int handled = 1;
  3781. /* In INTx mode, it is possible for the interrupt to arrive at
  3782. * the CPU before the status block posted prior to the interrupt.
  3783. * Reading the PCI State register will confirm whether the
  3784. * interrupt is ours and will flush the status block.
  3785. */
  3786. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3787. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3788. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3789. handled = 0;
  3790. goto out;
  3791. }
  3792. }
  3793. /*
  3794. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3795. * chip-internal interrupt pending events.
  3796. * Writing non-zero to intr-mbox-0 additional tells the
  3797. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3798. * event coalescing.
  3799. *
  3800. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3801. * spurious interrupts. The flush impacts performance but
  3802. * excessive spurious interrupts can be worse in some cases.
  3803. */
  3804. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3805. if (tg3_irq_sync(tp))
  3806. goto out;
  3807. sblk->status &= ~SD_STATUS_UPDATED;
  3808. if (likely(tg3_has_work(tp))) {
  3809. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3810. netif_rx_schedule(dev, &tp->napi);
  3811. } else {
  3812. /* No work, shared interrupt perhaps? re-enable
  3813. * interrupts, and flush that PCI write
  3814. */
  3815. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3816. 0x00000000);
  3817. }
  3818. out:
  3819. return IRQ_RETVAL(handled);
  3820. }
  3821. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3822. {
  3823. struct net_device *dev = dev_id;
  3824. struct tg3 *tp = netdev_priv(dev);
  3825. struct tg3_hw_status *sblk = tp->hw_status;
  3826. unsigned int handled = 1;
  3827. /* In INTx mode, it is possible for the interrupt to arrive at
  3828. * the CPU before the status block posted prior to the interrupt.
  3829. * Reading the PCI State register will confirm whether the
  3830. * interrupt is ours and will flush the status block.
  3831. */
  3832. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3833. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3834. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3835. handled = 0;
  3836. goto out;
  3837. }
  3838. }
  3839. /*
  3840. * writing any value to intr-mbox-0 clears PCI INTA# and
  3841. * chip-internal interrupt pending events.
  3842. * writing non-zero to intr-mbox-0 additional tells the
  3843. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3844. * event coalescing.
  3845. *
  3846. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3847. * spurious interrupts. The flush impacts performance but
  3848. * excessive spurious interrupts can be worse in some cases.
  3849. */
  3850. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3851. if (tg3_irq_sync(tp))
  3852. goto out;
  3853. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3854. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3855. /* Update last_tag to mark that this status has been
  3856. * seen. Because interrupt may be shared, we may be
  3857. * racing with tg3_poll(), so only update last_tag
  3858. * if tg3_poll() is not scheduled.
  3859. */
  3860. tp->last_tag = sblk->status_tag;
  3861. __netif_rx_schedule(dev, &tp->napi);
  3862. }
  3863. out:
  3864. return IRQ_RETVAL(handled);
  3865. }
  3866. /* ISR for interrupt test */
  3867. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3868. {
  3869. struct net_device *dev = dev_id;
  3870. struct tg3 *tp = netdev_priv(dev);
  3871. struct tg3_hw_status *sblk = tp->hw_status;
  3872. if ((sblk->status & SD_STATUS_UPDATED) ||
  3873. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3874. tg3_disable_ints(tp);
  3875. return IRQ_RETVAL(1);
  3876. }
  3877. return IRQ_RETVAL(0);
  3878. }
  3879. static int tg3_init_hw(struct tg3 *, int);
  3880. static int tg3_halt(struct tg3 *, int, int);
  3881. /* Restart hardware after configuration changes, self-test, etc.
  3882. * Invoked with tp->lock held.
  3883. */
  3884. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3885. __releases(tp->lock)
  3886. __acquires(tp->lock)
  3887. {
  3888. int err;
  3889. err = tg3_init_hw(tp, reset_phy);
  3890. if (err) {
  3891. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3892. "aborting.\n", tp->dev->name);
  3893. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3894. tg3_full_unlock(tp);
  3895. del_timer_sync(&tp->timer);
  3896. tp->irq_sync = 0;
  3897. napi_enable(&tp->napi);
  3898. dev_close(tp->dev);
  3899. tg3_full_lock(tp, 0);
  3900. }
  3901. return err;
  3902. }
  3903. #ifdef CONFIG_NET_POLL_CONTROLLER
  3904. static void tg3_poll_controller(struct net_device *dev)
  3905. {
  3906. struct tg3 *tp = netdev_priv(dev);
  3907. tg3_interrupt(tp->pdev->irq, dev);
  3908. }
  3909. #endif
  3910. static void tg3_reset_task(struct work_struct *work)
  3911. {
  3912. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3913. int err;
  3914. unsigned int restart_timer;
  3915. tg3_full_lock(tp, 0);
  3916. if (!netif_running(tp->dev)) {
  3917. tg3_full_unlock(tp);
  3918. return;
  3919. }
  3920. tg3_full_unlock(tp);
  3921. tg3_phy_stop(tp);
  3922. tg3_netif_stop(tp);
  3923. tg3_full_lock(tp, 1);
  3924. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3925. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3926. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3927. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3928. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3929. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3930. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3931. }
  3932. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3933. err = tg3_init_hw(tp, 1);
  3934. if (err)
  3935. goto out;
  3936. tg3_netif_start(tp);
  3937. if (restart_timer)
  3938. mod_timer(&tp->timer, jiffies + 1);
  3939. out:
  3940. tg3_full_unlock(tp);
  3941. if (!err)
  3942. tg3_phy_start(tp);
  3943. }
  3944. static void tg3_dump_short_state(struct tg3 *tp)
  3945. {
  3946. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3947. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3948. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3949. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3950. }
  3951. static void tg3_tx_timeout(struct net_device *dev)
  3952. {
  3953. struct tg3 *tp = netdev_priv(dev);
  3954. if (netif_msg_tx_err(tp)) {
  3955. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3956. dev->name);
  3957. tg3_dump_short_state(tp);
  3958. }
  3959. schedule_work(&tp->reset_task);
  3960. }
  3961. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3962. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3963. {
  3964. u32 base = (u32) mapping & 0xffffffff;
  3965. return ((base > 0xffffdcc0) &&
  3966. (base + len + 8 < base));
  3967. }
  3968. /* Test for DMA addresses > 40-bit */
  3969. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3970. int len)
  3971. {
  3972. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3973. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3974. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3975. return 0;
  3976. #else
  3977. return 0;
  3978. #endif
  3979. }
  3980. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3981. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3982. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3983. u32 last_plus_one, u32 *start,
  3984. u32 base_flags, u32 mss)
  3985. {
  3986. struct sk_buff *new_skb;
  3987. dma_addr_t new_addr = 0;
  3988. u32 entry = *start;
  3989. int i, ret = 0;
  3990. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3991. new_skb = skb_copy(skb, GFP_ATOMIC);
  3992. else {
  3993. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3994. new_skb = skb_copy_expand(skb,
  3995. skb_headroom(skb) + more_headroom,
  3996. skb_tailroom(skb), GFP_ATOMIC);
  3997. }
  3998. if (!new_skb) {
  3999. ret = -1;
  4000. } else {
  4001. /* New SKB is guaranteed to be linear. */
  4002. entry = *start;
  4003. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4004. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4005. /* Make sure new skb does not cross any 4G boundaries.
  4006. * Drop the packet if it does.
  4007. */
  4008. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4009. if (!ret)
  4010. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4011. DMA_TO_DEVICE);
  4012. ret = -1;
  4013. dev_kfree_skb(new_skb);
  4014. new_skb = NULL;
  4015. } else {
  4016. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4017. base_flags, 1 | (mss << 1));
  4018. *start = NEXT_TX(entry);
  4019. }
  4020. }
  4021. /* Now clean up the sw ring entries. */
  4022. i = 0;
  4023. while (entry != last_plus_one) {
  4024. if (i == 0) {
  4025. tp->tx_buffers[entry].skb = new_skb;
  4026. } else {
  4027. tp->tx_buffers[entry].skb = NULL;
  4028. }
  4029. entry = NEXT_TX(entry);
  4030. i++;
  4031. }
  4032. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4033. dev_kfree_skb(skb);
  4034. return ret;
  4035. }
  4036. static void tg3_set_txd(struct tg3 *tp, int entry,
  4037. dma_addr_t mapping, int len, u32 flags,
  4038. u32 mss_and_is_end)
  4039. {
  4040. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4041. int is_end = (mss_and_is_end & 0x1);
  4042. u32 mss = (mss_and_is_end >> 1);
  4043. u32 vlan_tag = 0;
  4044. if (is_end)
  4045. flags |= TXD_FLAG_END;
  4046. if (flags & TXD_FLAG_VLAN) {
  4047. vlan_tag = flags >> 16;
  4048. flags &= 0xffff;
  4049. }
  4050. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4051. txd->addr_hi = ((u64) mapping >> 32);
  4052. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4053. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4054. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4055. }
  4056. /* hard_start_xmit for devices that don't have any bugs and
  4057. * support TG3_FLG2_HW_TSO_2 only.
  4058. */
  4059. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4060. {
  4061. struct tg3 *tp = netdev_priv(dev);
  4062. u32 len, entry, base_flags, mss;
  4063. struct skb_shared_info *sp;
  4064. dma_addr_t mapping;
  4065. len = skb_headlen(skb);
  4066. /* We are running in BH disabled context with netif_tx_lock
  4067. * and TX reclaim runs via tp->napi.poll inside of a software
  4068. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4069. * no IRQ context deadlocks to worry about either. Rejoice!
  4070. */
  4071. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4072. if (!netif_queue_stopped(dev)) {
  4073. netif_stop_queue(dev);
  4074. /* This is a hard error, log it. */
  4075. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4076. "queue awake!\n", dev->name);
  4077. }
  4078. return NETDEV_TX_BUSY;
  4079. }
  4080. entry = tp->tx_prod;
  4081. base_flags = 0;
  4082. mss = 0;
  4083. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4084. int tcp_opt_len, ip_tcp_len;
  4085. if (skb_header_cloned(skb) &&
  4086. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4087. dev_kfree_skb(skb);
  4088. goto out_unlock;
  4089. }
  4090. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4091. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4092. else {
  4093. struct iphdr *iph = ip_hdr(skb);
  4094. tcp_opt_len = tcp_optlen(skb);
  4095. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4096. iph->check = 0;
  4097. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4098. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4099. }
  4100. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4101. TXD_FLAG_CPU_POST_DMA);
  4102. tcp_hdr(skb)->check = 0;
  4103. }
  4104. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4105. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4106. #if TG3_VLAN_TAG_USED
  4107. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4108. base_flags |= (TXD_FLAG_VLAN |
  4109. (vlan_tx_tag_get(skb) << 16));
  4110. #endif
  4111. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4112. dev_kfree_skb(skb);
  4113. goto out_unlock;
  4114. }
  4115. sp = skb_shinfo(skb);
  4116. mapping = sp->dma_maps[0];
  4117. tp->tx_buffers[entry].skb = skb;
  4118. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4119. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4120. entry = NEXT_TX(entry);
  4121. /* Now loop through additional data fragments, and queue them. */
  4122. if (skb_shinfo(skb)->nr_frags > 0) {
  4123. unsigned int i, last;
  4124. last = skb_shinfo(skb)->nr_frags - 1;
  4125. for (i = 0; i <= last; i++) {
  4126. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4127. len = frag->size;
  4128. mapping = sp->dma_maps[i + 1];
  4129. tp->tx_buffers[entry].skb = NULL;
  4130. tg3_set_txd(tp, entry, mapping, len,
  4131. base_flags, (i == last) | (mss << 1));
  4132. entry = NEXT_TX(entry);
  4133. }
  4134. }
  4135. /* Packets are ready, update Tx producer idx local and on card. */
  4136. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4137. tp->tx_prod = entry;
  4138. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4139. netif_stop_queue(dev);
  4140. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4141. netif_wake_queue(tp->dev);
  4142. }
  4143. out_unlock:
  4144. mmiowb();
  4145. dev->trans_start = jiffies;
  4146. return NETDEV_TX_OK;
  4147. }
  4148. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4149. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4150. * TSO header is greater than 80 bytes.
  4151. */
  4152. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4153. {
  4154. struct sk_buff *segs, *nskb;
  4155. /* Estimate the number of fragments in the worst case */
  4156. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4157. netif_stop_queue(tp->dev);
  4158. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4159. return NETDEV_TX_BUSY;
  4160. netif_wake_queue(tp->dev);
  4161. }
  4162. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4163. if (IS_ERR(segs))
  4164. goto tg3_tso_bug_end;
  4165. do {
  4166. nskb = segs;
  4167. segs = segs->next;
  4168. nskb->next = NULL;
  4169. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4170. } while (segs);
  4171. tg3_tso_bug_end:
  4172. dev_kfree_skb(skb);
  4173. return NETDEV_TX_OK;
  4174. }
  4175. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4176. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4177. */
  4178. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4179. {
  4180. struct tg3 *tp = netdev_priv(dev);
  4181. u32 len, entry, base_flags, mss;
  4182. struct skb_shared_info *sp;
  4183. int would_hit_hwbug;
  4184. dma_addr_t mapping;
  4185. len = skb_headlen(skb);
  4186. /* We are running in BH disabled context with netif_tx_lock
  4187. * and TX reclaim runs via tp->napi.poll inside of a software
  4188. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4189. * no IRQ context deadlocks to worry about either. Rejoice!
  4190. */
  4191. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4192. if (!netif_queue_stopped(dev)) {
  4193. netif_stop_queue(dev);
  4194. /* This is a hard error, log it. */
  4195. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4196. "queue awake!\n", dev->name);
  4197. }
  4198. return NETDEV_TX_BUSY;
  4199. }
  4200. entry = tp->tx_prod;
  4201. base_flags = 0;
  4202. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4203. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4204. mss = 0;
  4205. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4206. struct iphdr *iph;
  4207. int tcp_opt_len, ip_tcp_len, hdr_len;
  4208. if (skb_header_cloned(skb) &&
  4209. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4210. dev_kfree_skb(skb);
  4211. goto out_unlock;
  4212. }
  4213. tcp_opt_len = tcp_optlen(skb);
  4214. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4215. hdr_len = ip_tcp_len + tcp_opt_len;
  4216. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4217. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4218. return (tg3_tso_bug(tp, skb));
  4219. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4220. TXD_FLAG_CPU_POST_DMA);
  4221. iph = ip_hdr(skb);
  4222. iph->check = 0;
  4223. iph->tot_len = htons(mss + hdr_len);
  4224. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4225. tcp_hdr(skb)->check = 0;
  4226. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4227. } else
  4228. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4229. iph->daddr, 0,
  4230. IPPROTO_TCP,
  4231. 0);
  4232. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4233. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4234. if (tcp_opt_len || iph->ihl > 5) {
  4235. int tsflags;
  4236. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4237. mss |= (tsflags << 11);
  4238. }
  4239. } else {
  4240. if (tcp_opt_len || iph->ihl > 5) {
  4241. int tsflags;
  4242. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4243. base_flags |= tsflags << 12;
  4244. }
  4245. }
  4246. }
  4247. #if TG3_VLAN_TAG_USED
  4248. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4249. base_flags |= (TXD_FLAG_VLAN |
  4250. (vlan_tx_tag_get(skb) << 16));
  4251. #endif
  4252. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4253. dev_kfree_skb(skb);
  4254. goto out_unlock;
  4255. }
  4256. sp = skb_shinfo(skb);
  4257. mapping = sp->dma_maps[0];
  4258. tp->tx_buffers[entry].skb = skb;
  4259. would_hit_hwbug = 0;
  4260. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4261. would_hit_hwbug = 1;
  4262. else if (tg3_4g_overflow_test(mapping, len))
  4263. would_hit_hwbug = 1;
  4264. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4265. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4266. entry = NEXT_TX(entry);
  4267. /* Now loop through additional data fragments, and queue them. */
  4268. if (skb_shinfo(skb)->nr_frags > 0) {
  4269. unsigned int i, last;
  4270. last = skb_shinfo(skb)->nr_frags - 1;
  4271. for (i = 0; i <= last; i++) {
  4272. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4273. len = frag->size;
  4274. mapping = sp->dma_maps[i + 1];
  4275. tp->tx_buffers[entry].skb = NULL;
  4276. if (tg3_4g_overflow_test(mapping, len))
  4277. would_hit_hwbug = 1;
  4278. if (tg3_40bit_overflow_test(tp, mapping, len))
  4279. would_hit_hwbug = 1;
  4280. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4281. tg3_set_txd(tp, entry, mapping, len,
  4282. base_flags, (i == last)|(mss << 1));
  4283. else
  4284. tg3_set_txd(tp, entry, mapping, len,
  4285. base_flags, (i == last));
  4286. entry = NEXT_TX(entry);
  4287. }
  4288. }
  4289. if (would_hit_hwbug) {
  4290. u32 last_plus_one = entry;
  4291. u32 start;
  4292. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4293. start &= (TG3_TX_RING_SIZE - 1);
  4294. /* If the workaround fails due to memory/mapping
  4295. * failure, silently drop this packet.
  4296. */
  4297. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4298. &start, base_flags, mss))
  4299. goto out_unlock;
  4300. entry = start;
  4301. }
  4302. /* Packets are ready, update Tx producer idx local and on card. */
  4303. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4304. tp->tx_prod = entry;
  4305. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4306. netif_stop_queue(dev);
  4307. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4308. netif_wake_queue(tp->dev);
  4309. }
  4310. out_unlock:
  4311. mmiowb();
  4312. dev->trans_start = jiffies;
  4313. return NETDEV_TX_OK;
  4314. }
  4315. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4316. int new_mtu)
  4317. {
  4318. dev->mtu = new_mtu;
  4319. if (new_mtu > ETH_DATA_LEN) {
  4320. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4321. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4322. ethtool_op_set_tso(dev, 0);
  4323. }
  4324. else
  4325. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4326. } else {
  4327. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4328. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4329. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4330. }
  4331. }
  4332. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4333. {
  4334. struct tg3 *tp = netdev_priv(dev);
  4335. int err;
  4336. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4337. return -EINVAL;
  4338. if (!netif_running(dev)) {
  4339. /* We'll just catch it later when the
  4340. * device is up'd.
  4341. */
  4342. tg3_set_mtu(dev, tp, new_mtu);
  4343. return 0;
  4344. }
  4345. tg3_phy_stop(tp);
  4346. tg3_netif_stop(tp);
  4347. tg3_full_lock(tp, 1);
  4348. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4349. tg3_set_mtu(dev, tp, new_mtu);
  4350. err = tg3_restart_hw(tp, 0);
  4351. if (!err)
  4352. tg3_netif_start(tp);
  4353. tg3_full_unlock(tp);
  4354. if (!err)
  4355. tg3_phy_start(tp);
  4356. return err;
  4357. }
  4358. /* Free up pending packets in all rx/tx rings.
  4359. *
  4360. * The chip has been shut down and the driver detached from
  4361. * the networking, so no interrupts or new tx packets will
  4362. * end up in the driver. tp->{tx,}lock is not held and we are not
  4363. * in an interrupt context and thus may sleep.
  4364. */
  4365. static void tg3_free_rings(struct tg3 *tp)
  4366. {
  4367. struct ring_info *rxp;
  4368. int i;
  4369. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4370. rxp = &tp->rx_std_buffers[i];
  4371. if (rxp->skb == NULL)
  4372. continue;
  4373. pci_unmap_single(tp->pdev,
  4374. pci_unmap_addr(rxp, mapping),
  4375. tp->rx_pkt_buf_sz - tp->rx_offset,
  4376. PCI_DMA_FROMDEVICE);
  4377. dev_kfree_skb_any(rxp->skb);
  4378. rxp->skb = NULL;
  4379. }
  4380. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4381. rxp = &tp->rx_jumbo_buffers[i];
  4382. if (rxp->skb == NULL)
  4383. continue;
  4384. pci_unmap_single(tp->pdev,
  4385. pci_unmap_addr(rxp, mapping),
  4386. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4387. PCI_DMA_FROMDEVICE);
  4388. dev_kfree_skb_any(rxp->skb);
  4389. rxp->skb = NULL;
  4390. }
  4391. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4392. struct tx_ring_info *txp;
  4393. struct sk_buff *skb;
  4394. txp = &tp->tx_buffers[i];
  4395. skb = txp->skb;
  4396. if (skb == NULL) {
  4397. i++;
  4398. continue;
  4399. }
  4400. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4401. txp->skb = NULL;
  4402. i += skb_shinfo(skb)->nr_frags + 1;
  4403. dev_kfree_skb_any(skb);
  4404. }
  4405. }
  4406. /* Initialize tx/rx rings for packet processing.
  4407. *
  4408. * The chip has been shut down and the driver detached from
  4409. * the networking, so no interrupts or new tx packets will
  4410. * end up in the driver. tp->{tx,}lock are held and thus
  4411. * we may not sleep.
  4412. */
  4413. static int tg3_init_rings(struct tg3 *tp)
  4414. {
  4415. u32 i;
  4416. /* Free up all the SKBs. */
  4417. tg3_free_rings(tp);
  4418. /* Zero out all descriptors. */
  4419. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4420. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4421. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4422. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4423. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4424. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4425. (tp->dev->mtu > ETH_DATA_LEN))
  4426. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4427. /* Initialize invariants of the rings, we only set this
  4428. * stuff once. This works because the card does not
  4429. * write into the rx buffer posting rings.
  4430. */
  4431. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4432. struct tg3_rx_buffer_desc *rxd;
  4433. rxd = &tp->rx_std[i];
  4434. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4435. << RXD_LEN_SHIFT;
  4436. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4437. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4438. (i << RXD_OPAQUE_INDEX_SHIFT));
  4439. }
  4440. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4441. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4442. struct tg3_rx_buffer_desc *rxd;
  4443. rxd = &tp->rx_jumbo[i];
  4444. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4445. << RXD_LEN_SHIFT;
  4446. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4447. RXD_FLAG_JUMBO;
  4448. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4449. (i << RXD_OPAQUE_INDEX_SHIFT));
  4450. }
  4451. }
  4452. /* Now allocate fresh SKBs for each rx ring. */
  4453. for (i = 0; i < tp->rx_pending; i++) {
  4454. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4455. printk(KERN_WARNING PFX
  4456. "%s: Using a smaller RX standard ring, "
  4457. "only %d out of %d buffers were allocated "
  4458. "successfully.\n",
  4459. tp->dev->name, i, tp->rx_pending);
  4460. if (i == 0)
  4461. return -ENOMEM;
  4462. tp->rx_pending = i;
  4463. break;
  4464. }
  4465. }
  4466. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4467. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4468. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4469. -1, i) < 0) {
  4470. printk(KERN_WARNING PFX
  4471. "%s: Using a smaller RX jumbo ring, "
  4472. "only %d out of %d buffers were "
  4473. "allocated successfully.\n",
  4474. tp->dev->name, i, tp->rx_jumbo_pending);
  4475. if (i == 0) {
  4476. tg3_free_rings(tp);
  4477. return -ENOMEM;
  4478. }
  4479. tp->rx_jumbo_pending = i;
  4480. break;
  4481. }
  4482. }
  4483. }
  4484. return 0;
  4485. }
  4486. /*
  4487. * Must not be invoked with interrupt sources disabled and
  4488. * the hardware shutdown down.
  4489. */
  4490. static void tg3_free_consistent(struct tg3 *tp)
  4491. {
  4492. kfree(tp->rx_std_buffers);
  4493. tp->rx_std_buffers = NULL;
  4494. if (tp->rx_std) {
  4495. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4496. tp->rx_std, tp->rx_std_mapping);
  4497. tp->rx_std = NULL;
  4498. }
  4499. if (tp->rx_jumbo) {
  4500. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4501. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4502. tp->rx_jumbo = NULL;
  4503. }
  4504. if (tp->rx_rcb) {
  4505. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4506. tp->rx_rcb, tp->rx_rcb_mapping);
  4507. tp->rx_rcb = NULL;
  4508. }
  4509. if (tp->tx_ring) {
  4510. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4511. tp->tx_ring, tp->tx_desc_mapping);
  4512. tp->tx_ring = NULL;
  4513. }
  4514. if (tp->hw_status) {
  4515. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4516. tp->hw_status, tp->status_mapping);
  4517. tp->hw_status = NULL;
  4518. }
  4519. if (tp->hw_stats) {
  4520. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4521. tp->hw_stats, tp->stats_mapping);
  4522. tp->hw_stats = NULL;
  4523. }
  4524. }
  4525. /*
  4526. * Must not be invoked with interrupt sources disabled and
  4527. * the hardware shutdown down. Can sleep.
  4528. */
  4529. static int tg3_alloc_consistent(struct tg3 *tp)
  4530. {
  4531. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4532. (TG3_RX_RING_SIZE +
  4533. TG3_RX_JUMBO_RING_SIZE)) +
  4534. (sizeof(struct tx_ring_info) *
  4535. TG3_TX_RING_SIZE),
  4536. GFP_KERNEL);
  4537. if (!tp->rx_std_buffers)
  4538. return -ENOMEM;
  4539. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4540. tp->tx_buffers = (struct tx_ring_info *)
  4541. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4542. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4543. &tp->rx_std_mapping);
  4544. if (!tp->rx_std)
  4545. goto err_out;
  4546. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4547. &tp->rx_jumbo_mapping);
  4548. if (!tp->rx_jumbo)
  4549. goto err_out;
  4550. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4551. &tp->rx_rcb_mapping);
  4552. if (!tp->rx_rcb)
  4553. goto err_out;
  4554. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4555. &tp->tx_desc_mapping);
  4556. if (!tp->tx_ring)
  4557. goto err_out;
  4558. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4559. TG3_HW_STATUS_SIZE,
  4560. &tp->status_mapping);
  4561. if (!tp->hw_status)
  4562. goto err_out;
  4563. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4564. sizeof(struct tg3_hw_stats),
  4565. &tp->stats_mapping);
  4566. if (!tp->hw_stats)
  4567. goto err_out;
  4568. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4569. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4570. return 0;
  4571. err_out:
  4572. tg3_free_consistent(tp);
  4573. return -ENOMEM;
  4574. }
  4575. #define MAX_WAIT_CNT 1000
  4576. /* To stop a block, clear the enable bit and poll till it
  4577. * clears. tp->lock is held.
  4578. */
  4579. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4580. {
  4581. unsigned int i;
  4582. u32 val;
  4583. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4584. switch (ofs) {
  4585. case RCVLSC_MODE:
  4586. case DMAC_MODE:
  4587. case MBFREE_MODE:
  4588. case BUFMGR_MODE:
  4589. case MEMARB_MODE:
  4590. /* We can't enable/disable these bits of the
  4591. * 5705/5750, just say success.
  4592. */
  4593. return 0;
  4594. default:
  4595. break;
  4596. }
  4597. }
  4598. val = tr32(ofs);
  4599. val &= ~enable_bit;
  4600. tw32_f(ofs, val);
  4601. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4602. udelay(100);
  4603. val = tr32(ofs);
  4604. if ((val & enable_bit) == 0)
  4605. break;
  4606. }
  4607. if (i == MAX_WAIT_CNT && !silent) {
  4608. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4609. "ofs=%lx enable_bit=%x\n",
  4610. ofs, enable_bit);
  4611. return -ENODEV;
  4612. }
  4613. return 0;
  4614. }
  4615. /* tp->lock is held. */
  4616. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4617. {
  4618. int i, err;
  4619. tg3_disable_ints(tp);
  4620. tp->rx_mode &= ~RX_MODE_ENABLE;
  4621. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4622. udelay(10);
  4623. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4624. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4625. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4626. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4627. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4628. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4629. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4630. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4631. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4632. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4633. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4634. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4635. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4636. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4637. tw32_f(MAC_MODE, tp->mac_mode);
  4638. udelay(40);
  4639. tp->tx_mode &= ~TX_MODE_ENABLE;
  4640. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4641. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4642. udelay(100);
  4643. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4644. break;
  4645. }
  4646. if (i >= MAX_WAIT_CNT) {
  4647. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4648. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4649. tp->dev->name, tr32(MAC_TX_MODE));
  4650. err |= -ENODEV;
  4651. }
  4652. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4653. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4654. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4655. tw32(FTQ_RESET, 0xffffffff);
  4656. tw32(FTQ_RESET, 0x00000000);
  4657. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4658. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4659. if (tp->hw_status)
  4660. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4661. if (tp->hw_stats)
  4662. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4663. return err;
  4664. }
  4665. /* tp->lock is held. */
  4666. static int tg3_nvram_lock(struct tg3 *tp)
  4667. {
  4668. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4669. int i;
  4670. if (tp->nvram_lock_cnt == 0) {
  4671. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4672. for (i = 0; i < 8000; i++) {
  4673. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4674. break;
  4675. udelay(20);
  4676. }
  4677. if (i == 8000) {
  4678. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4679. return -ENODEV;
  4680. }
  4681. }
  4682. tp->nvram_lock_cnt++;
  4683. }
  4684. return 0;
  4685. }
  4686. /* tp->lock is held. */
  4687. static void tg3_nvram_unlock(struct tg3 *tp)
  4688. {
  4689. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4690. if (tp->nvram_lock_cnt > 0)
  4691. tp->nvram_lock_cnt--;
  4692. if (tp->nvram_lock_cnt == 0)
  4693. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4694. }
  4695. }
  4696. /* tp->lock is held. */
  4697. static void tg3_enable_nvram_access(struct tg3 *tp)
  4698. {
  4699. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4700. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4701. u32 nvaccess = tr32(NVRAM_ACCESS);
  4702. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4703. }
  4704. }
  4705. /* tp->lock is held. */
  4706. static void tg3_disable_nvram_access(struct tg3 *tp)
  4707. {
  4708. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4709. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4710. u32 nvaccess = tr32(NVRAM_ACCESS);
  4711. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4712. }
  4713. }
  4714. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4715. {
  4716. int i;
  4717. u32 apedata;
  4718. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4719. if (apedata != APE_SEG_SIG_MAGIC)
  4720. return;
  4721. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4722. if (!(apedata & APE_FW_STATUS_READY))
  4723. return;
  4724. /* Wait for up to 1 millisecond for APE to service previous event. */
  4725. for (i = 0; i < 10; i++) {
  4726. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4727. return;
  4728. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4729. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4730. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4731. event | APE_EVENT_STATUS_EVENT_PENDING);
  4732. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4733. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4734. break;
  4735. udelay(100);
  4736. }
  4737. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4738. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4739. }
  4740. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4741. {
  4742. u32 event;
  4743. u32 apedata;
  4744. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4745. return;
  4746. switch (kind) {
  4747. case RESET_KIND_INIT:
  4748. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4749. APE_HOST_SEG_SIG_MAGIC);
  4750. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4751. APE_HOST_SEG_LEN_MAGIC);
  4752. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4753. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4754. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4755. APE_HOST_DRIVER_ID_MAGIC);
  4756. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4757. APE_HOST_BEHAV_NO_PHYLOCK);
  4758. event = APE_EVENT_STATUS_STATE_START;
  4759. break;
  4760. case RESET_KIND_SHUTDOWN:
  4761. /* With the interface we are currently using,
  4762. * APE does not track driver state. Wiping
  4763. * out the HOST SEGMENT SIGNATURE forces
  4764. * the APE to assume OS absent status.
  4765. */
  4766. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4767. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4768. break;
  4769. case RESET_KIND_SUSPEND:
  4770. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4771. break;
  4772. default:
  4773. return;
  4774. }
  4775. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4776. tg3_ape_send_event(tp, event);
  4777. }
  4778. /* tp->lock is held. */
  4779. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4780. {
  4781. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4782. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4783. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4784. switch (kind) {
  4785. case RESET_KIND_INIT:
  4786. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4787. DRV_STATE_START);
  4788. break;
  4789. case RESET_KIND_SHUTDOWN:
  4790. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4791. DRV_STATE_UNLOAD);
  4792. break;
  4793. case RESET_KIND_SUSPEND:
  4794. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4795. DRV_STATE_SUSPEND);
  4796. break;
  4797. default:
  4798. break;
  4799. }
  4800. }
  4801. if (kind == RESET_KIND_INIT ||
  4802. kind == RESET_KIND_SUSPEND)
  4803. tg3_ape_driver_state_change(tp, kind);
  4804. }
  4805. /* tp->lock is held. */
  4806. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4807. {
  4808. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4809. switch (kind) {
  4810. case RESET_KIND_INIT:
  4811. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4812. DRV_STATE_START_DONE);
  4813. break;
  4814. case RESET_KIND_SHUTDOWN:
  4815. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4816. DRV_STATE_UNLOAD_DONE);
  4817. break;
  4818. default:
  4819. break;
  4820. }
  4821. }
  4822. if (kind == RESET_KIND_SHUTDOWN)
  4823. tg3_ape_driver_state_change(tp, kind);
  4824. }
  4825. /* tp->lock is held. */
  4826. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4827. {
  4828. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4829. switch (kind) {
  4830. case RESET_KIND_INIT:
  4831. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4832. DRV_STATE_START);
  4833. break;
  4834. case RESET_KIND_SHUTDOWN:
  4835. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4836. DRV_STATE_UNLOAD);
  4837. break;
  4838. case RESET_KIND_SUSPEND:
  4839. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4840. DRV_STATE_SUSPEND);
  4841. break;
  4842. default:
  4843. break;
  4844. }
  4845. }
  4846. }
  4847. static int tg3_poll_fw(struct tg3 *tp)
  4848. {
  4849. int i;
  4850. u32 val;
  4851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4852. /* Wait up to 20ms for init done. */
  4853. for (i = 0; i < 200; i++) {
  4854. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4855. return 0;
  4856. udelay(100);
  4857. }
  4858. return -ENODEV;
  4859. }
  4860. /* Wait for firmware initialization to complete. */
  4861. for (i = 0; i < 100000; i++) {
  4862. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4863. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4864. break;
  4865. udelay(10);
  4866. }
  4867. /* Chip might not be fitted with firmware. Some Sun onboard
  4868. * parts are configured like that. So don't signal the timeout
  4869. * of the above loop as an error, but do report the lack of
  4870. * running firmware once.
  4871. */
  4872. if (i >= 100000 &&
  4873. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4874. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4875. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4876. tp->dev->name);
  4877. }
  4878. return 0;
  4879. }
  4880. /* Save PCI command register before chip reset */
  4881. static void tg3_save_pci_state(struct tg3 *tp)
  4882. {
  4883. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4884. }
  4885. /* Restore PCI state after chip reset */
  4886. static void tg3_restore_pci_state(struct tg3 *tp)
  4887. {
  4888. u32 val;
  4889. /* Re-enable indirect register accesses. */
  4890. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4891. tp->misc_host_ctrl);
  4892. /* Set MAX PCI retry to zero. */
  4893. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4894. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4895. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4896. val |= PCISTATE_RETRY_SAME_DMA;
  4897. /* Allow reads and writes to the APE register and memory space. */
  4898. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4899. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4900. PCISTATE_ALLOW_APE_SHMEM_WR;
  4901. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4902. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4903. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  4904. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4905. pcie_set_readrq(tp->pdev, 4096);
  4906. else {
  4907. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4908. tp->pci_cacheline_sz);
  4909. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4910. tp->pci_lat_timer);
  4911. }
  4912. }
  4913. /* Make sure PCI-X relaxed ordering bit is clear. */
  4914. if (tp->pcix_cap) {
  4915. u16 pcix_cmd;
  4916. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4917. &pcix_cmd);
  4918. pcix_cmd &= ~PCI_X_CMD_ERO;
  4919. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4920. pcix_cmd);
  4921. }
  4922. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4923. /* Chip reset on 5780 will reset MSI enable bit,
  4924. * so need to restore it.
  4925. */
  4926. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4927. u16 ctrl;
  4928. pci_read_config_word(tp->pdev,
  4929. tp->msi_cap + PCI_MSI_FLAGS,
  4930. &ctrl);
  4931. pci_write_config_word(tp->pdev,
  4932. tp->msi_cap + PCI_MSI_FLAGS,
  4933. ctrl | PCI_MSI_FLAGS_ENABLE);
  4934. val = tr32(MSGINT_MODE);
  4935. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4936. }
  4937. }
  4938. }
  4939. static void tg3_stop_fw(struct tg3 *);
  4940. /* tp->lock is held. */
  4941. static int tg3_chip_reset(struct tg3 *tp)
  4942. {
  4943. u32 val;
  4944. void (*write_op)(struct tg3 *, u32, u32);
  4945. int err;
  4946. tg3_nvram_lock(tp);
  4947. tg3_mdio_stop(tp);
  4948. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4949. /* No matching tg3_nvram_unlock() after this because
  4950. * chip reset below will undo the nvram lock.
  4951. */
  4952. tp->nvram_lock_cnt = 0;
  4953. /* GRC_MISC_CFG core clock reset will clear the memory
  4954. * enable bit in PCI register 4 and the MSI enable bit
  4955. * on some chips, so we save relevant registers here.
  4956. */
  4957. tg3_save_pci_state(tp);
  4958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4961. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4962. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4963. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4964. tw32(GRC_FASTBOOT_PC, 0);
  4965. /*
  4966. * We must avoid the readl() that normally takes place.
  4967. * It locks machines, causes machine checks, and other
  4968. * fun things. So, temporarily disable the 5701
  4969. * hardware workaround, while we do the reset.
  4970. */
  4971. write_op = tp->write32;
  4972. if (write_op == tg3_write_flush_reg32)
  4973. tp->write32 = tg3_write32;
  4974. /* Prevent the irq handler from reading or writing PCI registers
  4975. * during chip reset when the memory enable bit in the PCI command
  4976. * register may be cleared. The chip does not generate interrupt
  4977. * at this time, but the irq handler may still be called due to irq
  4978. * sharing or irqpoll.
  4979. */
  4980. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4981. if (tp->hw_status) {
  4982. tp->hw_status->status = 0;
  4983. tp->hw_status->status_tag = 0;
  4984. }
  4985. tp->last_tag = 0;
  4986. smp_mb();
  4987. synchronize_irq(tp->pdev->irq);
  4988. /* do the reset */
  4989. val = GRC_MISC_CFG_CORECLK_RESET;
  4990. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4991. if (tr32(0x7e2c) == 0x60) {
  4992. tw32(0x7e2c, 0x20);
  4993. }
  4994. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4995. tw32(GRC_MISC_CFG, (1 << 29));
  4996. val |= (1 << 29);
  4997. }
  4998. }
  4999. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5000. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5001. tw32(GRC_VCPU_EXT_CTRL,
  5002. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5003. }
  5004. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5005. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5006. tw32(GRC_MISC_CFG, val);
  5007. /* restore 5701 hardware bug workaround write method */
  5008. tp->write32 = write_op;
  5009. /* Unfortunately, we have to delay before the PCI read back.
  5010. * Some 575X chips even will not respond to a PCI cfg access
  5011. * when the reset command is given to the chip.
  5012. *
  5013. * How do these hardware designers expect things to work
  5014. * properly if the PCI write is posted for a long period
  5015. * of time? It is always necessary to have some method by
  5016. * which a register read back can occur to push the write
  5017. * out which does the reset.
  5018. *
  5019. * For most tg3 variants the trick below was working.
  5020. * Ho hum...
  5021. */
  5022. udelay(120);
  5023. /* Flush PCI posted writes. The normal MMIO registers
  5024. * are inaccessible at this time so this is the only
  5025. * way to make this reliably (actually, this is no longer
  5026. * the case, see above). I tried to use indirect
  5027. * register read/write but this upset some 5701 variants.
  5028. */
  5029. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5030. udelay(120);
  5031. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5032. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5033. int i;
  5034. u32 cfg_val;
  5035. /* Wait for link training to complete. */
  5036. for (i = 0; i < 5000; i++)
  5037. udelay(100);
  5038. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5039. pci_write_config_dword(tp->pdev, 0xc4,
  5040. cfg_val | (1 << 15));
  5041. }
  5042. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  5043. /* Set PCIE max payload size and clear error status. */
  5044. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  5045. }
  5046. tg3_restore_pci_state(tp);
  5047. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5048. val = 0;
  5049. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5050. val = tr32(MEMARB_MODE);
  5051. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5052. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5053. tg3_stop_fw(tp);
  5054. tw32(0x5000, 0x400);
  5055. }
  5056. tw32(GRC_MODE, tp->grc_mode);
  5057. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5058. val = tr32(0xc4);
  5059. tw32(0xc4, val | (1 << 15));
  5060. }
  5061. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5062. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5063. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5064. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5065. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5066. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5067. }
  5068. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5069. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5070. tw32_f(MAC_MODE, tp->mac_mode);
  5071. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5072. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5073. tw32_f(MAC_MODE, tp->mac_mode);
  5074. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5075. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5076. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5077. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5078. tw32_f(MAC_MODE, tp->mac_mode);
  5079. } else
  5080. tw32_f(MAC_MODE, 0);
  5081. udelay(40);
  5082. tg3_mdio_start(tp);
  5083. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5084. err = tg3_poll_fw(tp);
  5085. if (err)
  5086. return err;
  5087. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5088. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5089. val = tr32(0x7c00);
  5090. tw32(0x7c00, val | (1 << 25));
  5091. }
  5092. /* Reprobe ASF enable state. */
  5093. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5094. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5095. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5096. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5097. u32 nic_cfg;
  5098. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5099. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5100. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5101. tp->last_event_jiffies = jiffies;
  5102. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5103. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5104. }
  5105. }
  5106. return 0;
  5107. }
  5108. /* tp->lock is held. */
  5109. static void tg3_stop_fw(struct tg3 *tp)
  5110. {
  5111. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5112. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5113. /* Wait for RX cpu to ACK the previous event. */
  5114. tg3_wait_for_event_ack(tp);
  5115. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5116. tg3_generate_fw_event(tp);
  5117. /* Wait for RX cpu to ACK this event. */
  5118. tg3_wait_for_event_ack(tp);
  5119. }
  5120. }
  5121. /* tp->lock is held. */
  5122. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5123. {
  5124. int err;
  5125. tg3_stop_fw(tp);
  5126. tg3_write_sig_pre_reset(tp, kind);
  5127. tg3_abort_hw(tp, silent);
  5128. err = tg3_chip_reset(tp);
  5129. tg3_write_sig_legacy(tp, kind);
  5130. tg3_write_sig_post_reset(tp, kind);
  5131. if (err)
  5132. return err;
  5133. return 0;
  5134. }
  5135. #define TG3_FW_RELEASE_MAJOR 0x0
  5136. #define TG3_FW_RELASE_MINOR 0x0
  5137. #define TG3_FW_RELEASE_FIX 0x0
  5138. #define TG3_FW_START_ADDR 0x08000000
  5139. #define TG3_FW_TEXT_ADDR 0x08000000
  5140. #define TG3_FW_TEXT_LEN 0x9c0
  5141. #define TG3_FW_RODATA_ADDR 0x080009c0
  5142. #define TG3_FW_RODATA_LEN 0x60
  5143. #define TG3_FW_DATA_ADDR 0x08000a40
  5144. #define TG3_FW_DATA_LEN 0x20
  5145. #define TG3_FW_SBSS_ADDR 0x08000a60
  5146. #define TG3_FW_SBSS_LEN 0xc
  5147. #define TG3_FW_BSS_ADDR 0x08000a70
  5148. #define TG3_FW_BSS_LEN 0x10
  5149. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5150. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5151. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5152. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5153. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5154. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5155. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5156. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5157. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5158. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5159. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5160. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5161. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5162. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5163. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5164. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5165. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5166. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5167. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5168. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5169. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5170. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5171. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5172. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5173. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5174. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5175. 0, 0, 0, 0, 0, 0,
  5176. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5177. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5178. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5179. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5180. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5181. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5182. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5183. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5184. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5185. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5186. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5187. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5188. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5189. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5190. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5191. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5192. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5193. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5194. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5195. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5196. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5197. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5198. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5199. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5200. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5201. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5202. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5203. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5204. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5205. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5206. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5207. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5208. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5209. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5210. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5211. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5212. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5213. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5214. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5215. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5216. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5217. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5218. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5219. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5220. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5221. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5222. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5223. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5224. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5225. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5226. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5227. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5228. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5229. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5230. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5231. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5232. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5233. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5234. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5235. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5236. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5237. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5238. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5239. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5240. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5241. };
  5242. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5243. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5244. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5245. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5246. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5247. 0x00000000
  5248. };
  5249. #if 0 /* All zeros, don't eat up space with it. */
  5250. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5251. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5252. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5253. };
  5254. #endif
  5255. #define RX_CPU_SCRATCH_BASE 0x30000
  5256. #define RX_CPU_SCRATCH_SIZE 0x04000
  5257. #define TX_CPU_SCRATCH_BASE 0x34000
  5258. #define TX_CPU_SCRATCH_SIZE 0x04000
  5259. /* tp->lock is held. */
  5260. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5261. {
  5262. int i;
  5263. BUG_ON(offset == TX_CPU_BASE &&
  5264. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5266. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5267. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5268. return 0;
  5269. }
  5270. if (offset == RX_CPU_BASE) {
  5271. for (i = 0; i < 10000; i++) {
  5272. tw32(offset + CPU_STATE, 0xffffffff);
  5273. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5274. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5275. break;
  5276. }
  5277. tw32(offset + CPU_STATE, 0xffffffff);
  5278. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5279. udelay(10);
  5280. } else {
  5281. for (i = 0; i < 10000; i++) {
  5282. tw32(offset + CPU_STATE, 0xffffffff);
  5283. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5284. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5285. break;
  5286. }
  5287. }
  5288. if (i >= 10000) {
  5289. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5290. "and %s CPU\n",
  5291. tp->dev->name,
  5292. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5293. return -ENODEV;
  5294. }
  5295. /* Clear firmware's nvram arbitration. */
  5296. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5297. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5298. return 0;
  5299. }
  5300. struct fw_info {
  5301. unsigned int text_base;
  5302. unsigned int text_len;
  5303. const u32 *text_data;
  5304. unsigned int rodata_base;
  5305. unsigned int rodata_len;
  5306. const u32 *rodata_data;
  5307. unsigned int data_base;
  5308. unsigned int data_len;
  5309. const u32 *data_data;
  5310. };
  5311. /* tp->lock is held. */
  5312. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5313. int cpu_scratch_size, struct fw_info *info)
  5314. {
  5315. int err, lock_err, i;
  5316. void (*write_op)(struct tg3 *, u32, u32);
  5317. if (cpu_base == TX_CPU_BASE &&
  5318. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5319. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5320. "TX cpu firmware on %s which is 5705.\n",
  5321. tp->dev->name);
  5322. return -EINVAL;
  5323. }
  5324. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5325. write_op = tg3_write_mem;
  5326. else
  5327. write_op = tg3_write_indirect_reg32;
  5328. /* It is possible that bootcode is still loading at this point.
  5329. * Get the nvram lock first before halting the cpu.
  5330. */
  5331. lock_err = tg3_nvram_lock(tp);
  5332. err = tg3_halt_cpu(tp, cpu_base);
  5333. if (!lock_err)
  5334. tg3_nvram_unlock(tp);
  5335. if (err)
  5336. goto out;
  5337. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5338. write_op(tp, cpu_scratch_base + i, 0);
  5339. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5340. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5341. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5342. write_op(tp, (cpu_scratch_base +
  5343. (info->text_base & 0xffff) +
  5344. (i * sizeof(u32))),
  5345. (info->text_data ?
  5346. info->text_data[i] : 0));
  5347. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5348. write_op(tp, (cpu_scratch_base +
  5349. (info->rodata_base & 0xffff) +
  5350. (i * sizeof(u32))),
  5351. (info->rodata_data ?
  5352. info->rodata_data[i] : 0));
  5353. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5354. write_op(tp, (cpu_scratch_base +
  5355. (info->data_base & 0xffff) +
  5356. (i * sizeof(u32))),
  5357. (info->data_data ?
  5358. info->data_data[i] : 0));
  5359. err = 0;
  5360. out:
  5361. return err;
  5362. }
  5363. /* tp->lock is held. */
  5364. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5365. {
  5366. struct fw_info info;
  5367. int err, i;
  5368. info.text_base = TG3_FW_TEXT_ADDR;
  5369. info.text_len = TG3_FW_TEXT_LEN;
  5370. info.text_data = &tg3FwText[0];
  5371. info.rodata_base = TG3_FW_RODATA_ADDR;
  5372. info.rodata_len = TG3_FW_RODATA_LEN;
  5373. info.rodata_data = &tg3FwRodata[0];
  5374. info.data_base = TG3_FW_DATA_ADDR;
  5375. info.data_len = TG3_FW_DATA_LEN;
  5376. info.data_data = NULL;
  5377. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5378. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5379. &info);
  5380. if (err)
  5381. return err;
  5382. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5383. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5384. &info);
  5385. if (err)
  5386. return err;
  5387. /* Now startup only the RX cpu. */
  5388. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5389. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5390. for (i = 0; i < 5; i++) {
  5391. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5392. break;
  5393. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5394. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5395. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5396. udelay(1000);
  5397. }
  5398. if (i >= 5) {
  5399. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5400. "to set RX CPU PC, is %08x should be %08x\n",
  5401. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5402. TG3_FW_TEXT_ADDR);
  5403. return -ENODEV;
  5404. }
  5405. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5406. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5407. return 0;
  5408. }
  5409. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5410. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5411. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5412. #define TG3_TSO_FW_START_ADDR 0x08000000
  5413. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5414. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5415. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5416. #define TG3_TSO_FW_RODATA_LEN 0x60
  5417. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5418. #define TG3_TSO_FW_DATA_LEN 0x30
  5419. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5420. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5421. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5422. #define TG3_TSO_FW_BSS_LEN 0x894
  5423. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5424. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5425. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5426. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5427. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5428. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5429. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5430. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5431. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5432. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5433. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5434. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5435. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5436. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5437. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5438. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5439. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5440. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5441. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5442. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5443. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5444. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5445. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5446. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5447. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5448. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5449. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5450. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5451. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5452. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5453. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5454. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5455. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5456. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5457. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5458. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5459. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5460. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5461. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5462. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5463. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5464. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5465. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5466. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5467. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5468. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5469. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5470. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5471. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5472. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5473. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5474. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5475. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5476. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5477. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5478. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5479. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5480. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5481. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5482. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5483. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5484. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5485. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5486. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5487. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5488. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5489. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5490. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5491. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5492. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5493. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5494. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5495. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5496. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5497. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5498. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5499. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5500. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5501. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5502. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5503. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5504. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5505. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5506. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5507. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5508. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5509. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5510. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5511. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5512. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5513. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5514. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5515. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5516. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5517. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5518. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5519. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5520. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5521. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5522. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5523. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5524. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5525. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5526. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5527. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5528. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5529. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5530. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5531. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5532. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5533. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5534. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5535. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5536. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5537. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5538. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5539. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5540. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5541. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5542. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5543. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5544. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5545. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5546. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5547. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5548. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5549. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5550. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5551. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5552. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5553. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5554. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5555. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5556. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5557. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5558. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5559. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5560. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5561. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5562. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5563. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5564. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5565. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5566. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5567. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5568. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5569. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5570. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5571. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5572. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5573. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5574. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5575. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5576. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5577. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5578. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5579. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5580. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5581. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5582. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5583. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5584. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5585. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5586. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5587. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5588. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5589. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5590. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5591. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5592. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5593. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5594. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5595. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5596. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5597. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5598. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5599. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5600. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5601. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5602. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5603. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5604. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5605. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5606. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5607. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5608. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5609. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5610. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5611. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5612. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5613. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5614. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5615. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5616. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5617. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5618. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5619. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5620. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5621. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5622. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5623. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5624. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5625. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5626. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5627. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5628. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5629. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5630. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5631. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5632. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5633. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5634. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5635. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5636. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5637. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5638. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5639. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5640. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5641. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5642. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5643. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5644. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5645. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5646. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5647. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5648. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5649. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5650. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5651. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5652. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5653. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5654. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5655. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5656. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5657. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5658. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5659. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5660. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5661. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5662. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5663. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5664. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5665. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5666. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5667. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5668. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5669. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5670. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5671. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5672. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5673. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5674. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5675. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5676. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5677. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5678. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5679. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5680. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5681. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5682. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5683. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5684. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5685. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5686. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5687. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5688. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5689. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5690. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5691. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5692. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5693. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5694. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5695. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5696. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5697. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5698. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5699. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5700. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5701. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5702. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5703. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5704. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5705. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5706. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5707. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5708. };
  5709. static const u32 tg3TsoFwRodata[] = {
  5710. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5711. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5712. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5713. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5714. 0x00000000,
  5715. };
  5716. static const u32 tg3TsoFwData[] = {
  5717. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5718. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5719. 0x00000000,
  5720. };
  5721. /* 5705 needs a special version of the TSO firmware. */
  5722. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5723. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5724. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5725. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5726. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5727. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5728. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5729. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5730. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5731. #define TG3_TSO5_FW_DATA_LEN 0x20
  5732. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5733. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5734. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5735. #define TG3_TSO5_FW_BSS_LEN 0x88
  5736. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5737. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5738. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5739. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5740. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5741. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5742. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5743. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5744. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5745. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5746. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5747. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5748. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5749. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5750. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5751. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5752. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5753. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5754. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5755. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5756. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5757. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5758. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5759. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5760. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5761. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5762. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5763. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5764. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5765. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5766. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5767. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5768. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5769. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5770. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5771. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5772. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5773. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5774. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5775. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5776. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5777. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5778. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5779. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5780. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5781. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5782. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5783. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5784. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5785. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5786. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5787. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5788. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5789. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5790. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5791. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5792. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5793. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5794. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5795. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5796. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5797. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5798. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5799. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5800. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5801. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5802. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5803. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5804. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5805. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5806. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5807. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5808. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5809. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5810. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5811. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5812. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5813. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5814. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5815. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5816. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5817. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5818. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5819. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5820. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5821. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5822. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5823. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5824. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5825. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5826. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5827. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5828. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5829. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5830. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5831. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5832. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5833. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5834. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5835. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5836. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5837. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5838. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5839. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5840. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5841. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5842. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5843. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5844. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5845. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5846. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5847. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5848. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5849. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5850. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5851. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5852. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5853. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5854. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5855. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5856. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5857. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5858. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5859. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5860. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5861. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5862. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5863. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5864. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5865. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5866. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5867. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5868. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5869. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5870. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5871. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5872. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5873. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5874. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5875. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5876. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5877. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5878. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5879. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5880. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5881. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5882. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5883. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5884. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5885. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5886. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5887. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5888. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5889. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5890. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5891. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5892. 0x00000000, 0x00000000, 0x00000000,
  5893. };
  5894. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5895. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5896. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5897. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5898. 0x00000000, 0x00000000, 0x00000000,
  5899. };
  5900. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5901. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5902. 0x00000000, 0x00000000, 0x00000000,
  5903. };
  5904. /* tp->lock is held. */
  5905. static int tg3_load_tso_firmware(struct tg3 *tp)
  5906. {
  5907. struct fw_info info;
  5908. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5909. int err, i;
  5910. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5911. return 0;
  5912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5913. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5914. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5915. info.text_data = &tg3Tso5FwText[0];
  5916. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5917. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5918. info.rodata_data = &tg3Tso5FwRodata[0];
  5919. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5920. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5921. info.data_data = &tg3Tso5FwData[0];
  5922. cpu_base = RX_CPU_BASE;
  5923. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5924. cpu_scratch_size = (info.text_len +
  5925. info.rodata_len +
  5926. info.data_len +
  5927. TG3_TSO5_FW_SBSS_LEN +
  5928. TG3_TSO5_FW_BSS_LEN);
  5929. } else {
  5930. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5931. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5932. info.text_data = &tg3TsoFwText[0];
  5933. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5934. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5935. info.rodata_data = &tg3TsoFwRodata[0];
  5936. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5937. info.data_len = TG3_TSO_FW_DATA_LEN;
  5938. info.data_data = &tg3TsoFwData[0];
  5939. cpu_base = TX_CPU_BASE;
  5940. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5941. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5942. }
  5943. err = tg3_load_firmware_cpu(tp, cpu_base,
  5944. cpu_scratch_base, cpu_scratch_size,
  5945. &info);
  5946. if (err)
  5947. return err;
  5948. /* Now startup the cpu. */
  5949. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5950. tw32_f(cpu_base + CPU_PC, info.text_base);
  5951. for (i = 0; i < 5; i++) {
  5952. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5953. break;
  5954. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5955. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5956. tw32_f(cpu_base + CPU_PC, info.text_base);
  5957. udelay(1000);
  5958. }
  5959. if (i >= 5) {
  5960. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5961. "to set CPU PC, is %08x should be %08x\n",
  5962. tp->dev->name, tr32(cpu_base + CPU_PC),
  5963. info.text_base);
  5964. return -ENODEV;
  5965. }
  5966. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5967. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5968. return 0;
  5969. }
  5970. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5971. {
  5972. struct tg3 *tp = netdev_priv(dev);
  5973. struct sockaddr *addr = p;
  5974. int err = 0, skip_mac_1 = 0;
  5975. if (!is_valid_ether_addr(addr->sa_data))
  5976. return -EINVAL;
  5977. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5978. if (!netif_running(dev))
  5979. return 0;
  5980. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5981. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5982. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5983. addr0_low = tr32(MAC_ADDR_0_LOW);
  5984. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5985. addr1_low = tr32(MAC_ADDR_1_LOW);
  5986. /* Skip MAC addr 1 if ASF is using it. */
  5987. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5988. !(addr1_high == 0 && addr1_low == 0))
  5989. skip_mac_1 = 1;
  5990. }
  5991. spin_lock_bh(&tp->lock);
  5992. __tg3_set_mac_addr(tp, skip_mac_1);
  5993. spin_unlock_bh(&tp->lock);
  5994. return err;
  5995. }
  5996. /* tp->lock is held. */
  5997. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5998. dma_addr_t mapping, u32 maxlen_flags,
  5999. u32 nic_addr)
  6000. {
  6001. tg3_write_mem(tp,
  6002. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6003. ((u64) mapping >> 32));
  6004. tg3_write_mem(tp,
  6005. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6006. ((u64) mapping & 0xffffffff));
  6007. tg3_write_mem(tp,
  6008. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6009. maxlen_flags);
  6010. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6011. tg3_write_mem(tp,
  6012. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6013. nic_addr);
  6014. }
  6015. static void __tg3_set_rx_mode(struct net_device *);
  6016. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6017. {
  6018. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6019. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6020. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6021. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6022. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6023. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6024. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6025. }
  6026. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6027. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6028. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6029. u32 val = ec->stats_block_coalesce_usecs;
  6030. if (!netif_carrier_ok(tp->dev))
  6031. val = 0;
  6032. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6033. }
  6034. }
  6035. /* tp->lock is held. */
  6036. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6037. {
  6038. u32 val, rdmac_mode;
  6039. int i, err, limit;
  6040. tg3_disable_ints(tp);
  6041. tg3_stop_fw(tp);
  6042. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6043. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6044. tg3_abort_hw(tp, 1);
  6045. }
  6046. if (reset_phy &&
  6047. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6048. tg3_phy_reset(tp);
  6049. err = tg3_chip_reset(tp);
  6050. if (err)
  6051. return err;
  6052. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6053. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6054. val = tr32(TG3_CPMU_CTRL);
  6055. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6056. tw32(TG3_CPMU_CTRL, val);
  6057. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6058. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6059. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6060. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6061. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6062. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6063. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6064. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6065. val = tr32(TG3_CPMU_HST_ACC);
  6066. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6067. val |= CPMU_HST_ACC_MACCLK_6_25;
  6068. tw32(TG3_CPMU_HST_ACC, val);
  6069. }
  6070. /* This works around an issue with Athlon chipsets on
  6071. * B3 tigon3 silicon. This bit has no effect on any
  6072. * other revision. But do not set this on PCI Express
  6073. * chips and don't even touch the clocks if the CPMU is present.
  6074. */
  6075. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6076. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6077. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6078. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6079. }
  6080. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6081. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6082. val = tr32(TG3PCI_PCISTATE);
  6083. val |= PCISTATE_RETRY_SAME_DMA;
  6084. tw32(TG3PCI_PCISTATE, val);
  6085. }
  6086. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6087. /* Allow reads and writes to the
  6088. * APE register and memory space.
  6089. */
  6090. val = tr32(TG3PCI_PCISTATE);
  6091. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6092. PCISTATE_ALLOW_APE_SHMEM_WR;
  6093. tw32(TG3PCI_PCISTATE, val);
  6094. }
  6095. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6096. /* Enable some hw fixes. */
  6097. val = tr32(TG3PCI_MSI_DATA);
  6098. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6099. tw32(TG3PCI_MSI_DATA, val);
  6100. }
  6101. /* Descriptor ring init may make accesses to the
  6102. * NIC SRAM area to setup the TX descriptors, so we
  6103. * can only do this after the hardware has been
  6104. * successfully reset.
  6105. */
  6106. err = tg3_init_rings(tp);
  6107. if (err)
  6108. return err;
  6109. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6110. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6111. /* This value is determined during the probe time DMA
  6112. * engine test, tg3_test_dma.
  6113. */
  6114. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6115. }
  6116. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6117. GRC_MODE_4X_NIC_SEND_RINGS |
  6118. GRC_MODE_NO_TX_PHDR_CSUM |
  6119. GRC_MODE_NO_RX_PHDR_CSUM);
  6120. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6121. /* Pseudo-header checksum is done by hardware logic and not
  6122. * the offload processers, so make the chip do the pseudo-
  6123. * header checksums on receive. For transmit it is more
  6124. * convenient to do the pseudo-header checksum in software
  6125. * as Linux does that on transmit for us in all cases.
  6126. */
  6127. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6128. tw32(GRC_MODE,
  6129. tp->grc_mode |
  6130. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6131. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6132. val = tr32(GRC_MISC_CFG);
  6133. val &= ~0xff;
  6134. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6135. tw32(GRC_MISC_CFG, val);
  6136. /* Initialize MBUF/DESC pool. */
  6137. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6138. /* Do nothing. */
  6139. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6140. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6141. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6142. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6143. else
  6144. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6145. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6146. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6147. }
  6148. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6149. int fw_len;
  6150. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6151. TG3_TSO5_FW_RODATA_LEN +
  6152. TG3_TSO5_FW_DATA_LEN +
  6153. TG3_TSO5_FW_SBSS_LEN +
  6154. TG3_TSO5_FW_BSS_LEN);
  6155. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6156. tw32(BUFMGR_MB_POOL_ADDR,
  6157. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6158. tw32(BUFMGR_MB_POOL_SIZE,
  6159. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6160. }
  6161. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6162. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6163. tp->bufmgr_config.mbuf_read_dma_low_water);
  6164. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6165. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6166. tw32(BUFMGR_MB_HIGH_WATER,
  6167. tp->bufmgr_config.mbuf_high_water);
  6168. } else {
  6169. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6170. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6171. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6172. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6173. tw32(BUFMGR_MB_HIGH_WATER,
  6174. tp->bufmgr_config.mbuf_high_water_jumbo);
  6175. }
  6176. tw32(BUFMGR_DMA_LOW_WATER,
  6177. tp->bufmgr_config.dma_low_water);
  6178. tw32(BUFMGR_DMA_HIGH_WATER,
  6179. tp->bufmgr_config.dma_high_water);
  6180. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6181. for (i = 0; i < 2000; i++) {
  6182. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6183. break;
  6184. udelay(10);
  6185. }
  6186. if (i >= 2000) {
  6187. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6188. tp->dev->name);
  6189. return -ENODEV;
  6190. }
  6191. /* Setup replenish threshold. */
  6192. val = tp->rx_pending / 8;
  6193. if (val == 0)
  6194. val = 1;
  6195. else if (val > tp->rx_std_max_post)
  6196. val = tp->rx_std_max_post;
  6197. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6198. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6199. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6200. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6201. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6202. }
  6203. tw32(RCVBDI_STD_THRESH, val);
  6204. /* Initialize TG3_BDINFO's at:
  6205. * RCVDBDI_STD_BD: standard eth size rx ring
  6206. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6207. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6208. *
  6209. * like so:
  6210. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6211. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6212. * ring attribute flags
  6213. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6214. *
  6215. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6216. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6217. *
  6218. * The size of each ring is fixed in the firmware, but the location is
  6219. * configurable.
  6220. */
  6221. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6222. ((u64) tp->rx_std_mapping >> 32));
  6223. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6224. ((u64) tp->rx_std_mapping & 0xffffffff));
  6225. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6226. NIC_SRAM_RX_BUFFER_DESC);
  6227. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6228. * configs on 5705.
  6229. */
  6230. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6231. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6232. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6233. } else {
  6234. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6235. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6236. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6237. BDINFO_FLAGS_DISABLED);
  6238. /* Setup replenish threshold. */
  6239. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6240. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6241. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6242. ((u64) tp->rx_jumbo_mapping >> 32));
  6243. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6244. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6245. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6246. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6247. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6248. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6249. } else {
  6250. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6251. BDINFO_FLAGS_DISABLED);
  6252. }
  6253. }
  6254. /* There is only one send ring on 5705/5750, no need to explicitly
  6255. * disable the others.
  6256. */
  6257. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6258. /* Clear out send RCB ring in SRAM. */
  6259. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6260. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6261. BDINFO_FLAGS_DISABLED);
  6262. }
  6263. tp->tx_prod = 0;
  6264. tp->tx_cons = 0;
  6265. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6266. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6267. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6268. tp->tx_desc_mapping,
  6269. (TG3_TX_RING_SIZE <<
  6270. BDINFO_FLAGS_MAXLEN_SHIFT),
  6271. NIC_SRAM_TX_BUFFER_DESC);
  6272. /* There is only one receive return ring on 5705/5750, no need
  6273. * to explicitly disable the others.
  6274. */
  6275. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6276. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6277. i += TG3_BDINFO_SIZE) {
  6278. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6279. BDINFO_FLAGS_DISABLED);
  6280. }
  6281. }
  6282. tp->rx_rcb_ptr = 0;
  6283. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6284. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6285. tp->rx_rcb_mapping,
  6286. (TG3_RX_RCB_RING_SIZE(tp) <<
  6287. BDINFO_FLAGS_MAXLEN_SHIFT),
  6288. 0);
  6289. tp->rx_std_ptr = tp->rx_pending;
  6290. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6291. tp->rx_std_ptr);
  6292. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6293. tp->rx_jumbo_pending : 0;
  6294. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6295. tp->rx_jumbo_ptr);
  6296. /* Initialize MAC address and backoff seed. */
  6297. __tg3_set_mac_addr(tp, 0);
  6298. /* MTU + ethernet header + FCS + optional VLAN tag */
  6299. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6300. /* The slot time is changed by tg3_setup_phy if we
  6301. * run at gigabit with half duplex.
  6302. */
  6303. tw32(MAC_TX_LENGTHS,
  6304. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6305. (6 << TX_LENGTHS_IPG_SHIFT) |
  6306. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6307. /* Receive rules. */
  6308. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6309. tw32(RCVLPC_CONFIG, 0x0181);
  6310. /* Calculate RDMAC_MODE setting early, we need it to determine
  6311. * the RCVLPC_STATE_ENABLE mask.
  6312. */
  6313. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6314. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6315. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6316. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6317. RDMAC_MODE_LNGREAD_ENAB);
  6318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6320. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6321. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6322. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6323. /* If statement applies to 5705 and 5750 PCI devices only */
  6324. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6325. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6326. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6327. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6329. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6330. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6331. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6332. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6333. }
  6334. }
  6335. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6336. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6337. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6338. rdmac_mode |= (1 << 27);
  6339. /* Receive/send statistics. */
  6340. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6341. val = tr32(RCVLPC_STATS_ENABLE);
  6342. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6343. tw32(RCVLPC_STATS_ENABLE, val);
  6344. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6345. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6346. val = tr32(RCVLPC_STATS_ENABLE);
  6347. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6348. tw32(RCVLPC_STATS_ENABLE, val);
  6349. } else {
  6350. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6351. }
  6352. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6353. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6354. tw32(SNDDATAI_STATSCTRL,
  6355. (SNDDATAI_SCTRL_ENABLE |
  6356. SNDDATAI_SCTRL_FASTUPD));
  6357. /* Setup host coalescing engine. */
  6358. tw32(HOSTCC_MODE, 0);
  6359. for (i = 0; i < 2000; i++) {
  6360. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6361. break;
  6362. udelay(10);
  6363. }
  6364. __tg3_set_coalesce(tp, &tp->coal);
  6365. /* set status block DMA address */
  6366. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6367. ((u64) tp->status_mapping >> 32));
  6368. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6369. ((u64) tp->status_mapping & 0xffffffff));
  6370. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6371. /* Status/statistics block address. See tg3_timer,
  6372. * the tg3_periodic_fetch_stats call there, and
  6373. * tg3_get_stats to see how this works for 5705/5750 chips.
  6374. */
  6375. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6376. ((u64) tp->stats_mapping >> 32));
  6377. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6378. ((u64) tp->stats_mapping & 0xffffffff));
  6379. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6380. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6381. }
  6382. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6383. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6384. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6385. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6386. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6387. /* Clear statistics/status block in chip, and status block in ram. */
  6388. for (i = NIC_SRAM_STATS_BLK;
  6389. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6390. i += sizeof(u32)) {
  6391. tg3_write_mem(tp, i, 0);
  6392. udelay(40);
  6393. }
  6394. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6395. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6396. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6397. /* reset to prevent losing 1st rx packet intermittently */
  6398. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6399. udelay(10);
  6400. }
  6401. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6402. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6403. else
  6404. tp->mac_mode = 0;
  6405. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6406. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6407. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6408. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6409. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6410. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6411. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6412. udelay(40);
  6413. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6414. * If TG3_FLG2_IS_NIC is zero, we should read the
  6415. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6416. * whether used as inputs or outputs, are set by boot code after
  6417. * reset.
  6418. */
  6419. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6420. u32 gpio_mask;
  6421. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6422. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6423. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6425. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6426. GRC_LCLCTRL_GPIO_OUTPUT3;
  6427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6428. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6429. tp->grc_local_ctrl &= ~gpio_mask;
  6430. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6431. /* GPIO1 must be driven high for eeprom write protect */
  6432. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6433. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6434. GRC_LCLCTRL_GPIO_OUTPUT1);
  6435. }
  6436. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6437. udelay(100);
  6438. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6439. tp->last_tag = 0;
  6440. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6441. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6442. udelay(40);
  6443. }
  6444. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6445. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6446. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6447. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6448. WDMAC_MODE_LNGREAD_ENAB);
  6449. /* If statement applies to 5705 and 5750 PCI devices only */
  6450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6451. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6453. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6454. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6455. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6456. /* nothing */
  6457. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6458. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6459. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6460. val |= WDMAC_MODE_RX_ACCEL;
  6461. }
  6462. }
  6463. /* Enable host coalescing bug fix */
  6464. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6465. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6466. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6467. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6468. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6469. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6470. tw32_f(WDMAC_MODE, val);
  6471. udelay(40);
  6472. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6473. u16 pcix_cmd;
  6474. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6475. &pcix_cmd);
  6476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6477. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6478. pcix_cmd |= PCI_X_CMD_READ_2K;
  6479. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6480. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6481. pcix_cmd |= PCI_X_CMD_READ_2K;
  6482. }
  6483. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6484. pcix_cmd);
  6485. }
  6486. tw32_f(RDMAC_MODE, rdmac_mode);
  6487. udelay(40);
  6488. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6489. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6490. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6491. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6492. tw32(SNDDATAC_MODE,
  6493. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6494. else
  6495. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6496. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6497. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6498. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6499. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6500. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6501. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6502. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6503. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6504. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6505. err = tg3_load_5701_a0_firmware_fix(tp);
  6506. if (err)
  6507. return err;
  6508. }
  6509. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6510. err = tg3_load_tso_firmware(tp);
  6511. if (err)
  6512. return err;
  6513. }
  6514. tp->tx_mode = TX_MODE_ENABLE;
  6515. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6516. udelay(100);
  6517. tp->rx_mode = RX_MODE_ENABLE;
  6518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6522. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6523. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6524. udelay(10);
  6525. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6526. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6527. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6528. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6529. udelay(10);
  6530. }
  6531. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6532. udelay(10);
  6533. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6534. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6535. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6536. /* Set drive transmission level to 1.2V */
  6537. /* only if the signal pre-emphasis bit is not set */
  6538. val = tr32(MAC_SERDES_CFG);
  6539. val &= 0xfffff000;
  6540. val |= 0x880;
  6541. tw32(MAC_SERDES_CFG, val);
  6542. }
  6543. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6544. tw32(MAC_SERDES_CFG, 0x616000);
  6545. }
  6546. /* Prevent chip from dropping frames when flow control
  6547. * is enabled.
  6548. */
  6549. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6551. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6552. /* Use hardware link auto-negotiation */
  6553. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6554. }
  6555. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6556. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6557. u32 tmp;
  6558. tmp = tr32(SERDES_RX_CTRL);
  6559. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6560. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6561. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6562. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6563. }
  6564. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6565. if (tp->link_config.phy_is_low_power) {
  6566. tp->link_config.phy_is_low_power = 0;
  6567. tp->link_config.speed = tp->link_config.orig_speed;
  6568. tp->link_config.duplex = tp->link_config.orig_duplex;
  6569. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6570. }
  6571. err = tg3_setup_phy(tp, 0);
  6572. if (err)
  6573. return err;
  6574. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6575. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6576. u32 tmp;
  6577. /* Clear CRC stats. */
  6578. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6579. tg3_writephy(tp, MII_TG3_TEST1,
  6580. tmp | MII_TG3_TEST1_CRC_EN);
  6581. tg3_readphy(tp, 0x14, &tmp);
  6582. }
  6583. }
  6584. }
  6585. __tg3_set_rx_mode(tp->dev);
  6586. /* Initialize receive rules. */
  6587. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6588. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6589. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6590. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6591. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6592. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6593. limit = 8;
  6594. else
  6595. limit = 16;
  6596. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6597. limit -= 4;
  6598. switch (limit) {
  6599. case 16:
  6600. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6601. case 15:
  6602. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6603. case 14:
  6604. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6605. case 13:
  6606. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6607. case 12:
  6608. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6609. case 11:
  6610. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6611. case 10:
  6612. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6613. case 9:
  6614. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6615. case 8:
  6616. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6617. case 7:
  6618. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6619. case 6:
  6620. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6621. case 5:
  6622. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6623. case 4:
  6624. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6625. case 3:
  6626. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6627. case 2:
  6628. case 1:
  6629. default:
  6630. break;
  6631. }
  6632. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6633. /* Write our heartbeat update interval to APE. */
  6634. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6635. APE_HOST_HEARTBEAT_INT_DISABLE);
  6636. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6637. return 0;
  6638. }
  6639. /* Called at device open time to get the chip ready for
  6640. * packet processing. Invoked with tp->lock held.
  6641. */
  6642. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6643. {
  6644. tg3_switch_clocks(tp);
  6645. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6646. return tg3_reset_hw(tp, reset_phy);
  6647. }
  6648. #define TG3_STAT_ADD32(PSTAT, REG) \
  6649. do { u32 __val = tr32(REG); \
  6650. (PSTAT)->low += __val; \
  6651. if ((PSTAT)->low < __val) \
  6652. (PSTAT)->high += 1; \
  6653. } while (0)
  6654. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6655. {
  6656. struct tg3_hw_stats *sp = tp->hw_stats;
  6657. if (!netif_carrier_ok(tp->dev))
  6658. return;
  6659. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6660. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6661. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6662. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6663. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6664. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6665. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6666. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6667. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6668. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6669. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6670. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6671. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6672. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6673. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6674. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6675. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6676. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6677. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6678. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6679. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6680. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6681. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6682. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6683. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6684. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6685. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6686. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6687. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6688. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6689. }
  6690. static void tg3_timer(unsigned long __opaque)
  6691. {
  6692. struct tg3 *tp = (struct tg3 *) __opaque;
  6693. if (tp->irq_sync)
  6694. goto restart_timer;
  6695. spin_lock(&tp->lock);
  6696. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6697. /* All of this garbage is because when using non-tagged
  6698. * IRQ status the mailbox/status_block protocol the chip
  6699. * uses with the cpu is race prone.
  6700. */
  6701. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6702. tw32(GRC_LOCAL_CTRL,
  6703. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6704. } else {
  6705. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6706. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6707. }
  6708. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6709. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6710. spin_unlock(&tp->lock);
  6711. schedule_work(&tp->reset_task);
  6712. return;
  6713. }
  6714. }
  6715. /* This part only runs once per second. */
  6716. if (!--tp->timer_counter) {
  6717. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6718. tg3_periodic_fetch_stats(tp);
  6719. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6720. u32 mac_stat;
  6721. int phy_event;
  6722. mac_stat = tr32(MAC_STATUS);
  6723. phy_event = 0;
  6724. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6725. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6726. phy_event = 1;
  6727. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6728. phy_event = 1;
  6729. if (phy_event)
  6730. tg3_setup_phy(tp, 0);
  6731. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6732. u32 mac_stat = tr32(MAC_STATUS);
  6733. int need_setup = 0;
  6734. if (netif_carrier_ok(tp->dev) &&
  6735. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6736. need_setup = 1;
  6737. }
  6738. if (! netif_carrier_ok(tp->dev) &&
  6739. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6740. MAC_STATUS_SIGNAL_DET))) {
  6741. need_setup = 1;
  6742. }
  6743. if (need_setup) {
  6744. if (!tp->serdes_counter) {
  6745. tw32_f(MAC_MODE,
  6746. (tp->mac_mode &
  6747. ~MAC_MODE_PORT_MODE_MASK));
  6748. udelay(40);
  6749. tw32_f(MAC_MODE, tp->mac_mode);
  6750. udelay(40);
  6751. }
  6752. tg3_setup_phy(tp, 0);
  6753. }
  6754. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6755. tg3_serdes_parallel_detect(tp);
  6756. tp->timer_counter = tp->timer_multiplier;
  6757. }
  6758. /* Heartbeat is only sent once every 2 seconds.
  6759. *
  6760. * The heartbeat is to tell the ASF firmware that the host
  6761. * driver is still alive. In the event that the OS crashes,
  6762. * ASF needs to reset the hardware to free up the FIFO space
  6763. * that may be filled with rx packets destined for the host.
  6764. * If the FIFO is full, ASF will no longer function properly.
  6765. *
  6766. * Unintended resets have been reported on real time kernels
  6767. * where the timer doesn't run on time. Netpoll will also have
  6768. * same problem.
  6769. *
  6770. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6771. * to check the ring condition when the heartbeat is expiring
  6772. * before doing the reset. This will prevent most unintended
  6773. * resets.
  6774. */
  6775. if (!--tp->asf_counter) {
  6776. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6777. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6778. tg3_wait_for_event_ack(tp);
  6779. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6780. FWCMD_NICDRV_ALIVE3);
  6781. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6782. /* 5 seconds timeout */
  6783. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6784. tg3_generate_fw_event(tp);
  6785. }
  6786. tp->asf_counter = tp->asf_multiplier;
  6787. }
  6788. spin_unlock(&tp->lock);
  6789. restart_timer:
  6790. tp->timer.expires = jiffies + tp->timer_offset;
  6791. add_timer(&tp->timer);
  6792. }
  6793. static int tg3_request_irq(struct tg3 *tp)
  6794. {
  6795. irq_handler_t fn;
  6796. unsigned long flags;
  6797. struct net_device *dev = tp->dev;
  6798. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6799. fn = tg3_msi;
  6800. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6801. fn = tg3_msi_1shot;
  6802. flags = IRQF_SAMPLE_RANDOM;
  6803. } else {
  6804. fn = tg3_interrupt;
  6805. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6806. fn = tg3_interrupt_tagged;
  6807. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6808. }
  6809. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6810. }
  6811. static int tg3_test_interrupt(struct tg3 *tp)
  6812. {
  6813. struct net_device *dev = tp->dev;
  6814. int err, i, intr_ok = 0;
  6815. if (!netif_running(dev))
  6816. return -ENODEV;
  6817. tg3_disable_ints(tp);
  6818. free_irq(tp->pdev->irq, dev);
  6819. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6820. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6821. if (err)
  6822. return err;
  6823. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6824. tg3_enable_ints(tp);
  6825. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6826. HOSTCC_MODE_NOW);
  6827. for (i = 0; i < 5; i++) {
  6828. u32 int_mbox, misc_host_ctrl;
  6829. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6830. TG3_64BIT_REG_LOW);
  6831. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6832. if ((int_mbox != 0) ||
  6833. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6834. intr_ok = 1;
  6835. break;
  6836. }
  6837. msleep(10);
  6838. }
  6839. tg3_disable_ints(tp);
  6840. free_irq(tp->pdev->irq, dev);
  6841. err = tg3_request_irq(tp);
  6842. if (err)
  6843. return err;
  6844. if (intr_ok)
  6845. return 0;
  6846. return -EIO;
  6847. }
  6848. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6849. * successfully restored
  6850. */
  6851. static int tg3_test_msi(struct tg3 *tp)
  6852. {
  6853. struct net_device *dev = tp->dev;
  6854. int err;
  6855. u16 pci_cmd;
  6856. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6857. return 0;
  6858. /* Turn off SERR reporting in case MSI terminates with Master
  6859. * Abort.
  6860. */
  6861. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6862. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6863. pci_cmd & ~PCI_COMMAND_SERR);
  6864. err = tg3_test_interrupt(tp);
  6865. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6866. if (!err)
  6867. return 0;
  6868. /* other failures */
  6869. if (err != -EIO)
  6870. return err;
  6871. /* MSI test failed, go back to INTx mode */
  6872. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6873. "switching to INTx mode. Please report this failure to "
  6874. "the PCI maintainer and include system chipset information.\n",
  6875. tp->dev->name);
  6876. free_irq(tp->pdev->irq, dev);
  6877. pci_disable_msi(tp->pdev);
  6878. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6879. err = tg3_request_irq(tp);
  6880. if (err)
  6881. return err;
  6882. /* Need to reset the chip because the MSI cycle may have terminated
  6883. * with Master Abort.
  6884. */
  6885. tg3_full_lock(tp, 1);
  6886. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6887. err = tg3_init_hw(tp, 1);
  6888. tg3_full_unlock(tp);
  6889. if (err)
  6890. free_irq(tp->pdev->irq, dev);
  6891. return err;
  6892. }
  6893. static int tg3_open(struct net_device *dev)
  6894. {
  6895. struct tg3 *tp = netdev_priv(dev);
  6896. int err;
  6897. netif_carrier_off(tp->dev);
  6898. err = tg3_set_power_state(tp, PCI_D0);
  6899. if (err)
  6900. return err;
  6901. tg3_full_lock(tp, 0);
  6902. tg3_disable_ints(tp);
  6903. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6904. tg3_full_unlock(tp);
  6905. /* The placement of this call is tied
  6906. * to the setup and use of Host TX descriptors.
  6907. */
  6908. err = tg3_alloc_consistent(tp);
  6909. if (err)
  6910. return err;
  6911. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6912. /* All MSI supporting chips should support tagged
  6913. * status. Assert that this is the case.
  6914. */
  6915. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6916. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6917. "Not using MSI.\n", tp->dev->name);
  6918. } else if (pci_enable_msi(tp->pdev) == 0) {
  6919. u32 msi_mode;
  6920. msi_mode = tr32(MSGINT_MODE);
  6921. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6922. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6923. }
  6924. }
  6925. err = tg3_request_irq(tp);
  6926. if (err) {
  6927. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6928. pci_disable_msi(tp->pdev);
  6929. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6930. }
  6931. tg3_free_consistent(tp);
  6932. return err;
  6933. }
  6934. napi_enable(&tp->napi);
  6935. tg3_full_lock(tp, 0);
  6936. err = tg3_init_hw(tp, 1);
  6937. if (err) {
  6938. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6939. tg3_free_rings(tp);
  6940. } else {
  6941. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6942. tp->timer_offset = HZ;
  6943. else
  6944. tp->timer_offset = HZ / 10;
  6945. BUG_ON(tp->timer_offset > HZ);
  6946. tp->timer_counter = tp->timer_multiplier =
  6947. (HZ / tp->timer_offset);
  6948. tp->asf_counter = tp->asf_multiplier =
  6949. ((HZ / tp->timer_offset) * 2);
  6950. init_timer(&tp->timer);
  6951. tp->timer.expires = jiffies + tp->timer_offset;
  6952. tp->timer.data = (unsigned long) tp;
  6953. tp->timer.function = tg3_timer;
  6954. }
  6955. tg3_full_unlock(tp);
  6956. if (err) {
  6957. napi_disable(&tp->napi);
  6958. free_irq(tp->pdev->irq, dev);
  6959. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6960. pci_disable_msi(tp->pdev);
  6961. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6962. }
  6963. tg3_free_consistent(tp);
  6964. return err;
  6965. }
  6966. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6967. err = tg3_test_msi(tp);
  6968. if (err) {
  6969. tg3_full_lock(tp, 0);
  6970. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6971. pci_disable_msi(tp->pdev);
  6972. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6973. }
  6974. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6975. tg3_free_rings(tp);
  6976. tg3_free_consistent(tp);
  6977. tg3_full_unlock(tp);
  6978. napi_disable(&tp->napi);
  6979. return err;
  6980. }
  6981. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6982. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6983. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6984. tw32(PCIE_TRANSACTION_CFG,
  6985. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6986. }
  6987. }
  6988. }
  6989. tg3_phy_start(tp);
  6990. tg3_full_lock(tp, 0);
  6991. add_timer(&tp->timer);
  6992. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6993. tg3_enable_ints(tp);
  6994. tg3_full_unlock(tp);
  6995. netif_start_queue(dev);
  6996. return 0;
  6997. }
  6998. #if 0
  6999. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7000. {
  7001. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7002. u16 val16;
  7003. int i;
  7004. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7005. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7006. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7007. val16, val32);
  7008. /* MAC block */
  7009. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7010. tr32(MAC_MODE), tr32(MAC_STATUS));
  7011. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7012. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7013. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7014. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7015. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7016. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7017. /* Send data initiator control block */
  7018. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7019. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7020. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7021. tr32(SNDDATAI_STATSCTRL));
  7022. /* Send data completion control block */
  7023. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7024. /* Send BD ring selector block */
  7025. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7026. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7027. /* Send BD initiator control block */
  7028. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7029. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7030. /* Send BD completion control block */
  7031. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7032. /* Receive list placement control block */
  7033. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7034. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7035. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7036. tr32(RCVLPC_STATSCTRL));
  7037. /* Receive data and receive BD initiator control block */
  7038. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7039. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7040. /* Receive data completion control block */
  7041. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7042. tr32(RCVDCC_MODE));
  7043. /* Receive BD initiator control block */
  7044. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7045. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7046. /* Receive BD completion control block */
  7047. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7048. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7049. /* Receive list selector control block */
  7050. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7051. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7052. /* Mbuf cluster free block */
  7053. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7054. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7055. /* Host coalescing control block */
  7056. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7057. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7058. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7059. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7060. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7061. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7062. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7063. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7064. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7065. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7066. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7067. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7068. /* Memory arbiter control block */
  7069. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7070. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7071. /* Buffer manager control block */
  7072. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7073. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7074. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7075. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7076. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7077. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7078. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7079. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7080. /* Read DMA control block */
  7081. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7082. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7083. /* Write DMA control block */
  7084. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7085. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7086. /* DMA completion block */
  7087. printk("DEBUG: DMAC_MODE[%08x]\n",
  7088. tr32(DMAC_MODE));
  7089. /* GRC block */
  7090. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7091. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7092. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7093. tr32(GRC_LOCAL_CTRL));
  7094. /* TG3_BDINFOs */
  7095. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7096. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7097. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7098. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7099. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7100. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7101. tr32(RCVDBDI_STD_BD + 0x0),
  7102. tr32(RCVDBDI_STD_BD + 0x4),
  7103. tr32(RCVDBDI_STD_BD + 0x8),
  7104. tr32(RCVDBDI_STD_BD + 0xc));
  7105. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7106. tr32(RCVDBDI_MINI_BD + 0x0),
  7107. tr32(RCVDBDI_MINI_BD + 0x4),
  7108. tr32(RCVDBDI_MINI_BD + 0x8),
  7109. tr32(RCVDBDI_MINI_BD + 0xc));
  7110. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7111. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7112. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7113. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7114. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7115. val32, val32_2, val32_3, val32_4);
  7116. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7117. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7118. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7119. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7120. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7121. val32, val32_2, val32_3, val32_4);
  7122. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7123. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7124. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7125. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7126. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7127. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7128. val32, val32_2, val32_3, val32_4, val32_5);
  7129. /* SW status block */
  7130. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7131. tp->hw_status->status,
  7132. tp->hw_status->status_tag,
  7133. tp->hw_status->rx_jumbo_consumer,
  7134. tp->hw_status->rx_consumer,
  7135. tp->hw_status->rx_mini_consumer,
  7136. tp->hw_status->idx[0].rx_producer,
  7137. tp->hw_status->idx[0].tx_consumer);
  7138. /* SW statistics block */
  7139. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7140. ((u32 *)tp->hw_stats)[0],
  7141. ((u32 *)tp->hw_stats)[1],
  7142. ((u32 *)tp->hw_stats)[2],
  7143. ((u32 *)tp->hw_stats)[3]);
  7144. /* Mailboxes */
  7145. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7146. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7147. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7148. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7149. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7150. /* NIC side send descriptors. */
  7151. for (i = 0; i < 6; i++) {
  7152. unsigned long txd;
  7153. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7154. + (i * sizeof(struct tg3_tx_buffer_desc));
  7155. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7156. i,
  7157. readl(txd + 0x0), readl(txd + 0x4),
  7158. readl(txd + 0x8), readl(txd + 0xc));
  7159. }
  7160. /* NIC side RX descriptors. */
  7161. for (i = 0; i < 6; i++) {
  7162. unsigned long rxd;
  7163. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7164. + (i * sizeof(struct tg3_rx_buffer_desc));
  7165. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7166. i,
  7167. readl(rxd + 0x0), readl(rxd + 0x4),
  7168. readl(rxd + 0x8), readl(rxd + 0xc));
  7169. rxd += (4 * sizeof(u32));
  7170. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7171. i,
  7172. readl(rxd + 0x0), readl(rxd + 0x4),
  7173. readl(rxd + 0x8), readl(rxd + 0xc));
  7174. }
  7175. for (i = 0; i < 6; i++) {
  7176. unsigned long rxd;
  7177. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7178. + (i * sizeof(struct tg3_rx_buffer_desc));
  7179. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7180. i,
  7181. readl(rxd + 0x0), readl(rxd + 0x4),
  7182. readl(rxd + 0x8), readl(rxd + 0xc));
  7183. rxd += (4 * sizeof(u32));
  7184. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7185. i,
  7186. readl(rxd + 0x0), readl(rxd + 0x4),
  7187. readl(rxd + 0x8), readl(rxd + 0xc));
  7188. }
  7189. }
  7190. #endif
  7191. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7192. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7193. static int tg3_close(struct net_device *dev)
  7194. {
  7195. struct tg3 *tp = netdev_priv(dev);
  7196. napi_disable(&tp->napi);
  7197. cancel_work_sync(&tp->reset_task);
  7198. netif_stop_queue(dev);
  7199. del_timer_sync(&tp->timer);
  7200. tg3_full_lock(tp, 1);
  7201. #if 0
  7202. tg3_dump_state(tp);
  7203. #endif
  7204. tg3_disable_ints(tp);
  7205. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7206. tg3_free_rings(tp);
  7207. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7208. tg3_full_unlock(tp);
  7209. free_irq(tp->pdev->irq, dev);
  7210. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7211. pci_disable_msi(tp->pdev);
  7212. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7213. }
  7214. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7215. sizeof(tp->net_stats_prev));
  7216. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7217. sizeof(tp->estats_prev));
  7218. tg3_free_consistent(tp);
  7219. tg3_set_power_state(tp, PCI_D3hot);
  7220. netif_carrier_off(tp->dev);
  7221. return 0;
  7222. }
  7223. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7224. {
  7225. unsigned long ret;
  7226. #if (BITS_PER_LONG == 32)
  7227. ret = val->low;
  7228. #else
  7229. ret = ((u64)val->high << 32) | ((u64)val->low);
  7230. #endif
  7231. return ret;
  7232. }
  7233. static inline u64 get_estat64(tg3_stat64_t *val)
  7234. {
  7235. return ((u64)val->high << 32) | ((u64)val->low);
  7236. }
  7237. static unsigned long calc_crc_errors(struct tg3 *tp)
  7238. {
  7239. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7240. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7241. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7243. u32 val;
  7244. spin_lock_bh(&tp->lock);
  7245. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7246. tg3_writephy(tp, MII_TG3_TEST1,
  7247. val | MII_TG3_TEST1_CRC_EN);
  7248. tg3_readphy(tp, 0x14, &val);
  7249. } else
  7250. val = 0;
  7251. spin_unlock_bh(&tp->lock);
  7252. tp->phy_crc_errors += val;
  7253. return tp->phy_crc_errors;
  7254. }
  7255. return get_stat64(&hw_stats->rx_fcs_errors);
  7256. }
  7257. #define ESTAT_ADD(member) \
  7258. estats->member = old_estats->member + \
  7259. get_estat64(&hw_stats->member)
  7260. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7261. {
  7262. struct tg3_ethtool_stats *estats = &tp->estats;
  7263. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7264. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7265. if (!hw_stats)
  7266. return old_estats;
  7267. ESTAT_ADD(rx_octets);
  7268. ESTAT_ADD(rx_fragments);
  7269. ESTAT_ADD(rx_ucast_packets);
  7270. ESTAT_ADD(rx_mcast_packets);
  7271. ESTAT_ADD(rx_bcast_packets);
  7272. ESTAT_ADD(rx_fcs_errors);
  7273. ESTAT_ADD(rx_align_errors);
  7274. ESTAT_ADD(rx_xon_pause_rcvd);
  7275. ESTAT_ADD(rx_xoff_pause_rcvd);
  7276. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7277. ESTAT_ADD(rx_xoff_entered);
  7278. ESTAT_ADD(rx_frame_too_long_errors);
  7279. ESTAT_ADD(rx_jabbers);
  7280. ESTAT_ADD(rx_undersize_packets);
  7281. ESTAT_ADD(rx_in_length_errors);
  7282. ESTAT_ADD(rx_out_length_errors);
  7283. ESTAT_ADD(rx_64_or_less_octet_packets);
  7284. ESTAT_ADD(rx_65_to_127_octet_packets);
  7285. ESTAT_ADD(rx_128_to_255_octet_packets);
  7286. ESTAT_ADD(rx_256_to_511_octet_packets);
  7287. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7288. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7289. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7290. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7291. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7292. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7293. ESTAT_ADD(tx_octets);
  7294. ESTAT_ADD(tx_collisions);
  7295. ESTAT_ADD(tx_xon_sent);
  7296. ESTAT_ADD(tx_xoff_sent);
  7297. ESTAT_ADD(tx_flow_control);
  7298. ESTAT_ADD(tx_mac_errors);
  7299. ESTAT_ADD(tx_single_collisions);
  7300. ESTAT_ADD(tx_mult_collisions);
  7301. ESTAT_ADD(tx_deferred);
  7302. ESTAT_ADD(tx_excessive_collisions);
  7303. ESTAT_ADD(tx_late_collisions);
  7304. ESTAT_ADD(tx_collide_2times);
  7305. ESTAT_ADD(tx_collide_3times);
  7306. ESTAT_ADD(tx_collide_4times);
  7307. ESTAT_ADD(tx_collide_5times);
  7308. ESTAT_ADD(tx_collide_6times);
  7309. ESTAT_ADD(tx_collide_7times);
  7310. ESTAT_ADD(tx_collide_8times);
  7311. ESTAT_ADD(tx_collide_9times);
  7312. ESTAT_ADD(tx_collide_10times);
  7313. ESTAT_ADD(tx_collide_11times);
  7314. ESTAT_ADD(tx_collide_12times);
  7315. ESTAT_ADD(tx_collide_13times);
  7316. ESTAT_ADD(tx_collide_14times);
  7317. ESTAT_ADD(tx_collide_15times);
  7318. ESTAT_ADD(tx_ucast_packets);
  7319. ESTAT_ADD(tx_mcast_packets);
  7320. ESTAT_ADD(tx_bcast_packets);
  7321. ESTAT_ADD(tx_carrier_sense_errors);
  7322. ESTAT_ADD(tx_discards);
  7323. ESTAT_ADD(tx_errors);
  7324. ESTAT_ADD(dma_writeq_full);
  7325. ESTAT_ADD(dma_write_prioq_full);
  7326. ESTAT_ADD(rxbds_empty);
  7327. ESTAT_ADD(rx_discards);
  7328. ESTAT_ADD(rx_errors);
  7329. ESTAT_ADD(rx_threshold_hit);
  7330. ESTAT_ADD(dma_readq_full);
  7331. ESTAT_ADD(dma_read_prioq_full);
  7332. ESTAT_ADD(tx_comp_queue_full);
  7333. ESTAT_ADD(ring_set_send_prod_index);
  7334. ESTAT_ADD(ring_status_update);
  7335. ESTAT_ADD(nic_irqs);
  7336. ESTAT_ADD(nic_avoided_irqs);
  7337. ESTAT_ADD(nic_tx_threshold_hit);
  7338. return estats;
  7339. }
  7340. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7341. {
  7342. struct tg3 *tp = netdev_priv(dev);
  7343. struct net_device_stats *stats = &tp->net_stats;
  7344. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7345. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7346. if (!hw_stats)
  7347. return old_stats;
  7348. stats->rx_packets = old_stats->rx_packets +
  7349. get_stat64(&hw_stats->rx_ucast_packets) +
  7350. get_stat64(&hw_stats->rx_mcast_packets) +
  7351. get_stat64(&hw_stats->rx_bcast_packets);
  7352. stats->tx_packets = old_stats->tx_packets +
  7353. get_stat64(&hw_stats->tx_ucast_packets) +
  7354. get_stat64(&hw_stats->tx_mcast_packets) +
  7355. get_stat64(&hw_stats->tx_bcast_packets);
  7356. stats->rx_bytes = old_stats->rx_bytes +
  7357. get_stat64(&hw_stats->rx_octets);
  7358. stats->tx_bytes = old_stats->tx_bytes +
  7359. get_stat64(&hw_stats->tx_octets);
  7360. stats->rx_errors = old_stats->rx_errors +
  7361. get_stat64(&hw_stats->rx_errors);
  7362. stats->tx_errors = old_stats->tx_errors +
  7363. get_stat64(&hw_stats->tx_errors) +
  7364. get_stat64(&hw_stats->tx_mac_errors) +
  7365. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7366. get_stat64(&hw_stats->tx_discards);
  7367. stats->multicast = old_stats->multicast +
  7368. get_stat64(&hw_stats->rx_mcast_packets);
  7369. stats->collisions = old_stats->collisions +
  7370. get_stat64(&hw_stats->tx_collisions);
  7371. stats->rx_length_errors = old_stats->rx_length_errors +
  7372. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7373. get_stat64(&hw_stats->rx_undersize_packets);
  7374. stats->rx_over_errors = old_stats->rx_over_errors +
  7375. get_stat64(&hw_stats->rxbds_empty);
  7376. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7377. get_stat64(&hw_stats->rx_align_errors);
  7378. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7379. get_stat64(&hw_stats->tx_discards);
  7380. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7381. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7382. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7383. calc_crc_errors(tp);
  7384. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7385. get_stat64(&hw_stats->rx_discards);
  7386. return stats;
  7387. }
  7388. static inline u32 calc_crc(unsigned char *buf, int len)
  7389. {
  7390. u32 reg;
  7391. u32 tmp;
  7392. int j, k;
  7393. reg = 0xffffffff;
  7394. for (j = 0; j < len; j++) {
  7395. reg ^= buf[j];
  7396. for (k = 0; k < 8; k++) {
  7397. tmp = reg & 0x01;
  7398. reg >>= 1;
  7399. if (tmp) {
  7400. reg ^= 0xedb88320;
  7401. }
  7402. }
  7403. }
  7404. return ~reg;
  7405. }
  7406. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7407. {
  7408. /* accept or reject all multicast frames */
  7409. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7410. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7411. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7412. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7413. }
  7414. static void __tg3_set_rx_mode(struct net_device *dev)
  7415. {
  7416. struct tg3 *tp = netdev_priv(dev);
  7417. u32 rx_mode;
  7418. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7419. RX_MODE_KEEP_VLAN_TAG);
  7420. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7421. * flag clear.
  7422. */
  7423. #if TG3_VLAN_TAG_USED
  7424. if (!tp->vlgrp &&
  7425. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7426. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7427. #else
  7428. /* By definition, VLAN is disabled always in this
  7429. * case.
  7430. */
  7431. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7432. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7433. #endif
  7434. if (dev->flags & IFF_PROMISC) {
  7435. /* Promiscuous mode. */
  7436. rx_mode |= RX_MODE_PROMISC;
  7437. } else if (dev->flags & IFF_ALLMULTI) {
  7438. /* Accept all multicast. */
  7439. tg3_set_multi (tp, 1);
  7440. } else if (dev->mc_count < 1) {
  7441. /* Reject all multicast. */
  7442. tg3_set_multi (tp, 0);
  7443. } else {
  7444. /* Accept one or more multicast(s). */
  7445. struct dev_mc_list *mclist;
  7446. unsigned int i;
  7447. u32 mc_filter[4] = { 0, };
  7448. u32 regidx;
  7449. u32 bit;
  7450. u32 crc;
  7451. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7452. i++, mclist = mclist->next) {
  7453. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7454. bit = ~crc & 0x7f;
  7455. regidx = (bit & 0x60) >> 5;
  7456. bit &= 0x1f;
  7457. mc_filter[regidx] |= (1 << bit);
  7458. }
  7459. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7460. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7461. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7462. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7463. }
  7464. if (rx_mode != tp->rx_mode) {
  7465. tp->rx_mode = rx_mode;
  7466. tw32_f(MAC_RX_MODE, rx_mode);
  7467. udelay(10);
  7468. }
  7469. }
  7470. static void tg3_set_rx_mode(struct net_device *dev)
  7471. {
  7472. struct tg3 *tp = netdev_priv(dev);
  7473. if (!netif_running(dev))
  7474. return;
  7475. tg3_full_lock(tp, 0);
  7476. __tg3_set_rx_mode(dev);
  7477. tg3_full_unlock(tp);
  7478. }
  7479. #define TG3_REGDUMP_LEN (32 * 1024)
  7480. static int tg3_get_regs_len(struct net_device *dev)
  7481. {
  7482. return TG3_REGDUMP_LEN;
  7483. }
  7484. static void tg3_get_regs(struct net_device *dev,
  7485. struct ethtool_regs *regs, void *_p)
  7486. {
  7487. u32 *p = _p;
  7488. struct tg3 *tp = netdev_priv(dev);
  7489. u8 *orig_p = _p;
  7490. int i;
  7491. regs->version = 0;
  7492. memset(p, 0, TG3_REGDUMP_LEN);
  7493. if (tp->link_config.phy_is_low_power)
  7494. return;
  7495. tg3_full_lock(tp, 0);
  7496. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7497. #define GET_REG32_LOOP(base,len) \
  7498. do { p = (u32 *)(orig_p + (base)); \
  7499. for (i = 0; i < len; i += 4) \
  7500. __GET_REG32((base) + i); \
  7501. } while (0)
  7502. #define GET_REG32_1(reg) \
  7503. do { p = (u32 *)(orig_p + (reg)); \
  7504. __GET_REG32((reg)); \
  7505. } while (0)
  7506. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7507. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7508. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7509. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7510. GET_REG32_1(SNDDATAC_MODE);
  7511. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7512. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7513. GET_REG32_1(SNDBDC_MODE);
  7514. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7515. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7516. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7517. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7518. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7519. GET_REG32_1(RCVDCC_MODE);
  7520. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7521. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7522. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7523. GET_REG32_1(MBFREE_MODE);
  7524. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7525. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7526. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7527. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7528. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7529. GET_REG32_1(RX_CPU_MODE);
  7530. GET_REG32_1(RX_CPU_STATE);
  7531. GET_REG32_1(RX_CPU_PGMCTR);
  7532. GET_REG32_1(RX_CPU_HWBKPT);
  7533. GET_REG32_1(TX_CPU_MODE);
  7534. GET_REG32_1(TX_CPU_STATE);
  7535. GET_REG32_1(TX_CPU_PGMCTR);
  7536. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7537. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7538. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7539. GET_REG32_1(DMAC_MODE);
  7540. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7541. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7542. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7543. #undef __GET_REG32
  7544. #undef GET_REG32_LOOP
  7545. #undef GET_REG32_1
  7546. tg3_full_unlock(tp);
  7547. }
  7548. static int tg3_get_eeprom_len(struct net_device *dev)
  7549. {
  7550. struct tg3 *tp = netdev_priv(dev);
  7551. return tp->nvram_size;
  7552. }
  7553. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7554. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7555. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7556. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7557. {
  7558. struct tg3 *tp = netdev_priv(dev);
  7559. int ret;
  7560. u8 *pd;
  7561. u32 i, offset, len, b_offset, b_count;
  7562. __le32 val;
  7563. if (tp->link_config.phy_is_low_power)
  7564. return -EAGAIN;
  7565. offset = eeprom->offset;
  7566. len = eeprom->len;
  7567. eeprom->len = 0;
  7568. eeprom->magic = TG3_EEPROM_MAGIC;
  7569. if (offset & 3) {
  7570. /* adjustments to start on required 4 byte boundary */
  7571. b_offset = offset & 3;
  7572. b_count = 4 - b_offset;
  7573. if (b_count > len) {
  7574. /* i.e. offset=1 len=2 */
  7575. b_count = len;
  7576. }
  7577. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7578. if (ret)
  7579. return ret;
  7580. memcpy(data, ((char*)&val) + b_offset, b_count);
  7581. len -= b_count;
  7582. offset += b_count;
  7583. eeprom->len += b_count;
  7584. }
  7585. /* read bytes upto the last 4 byte boundary */
  7586. pd = &data[eeprom->len];
  7587. for (i = 0; i < (len - (len & 3)); i += 4) {
  7588. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7589. if (ret) {
  7590. eeprom->len += i;
  7591. return ret;
  7592. }
  7593. memcpy(pd + i, &val, 4);
  7594. }
  7595. eeprom->len += i;
  7596. if (len & 3) {
  7597. /* read last bytes not ending on 4 byte boundary */
  7598. pd = &data[eeprom->len];
  7599. b_count = len & 3;
  7600. b_offset = offset + len - b_count;
  7601. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7602. if (ret)
  7603. return ret;
  7604. memcpy(pd, &val, b_count);
  7605. eeprom->len += b_count;
  7606. }
  7607. return 0;
  7608. }
  7609. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7610. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7611. {
  7612. struct tg3 *tp = netdev_priv(dev);
  7613. int ret;
  7614. u32 offset, len, b_offset, odd_len;
  7615. u8 *buf;
  7616. __le32 start, end;
  7617. if (tp->link_config.phy_is_low_power)
  7618. return -EAGAIN;
  7619. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7620. return -EINVAL;
  7621. offset = eeprom->offset;
  7622. len = eeprom->len;
  7623. if ((b_offset = (offset & 3))) {
  7624. /* adjustments to start on required 4 byte boundary */
  7625. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7626. if (ret)
  7627. return ret;
  7628. len += b_offset;
  7629. offset &= ~3;
  7630. if (len < 4)
  7631. len = 4;
  7632. }
  7633. odd_len = 0;
  7634. if (len & 3) {
  7635. /* adjustments to end on required 4 byte boundary */
  7636. odd_len = 1;
  7637. len = (len + 3) & ~3;
  7638. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7639. if (ret)
  7640. return ret;
  7641. }
  7642. buf = data;
  7643. if (b_offset || odd_len) {
  7644. buf = kmalloc(len, GFP_KERNEL);
  7645. if (!buf)
  7646. return -ENOMEM;
  7647. if (b_offset)
  7648. memcpy(buf, &start, 4);
  7649. if (odd_len)
  7650. memcpy(buf+len-4, &end, 4);
  7651. memcpy(buf + b_offset, data, eeprom->len);
  7652. }
  7653. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7654. if (buf != data)
  7655. kfree(buf);
  7656. return ret;
  7657. }
  7658. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7659. {
  7660. struct tg3 *tp = netdev_priv(dev);
  7661. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7662. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7663. return -EAGAIN;
  7664. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7665. }
  7666. cmd->supported = (SUPPORTED_Autoneg);
  7667. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7668. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7669. SUPPORTED_1000baseT_Full);
  7670. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7671. cmd->supported |= (SUPPORTED_100baseT_Half |
  7672. SUPPORTED_100baseT_Full |
  7673. SUPPORTED_10baseT_Half |
  7674. SUPPORTED_10baseT_Full |
  7675. SUPPORTED_TP);
  7676. cmd->port = PORT_TP;
  7677. } else {
  7678. cmd->supported |= SUPPORTED_FIBRE;
  7679. cmd->port = PORT_FIBRE;
  7680. }
  7681. cmd->advertising = tp->link_config.advertising;
  7682. if (netif_running(dev)) {
  7683. cmd->speed = tp->link_config.active_speed;
  7684. cmd->duplex = tp->link_config.active_duplex;
  7685. }
  7686. cmd->phy_address = PHY_ADDR;
  7687. cmd->transceiver = 0;
  7688. cmd->autoneg = tp->link_config.autoneg;
  7689. cmd->maxtxpkt = 0;
  7690. cmd->maxrxpkt = 0;
  7691. return 0;
  7692. }
  7693. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7694. {
  7695. struct tg3 *tp = netdev_priv(dev);
  7696. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7697. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7698. return -EAGAIN;
  7699. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7700. }
  7701. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7702. /* These are the only valid advertisement bits allowed. */
  7703. if (cmd->autoneg == AUTONEG_ENABLE &&
  7704. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7705. ADVERTISED_1000baseT_Full |
  7706. ADVERTISED_Autoneg |
  7707. ADVERTISED_FIBRE)))
  7708. return -EINVAL;
  7709. /* Fiber can only do SPEED_1000. */
  7710. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7711. (cmd->speed != SPEED_1000))
  7712. return -EINVAL;
  7713. /* Copper cannot force SPEED_1000. */
  7714. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7715. (cmd->speed == SPEED_1000))
  7716. return -EINVAL;
  7717. else if ((cmd->speed == SPEED_1000) &&
  7718. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7719. return -EINVAL;
  7720. tg3_full_lock(tp, 0);
  7721. tp->link_config.autoneg = cmd->autoneg;
  7722. if (cmd->autoneg == AUTONEG_ENABLE) {
  7723. tp->link_config.advertising = (cmd->advertising |
  7724. ADVERTISED_Autoneg);
  7725. tp->link_config.speed = SPEED_INVALID;
  7726. tp->link_config.duplex = DUPLEX_INVALID;
  7727. } else {
  7728. tp->link_config.advertising = 0;
  7729. tp->link_config.speed = cmd->speed;
  7730. tp->link_config.duplex = cmd->duplex;
  7731. }
  7732. tp->link_config.orig_speed = tp->link_config.speed;
  7733. tp->link_config.orig_duplex = tp->link_config.duplex;
  7734. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7735. if (netif_running(dev))
  7736. tg3_setup_phy(tp, 1);
  7737. tg3_full_unlock(tp);
  7738. return 0;
  7739. }
  7740. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7741. {
  7742. struct tg3 *tp = netdev_priv(dev);
  7743. strcpy(info->driver, DRV_MODULE_NAME);
  7744. strcpy(info->version, DRV_MODULE_VERSION);
  7745. strcpy(info->fw_version, tp->fw_ver);
  7746. strcpy(info->bus_info, pci_name(tp->pdev));
  7747. }
  7748. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7749. {
  7750. struct tg3 *tp = netdev_priv(dev);
  7751. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7752. device_can_wakeup(&tp->pdev->dev))
  7753. wol->supported = WAKE_MAGIC;
  7754. else
  7755. wol->supported = 0;
  7756. wol->wolopts = 0;
  7757. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7758. device_can_wakeup(&tp->pdev->dev))
  7759. wol->wolopts = WAKE_MAGIC;
  7760. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7761. }
  7762. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7763. {
  7764. struct tg3 *tp = netdev_priv(dev);
  7765. struct device *dp = &tp->pdev->dev;
  7766. if (wol->wolopts & ~WAKE_MAGIC)
  7767. return -EINVAL;
  7768. if ((wol->wolopts & WAKE_MAGIC) &&
  7769. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7770. return -EINVAL;
  7771. spin_lock_bh(&tp->lock);
  7772. if (wol->wolopts & WAKE_MAGIC) {
  7773. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7774. device_set_wakeup_enable(dp, true);
  7775. } else {
  7776. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7777. device_set_wakeup_enable(dp, false);
  7778. }
  7779. spin_unlock_bh(&tp->lock);
  7780. return 0;
  7781. }
  7782. static u32 tg3_get_msglevel(struct net_device *dev)
  7783. {
  7784. struct tg3 *tp = netdev_priv(dev);
  7785. return tp->msg_enable;
  7786. }
  7787. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7788. {
  7789. struct tg3 *tp = netdev_priv(dev);
  7790. tp->msg_enable = value;
  7791. }
  7792. static int tg3_set_tso(struct net_device *dev, u32 value)
  7793. {
  7794. struct tg3 *tp = netdev_priv(dev);
  7795. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7796. if (value)
  7797. return -EINVAL;
  7798. return 0;
  7799. }
  7800. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7801. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7802. if (value) {
  7803. dev->features |= NETIF_F_TSO6;
  7804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7805. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7806. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7808. dev->features |= NETIF_F_TSO_ECN;
  7809. } else
  7810. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7811. }
  7812. return ethtool_op_set_tso(dev, value);
  7813. }
  7814. static int tg3_nway_reset(struct net_device *dev)
  7815. {
  7816. struct tg3 *tp = netdev_priv(dev);
  7817. int r;
  7818. if (!netif_running(dev))
  7819. return -EAGAIN;
  7820. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7821. return -EINVAL;
  7822. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7823. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7824. return -EAGAIN;
  7825. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7826. } else {
  7827. u32 bmcr;
  7828. spin_lock_bh(&tp->lock);
  7829. r = -EINVAL;
  7830. tg3_readphy(tp, MII_BMCR, &bmcr);
  7831. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7832. ((bmcr & BMCR_ANENABLE) ||
  7833. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7834. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7835. BMCR_ANENABLE);
  7836. r = 0;
  7837. }
  7838. spin_unlock_bh(&tp->lock);
  7839. }
  7840. return r;
  7841. }
  7842. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7843. {
  7844. struct tg3 *tp = netdev_priv(dev);
  7845. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7846. ering->rx_mini_max_pending = 0;
  7847. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7848. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7849. else
  7850. ering->rx_jumbo_max_pending = 0;
  7851. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7852. ering->rx_pending = tp->rx_pending;
  7853. ering->rx_mini_pending = 0;
  7854. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7855. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7856. else
  7857. ering->rx_jumbo_pending = 0;
  7858. ering->tx_pending = tp->tx_pending;
  7859. }
  7860. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7861. {
  7862. struct tg3 *tp = netdev_priv(dev);
  7863. int irq_sync = 0, err = 0;
  7864. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7865. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7866. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7867. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7868. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7869. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7870. return -EINVAL;
  7871. if (netif_running(dev)) {
  7872. tg3_phy_stop(tp);
  7873. tg3_netif_stop(tp);
  7874. irq_sync = 1;
  7875. }
  7876. tg3_full_lock(tp, irq_sync);
  7877. tp->rx_pending = ering->rx_pending;
  7878. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7879. tp->rx_pending > 63)
  7880. tp->rx_pending = 63;
  7881. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7882. tp->tx_pending = ering->tx_pending;
  7883. if (netif_running(dev)) {
  7884. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7885. err = tg3_restart_hw(tp, 1);
  7886. if (!err)
  7887. tg3_netif_start(tp);
  7888. }
  7889. tg3_full_unlock(tp);
  7890. if (irq_sync && !err)
  7891. tg3_phy_start(tp);
  7892. return err;
  7893. }
  7894. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7895. {
  7896. struct tg3 *tp = netdev_priv(dev);
  7897. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7898. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7899. epause->rx_pause = 1;
  7900. else
  7901. epause->rx_pause = 0;
  7902. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7903. epause->tx_pause = 1;
  7904. else
  7905. epause->tx_pause = 0;
  7906. }
  7907. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7908. {
  7909. struct tg3 *tp = netdev_priv(dev);
  7910. int err = 0;
  7911. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7912. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7913. return -EAGAIN;
  7914. if (epause->autoneg) {
  7915. u32 newadv;
  7916. struct phy_device *phydev;
  7917. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7918. if (epause->rx_pause) {
  7919. if (epause->tx_pause)
  7920. newadv = ADVERTISED_Pause;
  7921. else
  7922. newadv = ADVERTISED_Pause |
  7923. ADVERTISED_Asym_Pause;
  7924. } else if (epause->tx_pause) {
  7925. newadv = ADVERTISED_Asym_Pause;
  7926. } else
  7927. newadv = 0;
  7928. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7929. u32 oldadv = phydev->advertising &
  7930. (ADVERTISED_Pause |
  7931. ADVERTISED_Asym_Pause);
  7932. if (oldadv != newadv) {
  7933. phydev->advertising &=
  7934. ~(ADVERTISED_Pause |
  7935. ADVERTISED_Asym_Pause);
  7936. phydev->advertising |= newadv;
  7937. err = phy_start_aneg(phydev);
  7938. }
  7939. } else {
  7940. tp->link_config.advertising &=
  7941. ~(ADVERTISED_Pause |
  7942. ADVERTISED_Asym_Pause);
  7943. tp->link_config.advertising |= newadv;
  7944. }
  7945. } else {
  7946. if (epause->rx_pause)
  7947. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7948. else
  7949. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7950. if (epause->tx_pause)
  7951. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7952. else
  7953. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7954. if (netif_running(dev))
  7955. tg3_setup_flow_control(tp, 0, 0);
  7956. }
  7957. } else {
  7958. int irq_sync = 0;
  7959. if (netif_running(dev)) {
  7960. tg3_netif_stop(tp);
  7961. irq_sync = 1;
  7962. }
  7963. tg3_full_lock(tp, irq_sync);
  7964. if (epause->autoneg)
  7965. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7966. else
  7967. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7968. if (epause->rx_pause)
  7969. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7970. else
  7971. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7972. if (epause->tx_pause)
  7973. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7974. else
  7975. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7976. if (netif_running(dev)) {
  7977. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7978. err = tg3_restart_hw(tp, 1);
  7979. if (!err)
  7980. tg3_netif_start(tp);
  7981. }
  7982. tg3_full_unlock(tp);
  7983. }
  7984. return err;
  7985. }
  7986. static u32 tg3_get_rx_csum(struct net_device *dev)
  7987. {
  7988. struct tg3 *tp = netdev_priv(dev);
  7989. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7990. }
  7991. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7992. {
  7993. struct tg3 *tp = netdev_priv(dev);
  7994. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7995. if (data != 0)
  7996. return -EINVAL;
  7997. return 0;
  7998. }
  7999. spin_lock_bh(&tp->lock);
  8000. if (data)
  8001. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8002. else
  8003. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8004. spin_unlock_bh(&tp->lock);
  8005. return 0;
  8006. }
  8007. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8008. {
  8009. struct tg3 *tp = netdev_priv(dev);
  8010. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8011. if (data != 0)
  8012. return -EINVAL;
  8013. return 0;
  8014. }
  8015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8020. ethtool_op_set_tx_ipv6_csum(dev, data);
  8021. else
  8022. ethtool_op_set_tx_csum(dev, data);
  8023. return 0;
  8024. }
  8025. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8026. {
  8027. switch (sset) {
  8028. case ETH_SS_TEST:
  8029. return TG3_NUM_TEST;
  8030. case ETH_SS_STATS:
  8031. return TG3_NUM_STATS;
  8032. default:
  8033. return -EOPNOTSUPP;
  8034. }
  8035. }
  8036. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8037. {
  8038. switch (stringset) {
  8039. case ETH_SS_STATS:
  8040. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8041. break;
  8042. case ETH_SS_TEST:
  8043. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8044. break;
  8045. default:
  8046. WARN_ON(1); /* we need a WARN() */
  8047. break;
  8048. }
  8049. }
  8050. static int tg3_phys_id(struct net_device *dev, u32 data)
  8051. {
  8052. struct tg3 *tp = netdev_priv(dev);
  8053. int i;
  8054. if (!netif_running(tp->dev))
  8055. return -EAGAIN;
  8056. if (data == 0)
  8057. data = UINT_MAX / 2;
  8058. for (i = 0; i < (data * 2); i++) {
  8059. if ((i % 2) == 0)
  8060. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8061. LED_CTRL_1000MBPS_ON |
  8062. LED_CTRL_100MBPS_ON |
  8063. LED_CTRL_10MBPS_ON |
  8064. LED_CTRL_TRAFFIC_OVERRIDE |
  8065. LED_CTRL_TRAFFIC_BLINK |
  8066. LED_CTRL_TRAFFIC_LED);
  8067. else
  8068. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8069. LED_CTRL_TRAFFIC_OVERRIDE);
  8070. if (msleep_interruptible(500))
  8071. break;
  8072. }
  8073. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8074. return 0;
  8075. }
  8076. static void tg3_get_ethtool_stats (struct net_device *dev,
  8077. struct ethtool_stats *estats, u64 *tmp_stats)
  8078. {
  8079. struct tg3 *tp = netdev_priv(dev);
  8080. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8081. }
  8082. #define NVRAM_TEST_SIZE 0x100
  8083. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8084. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8085. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8086. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8087. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8088. static int tg3_test_nvram(struct tg3 *tp)
  8089. {
  8090. u32 csum, magic;
  8091. __le32 *buf;
  8092. int i, j, k, err = 0, size;
  8093. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8094. return -EIO;
  8095. if (magic == TG3_EEPROM_MAGIC)
  8096. size = NVRAM_TEST_SIZE;
  8097. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8098. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8099. TG3_EEPROM_SB_FORMAT_1) {
  8100. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8101. case TG3_EEPROM_SB_REVISION_0:
  8102. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8103. break;
  8104. case TG3_EEPROM_SB_REVISION_2:
  8105. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8106. break;
  8107. case TG3_EEPROM_SB_REVISION_3:
  8108. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8109. break;
  8110. default:
  8111. return 0;
  8112. }
  8113. } else
  8114. return 0;
  8115. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8116. size = NVRAM_SELFBOOT_HW_SIZE;
  8117. else
  8118. return -EIO;
  8119. buf = kmalloc(size, GFP_KERNEL);
  8120. if (buf == NULL)
  8121. return -ENOMEM;
  8122. err = -EIO;
  8123. for (i = 0, j = 0; i < size; i += 4, j++) {
  8124. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8125. break;
  8126. }
  8127. if (i < size)
  8128. goto out;
  8129. /* Selfboot format */
  8130. magic = swab32(le32_to_cpu(buf[0]));
  8131. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8132. TG3_EEPROM_MAGIC_FW) {
  8133. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8134. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8135. TG3_EEPROM_SB_REVISION_2) {
  8136. /* For rev 2, the csum doesn't include the MBA. */
  8137. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8138. csum8 += buf8[i];
  8139. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8140. csum8 += buf8[i];
  8141. } else {
  8142. for (i = 0; i < size; i++)
  8143. csum8 += buf8[i];
  8144. }
  8145. if (csum8 == 0) {
  8146. err = 0;
  8147. goto out;
  8148. }
  8149. err = -EIO;
  8150. goto out;
  8151. }
  8152. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8153. TG3_EEPROM_MAGIC_HW) {
  8154. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8155. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8156. u8 *buf8 = (u8 *) buf;
  8157. /* Separate the parity bits and the data bytes. */
  8158. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8159. if ((i == 0) || (i == 8)) {
  8160. int l;
  8161. u8 msk;
  8162. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8163. parity[k++] = buf8[i] & msk;
  8164. i++;
  8165. }
  8166. else if (i == 16) {
  8167. int l;
  8168. u8 msk;
  8169. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8170. parity[k++] = buf8[i] & msk;
  8171. i++;
  8172. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8173. parity[k++] = buf8[i] & msk;
  8174. i++;
  8175. }
  8176. data[j++] = buf8[i];
  8177. }
  8178. err = -EIO;
  8179. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8180. u8 hw8 = hweight8(data[i]);
  8181. if ((hw8 & 0x1) && parity[i])
  8182. goto out;
  8183. else if (!(hw8 & 0x1) && !parity[i])
  8184. goto out;
  8185. }
  8186. err = 0;
  8187. goto out;
  8188. }
  8189. /* Bootstrap checksum at offset 0x10 */
  8190. csum = calc_crc((unsigned char *) buf, 0x10);
  8191. if(csum != le32_to_cpu(buf[0x10/4]))
  8192. goto out;
  8193. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8194. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8195. if (csum != le32_to_cpu(buf[0xfc/4]))
  8196. goto out;
  8197. err = 0;
  8198. out:
  8199. kfree(buf);
  8200. return err;
  8201. }
  8202. #define TG3_SERDES_TIMEOUT_SEC 2
  8203. #define TG3_COPPER_TIMEOUT_SEC 6
  8204. static int tg3_test_link(struct tg3 *tp)
  8205. {
  8206. int i, max;
  8207. if (!netif_running(tp->dev))
  8208. return -ENODEV;
  8209. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8210. max = TG3_SERDES_TIMEOUT_SEC;
  8211. else
  8212. max = TG3_COPPER_TIMEOUT_SEC;
  8213. for (i = 0; i < max; i++) {
  8214. if (netif_carrier_ok(tp->dev))
  8215. return 0;
  8216. if (msleep_interruptible(1000))
  8217. break;
  8218. }
  8219. return -EIO;
  8220. }
  8221. /* Only test the commonly used registers */
  8222. static int tg3_test_registers(struct tg3 *tp)
  8223. {
  8224. int i, is_5705, is_5750;
  8225. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8226. static struct {
  8227. u16 offset;
  8228. u16 flags;
  8229. #define TG3_FL_5705 0x1
  8230. #define TG3_FL_NOT_5705 0x2
  8231. #define TG3_FL_NOT_5788 0x4
  8232. #define TG3_FL_NOT_5750 0x8
  8233. u32 read_mask;
  8234. u32 write_mask;
  8235. } reg_tbl[] = {
  8236. /* MAC Control Registers */
  8237. { MAC_MODE, TG3_FL_NOT_5705,
  8238. 0x00000000, 0x00ef6f8c },
  8239. { MAC_MODE, TG3_FL_5705,
  8240. 0x00000000, 0x01ef6b8c },
  8241. { MAC_STATUS, TG3_FL_NOT_5705,
  8242. 0x03800107, 0x00000000 },
  8243. { MAC_STATUS, TG3_FL_5705,
  8244. 0x03800100, 0x00000000 },
  8245. { MAC_ADDR_0_HIGH, 0x0000,
  8246. 0x00000000, 0x0000ffff },
  8247. { MAC_ADDR_0_LOW, 0x0000,
  8248. 0x00000000, 0xffffffff },
  8249. { MAC_RX_MTU_SIZE, 0x0000,
  8250. 0x00000000, 0x0000ffff },
  8251. { MAC_TX_MODE, 0x0000,
  8252. 0x00000000, 0x00000070 },
  8253. { MAC_TX_LENGTHS, 0x0000,
  8254. 0x00000000, 0x00003fff },
  8255. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8256. 0x00000000, 0x000007fc },
  8257. { MAC_RX_MODE, TG3_FL_5705,
  8258. 0x00000000, 0x000007dc },
  8259. { MAC_HASH_REG_0, 0x0000,
  8260. 0x00000000, 0xffffffff },
  8261. { MAC_HASH_REG_1, 0x0000,
  8262. 0x00000000, 0xffffffff },
  8263. { MAC_HASH_REG_2, 0x0000,
  8264. 0x00000000, 0xffffffff },
  8265. { MAC_HASH_REG_3, 0x0000,
  8266. 0x00000000, 0xffffffff },
  8267. /* Receive Data and Receive BD Initiator Control Registers. */
  8268. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8269. 0x00000000, 0xffffffff },
  8270. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8271. 0x00000000, 0xffffffff },
  8272. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8273. 0x00000000, 0x00000003 },
  8274. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8275. 0x00000000, 0xffffffff },
  8276. { RCVDBDI_STD_BD+0, 0x0000,
  8277. 0x00000000, 0xffffffff },
  8278. { RCVDBDI_STD_BD+4, 0x0000,
  8279. 0x00000000, 0xffffffff },
  8280. { RCVDBDI_STD_BD+8, 0x0000,
  8281. 0x00000000, 0xffff0002 },
  8282. { RCVDBDI_STD_BD+0xc, 0x0000,
  8283. 0x00000000, 0xffffffff },
  8284. /* Receive BD Initiator Control Registers. */
  8285. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8286. 0x00000000, 0xffffffff },
  8287. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8288. 0x00000000, 0x000003ff },
  8289. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8290. 0x00000000, 0xffffffff },
  8291. /* Host Coalescing Control Registers. */
  8292. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8293. 0x00000000, 0x00000004 },
  8294. { HOSTCC_MODE, TG3_FL_5705,
  8295. 0x00000000, 0x000000f6 },
  8296. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8297. 0x00000000, 0xffffffff },
  8298. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8299. 0x00000000, 0x000003ff },
  8300. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8301. 0x00000000, 0xffffffff },
  8302. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8303. 0x00000000, 0x000003ff },
  8304. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8305. 0x00000000, 0xffffffff },
  8306. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8307. 0x00000000, 0x000000ff },
  8308. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8309. 0x00000000, 0xffffffff },
  8310. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8311. 0x00000000, 0x000000ff },
  8312. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8313. 0x00000000, 0xffffffff },
  8314. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8315. 0x00000000, 0xffffffff },
  8316. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8317. 0x00000000, 0xffffffff },
  8318. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8319. 0x00000000, 0x000000ff },
  8320. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8321. 0x00000000, 0xffffffff },
  8322. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8323. 0x00000000, 0x000000ff },
  8324. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8325. 0x00000000, 0xffffffff },
  8326. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8327. 0x00000000, 0xffffffff },
  8328. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8329. 0x00000000, 0xffffffff },
  8330. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8331. 0x00000000, 0xffffffff },
  8332. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8333. 0x00000000, 0xffffffff },
  8334. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8335. 0xffffffff, 0x00000000 },
  8336. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8337. 0xffffffff, 0x00000000 },
  8338. /* Buffer Manager Control Registers. */
  8339. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8340. 0x00000000, 0x007fff80 },
  8341. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8342. 0x00000000, 0x007fffff },
  8343. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8344. 0x00000000, 0x0000003f },
  8345. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8346. 0x00000000, 0x000001ff },
  8347. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8348. 0x00000000, 0x000001ff },
  8349. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8350. 0xffffffff, 0x00000000 },
  8351. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8352. 0xffffffff, 0x00000000 },
  8353. /* Mailbox Registers */
  8354. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8355. 0x00000000, 0x000001ff },
  8356. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8357. 0x00000000, 0x000001ff },
  8358. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8359. 0x00000000, 0x000007ff },
  8360. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8361. 0x00000000, 0x000001ff },
  8362. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8363. };
  8364. is_5705 = is_5750 = 0;
  8365. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8366. is_5705 = 1;
  8367. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8368. is_5750 = 1;
  8369. }
  8370. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8371. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8372. continue;
  8373. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8374. continue;
  8375. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8376. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8377. continue;
  8378. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8379. continue;
  8380. offset = (u32) reg_tbl[i].offset;
  8381. read_mask = reg_tbl[i].read_mask;
  8382. write_mask = reg_tbl[i].write_mask;
  8383. /* Save the original register content */
  8384. save_val = tr32(offset);
  8385. /* Determine the read-only value. */
  8386. read_val = save_val & read_mask;
  8387. /* Write zero to the register, then make sure the read-only bits
  8388. * are not changed and the read/write bits are all zeros.
  8389. */
  8390. tw32(offset, 0);
  8391. val = tr32(offset);
  8392. /* Test the read-only and read/write bits. */
  8393. if (((val & read_mask) != read_val) || (val & write_mask))
  8394. goto out;
  8395. /* Write ones to all the bits defined by RdMask and WrMask, then
  8396. * make sure the read-only bits are not changed and the
  8397. * read/write bits are all ones.
  8398. */
  8399. tw32(offset, read_mask | write_mask);
  8400. val = tr32(offset);
  8401. /* Test the read-only bits. */
  8402. if ((val & read_mask) != read_val)
  8403. goto out;
  8404. /* Test the read/write bits. */
  8405. if ((val & write_mask) != write_mask)
  8406. goto out;
  8407. tw32(offset, save_val);
  8408. }
  8409. return 0;
  8410. out:
  8411. if (netif_msg_hw(tp))
  8412. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8413. offset);
  8414. tw32(offset, save_val);
  8415. return -EIO;
  8416. }
  8417. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8418. {
  8419. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8420. int i;
  8421. u32 j;
  8422. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8423. for (j = 0; j < len; j += 4) {
  8424. u32 val;
  8425. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8426. tg3_read_mem(tp, offset + j, &val);
  8427. if (val != test_pattern[i])
  8428. return -EIO;
  8429. }
  8430. }
  8431. return 0;
  8432. }
  8433. static int tg3_test_memory(struct tg3 *tp)
  8434. {
  8435. static struct mem_entry {
  8436. u32 offset;
  8437. u32 len;
  8438. } mem_tbl_570x[] = {
  8439. { 0x00000000, 0x00b50},
  8440. { 0x00002000, 0x1c000},
  8441. { 0xffffffff, 0x00000}
  8442. }, mem_tbl_5705[] = {
  8443. { 0x00000100, 0x0000c},
  8444. { 0x00000200, 0x00008},
  8445. { 0x00004000, 0x00800},
  8446. { 0x00006000, 0x01000},
  8447. { 0x00008000, 0x02000},
  8448. { 0x00010000, 0x0e000},
  8449. { 0xffffffff, 0x00000}
  8450. }, mem_tbl_5755[] = {
  8451. { 0x00000200, 0x00008},
  8452. { 0x00004000, 0x00800},
  8453. { 0x00006000, 0x00800},
  8454. { 0x00008000, 0x02000},
  8455. { 0x00010000, 0x0c000},
  8456. { 0xffffffff, 0x00000}
  8457. }, mem_tbl_5906[] = {
  8458. { 0x00000200, 0x00008},
  8459. { 0x00004000, 0x00400},
  8460. { 0x00006000, 0x00400},
  8461. { 0x00008000, 0x01000},
  8462. { 0x00010000, 0x01000},
  8463. { 0xffffffff, 0x00000}
  8464. };
  8465. struct mem_entry *mem_tbl;
  8466. int err = 0;
  8467. int i;
  8468. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8471. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8474. mem_tbl = mem_tbl_5755;
  8475. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8476. mem_tbl = mem_tbl_5906;
  8477. else
  8478. mem_tbl = mem_tbl_5705;
  8479. } else
  8480. mem_tbl = mem_tbl_570x;
  8481. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8482. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8483. mem_tbl[i].len)) != 0)
  8484. break;
  8485. }
  8486. return err;
  8487. }
  8488. #define TG3_MAC_LOOPBACK 0
  8489. #define TG3_PHY_LOOPBACK 1
  8490. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8491. {
  8492. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8493. u32 desc_idx;
  8494. struct sk_buff *skb, *rx_skb;
  8495. u8 *tx_data;
  8496. dma_addr_t map;
  8497. int num_pkts, tx_len, rx_len, i, err;
  8498. struct tg3_rx_buffer_desc *desc;
  8499. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8500. /* HW errata - mac loopback fails in some cases on 5780.
  8501. * Normal traffic and PHY loopback are not affected by
  8502. * errata.
  8503. */
  8504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8505. return 0;
  8506. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8507. MAC_MODE_PORT_INT_LPBACK;
  8508. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8509. mac_mode |= MAC_MODE_LINK_POLARITY;
  8510. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8511. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8512. else
  8513. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8514. tw32(MAC_MODE, mac_mode);
  8515. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8516. u32 val;
  8517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8518. u32 phytest;
  8519. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8520. u32 phy;
  8521. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8522. phytest | MII_TG3_EPHY_SHADOW_EN);
  8523. if (!tg3_readphy(tp, 0x1b, &phy))
  8524. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8525. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8526. }
  8527. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8528. } else
  8529. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8530. tg3_phy_toggle_automdix(tp, 0);
  8531. tg3_writephy(tp, MII_BMCR, val);
  8532. udelay(40);
  8533. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8535. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8536. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8537. } else
  8538. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8539. /* reset to prevent losing 1st rx packet intermittently */
  8540. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8541. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8542. udelay(10);
  8543. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8544. }
  8545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8546. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8547. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8548. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8549. mac_mode |= MAC_MODE_LINK_POLARITY;
  8550. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8551. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8552. }
  8553. tw32(MAC_MODE, mac_mode);
  8554. }
  8555. else
  8556. return -EINVAL;
  8557. err = -EIO;
  8558. tx_len = 1514;
  8559. skb = netdev_alloc_skb(tp->dev, tx_len);
  8560. if (!skb)
  8561. return -ENOMEM;
  8562. tx_data = skb_put(skb, tx_len);
  8563. memcpy(tx_data, tp->dev->dev_addr, 6);
  8564. memset(tx_data + 6, 0x0, 8);
  8565. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8566. for (i = 14; i < tx_len; i++)
  8567. tx_data[i] = (u8) (i & 0xff);
  8568. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8569. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8570. HOSTCC_MODE_NOW);
  8571. udelay(10);
  8572. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8573. num_pkts = 0;
  8574. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8575. tp->tx_prod++;
  8576. num_pkts++;
  8577. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8578. tp->tx_prod);
  8579. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8580. udelay(10);
  8581. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8582. for (i = 0; i < 25; i++) {
  8583. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8584. HOSTCC_MODE_NOW);
  8585. udelay(10);
  8586. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8587. rx_idx = tp->hw_status->idx[0].rx_producer;
  8588. if ((tx_idx == tp->tx_prod) &&
  8589. (rx_idx == (rx_start_idx + num_pkts)))
  8590. break;
  8591. }
  8592. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8593. dev_kfree_skb(skb);
  8594. if (tx_idx != tp->tx_prod)
  8595. goto out;
  8596. if (rx_idx != rx_start_idx + num_pkts)
  8597. goto out;
  8598. desc = &tp->rx_rcb[rx_start_idx];
  8599. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8600. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8601. if (opaque_key != RXD_OPAQUE_RING_STD)
  8602. goto out;
  8603. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8604. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8605. goto out;
  8606. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8607. if (rx_len != tx_len)
  8608. goto out;
  8609. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8610. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8611. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8612. for (i = 14; i < tx_len; i++) {
  8613. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8614. goto out;
  8615. }
  8616. err = 0;
  8617. /* tg3_free_rings will unmap and free the rx_skb */
  8618. out:
  8619. return err;
  8620. }
  8621. #define TG3_MAC_LOOPBACK_FAILED 1
  8622. #define TG3_PHY_LOOPBACK_FAILED 2
  8623. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8624. TG3_PHY_LOOPBACK_FAILED)
  8625. static int tg3_test_loopback(struct tg3 *tp)
  8626. {
  8627. int err = 0;
  8628. u32 cpmuctrl = 0;
  8629. if (!netif_running(tp->dev))
  8630. return TG3_LOOPBACK_FAILED;
  8631. err = tg3_reset_hw(tp, 1);
  8632. if (err)
  8633. return TG3_LOOPBACK_FAILED;
  8634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8637. int i;
  8638. u32 status;
  8639. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8640. /* Wait for up to 40 microseconds to acquire lock. */
  8641. for (i = 0; i < 4; i++) {
  8642. status = tr32(TG3_CPMU_MUTEX_GNT);
  8643. if (status == CPMU_MUTEX_GNT_DRIVER)
  8644. break;
  8645. udelay(10);
  8646. }
  8647. if (status != CPMU_MUTEX_GNT_DRIVER)
  8648. return TG3_LOOPBACK_FAILED;
  8649. /* Turn off link-based power management. */
  8650. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8651. tw32(TG3_CPMU_CTRL,
  8652. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8653. CPMU_CTRL_LINK_AWARE_MODE));
  8654. }
  8655. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8656. err |= TG3_MAC_LOOPBACK_FAILED;
  8657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8660. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8661. /* Release the mutex */
  8662. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8663. }
  8664. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8665. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8666. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8667. err |= TG3_PHY_LOOPBACK_FAILED;
  8668. }
  8669. return err;
  8670. }
  8671. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8672. u64 *data)
  8673. {
  8674. struct tg3 *tp = netdev_priv(dev);
  8675. if (tp->link_config.phy_is_low_power)
  8676. tg3_set_power_state(tp, PCI_D0);
  8677. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8678. if (tg3_test_nvram(tp) != 0) {
  8679. etest->flags |= ETH_TEST_FL_FAILED;
  8680. data[0] = 1;
  8681. }
  8682. if (tg3_test_link(tp) != 0) {
  8683. etest->flags |= ETH_TEST_FL_FAILED;
  8684. data[1] = 1;
  8685. }
  8686. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8687. int err, err2 = 0, irq_sync = 0;
  8688. if (netif_running(dev)) {
  8689. tg3_phy_stop(tp);
  8690. tg3_netif_stop(tp);
  8691. irq_sync = 1;
  8692. }
  8693. tg3_full_lock(tp, irq_sync);
  8694. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8695. err = tg3_nvram_lock(tp);
  8696. tg3_halt_cpu(tp, RX_CPU_BASE);
  8697. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8698. tg3_halt_cpu(tp, TX_CPU_BASE);
  8699. if (!err)
  8700. tg3_nvram_unlock(tp);
  8701. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8702. tg3_phy_reset(tp);
  8703. if (tg3_test_registers(tp) != 0) {
  8704. etest->flags |= ETH_TEST_FL_FAILED;
  8705. data[2] = 1;
  8706. }
  8707. if (tg3_test_memory(tp) != 0) {
  8708. etest->flags |= ETH_TEST_FL_FAILED;
  8709. data[3] = 1;
  8710. }
  8711. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8712. etest->flags |= ETH_TEST_FL_FAILED;
  8713. tg3_full_unlock(tp);
  8714. if (tg3_test_interrupt(tp) != 0) {
  8715. etest->flags |= ETH_TEST_FL_FAILED;
  8716. data[5] = 1;
  8717. }
  8718. tg3_full_lock(tp, 0);
  8719. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8720. if (netif_running(dev)) {
  8721. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8722. err2 = tg3_restart_hw(tp, 1);
  8723. if (!err2)
  8724. tg3_netif_start(tp);
  8725. }
  8726. tg3_full_unlock(tp);
  8727. if (irq_sync && !err2)
  8728. tg3_phy_start(tp);
  8729. }
  8730. if (tp->link_config.phy_is_low_power)
  8731. tg3_set_power_state(tp, PCI_D3hot);
  8732. }
  8733. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8734. {
  8735. struct mii_ioctl_data *data = if_mii(ifr);
  8736. struct tg3 *tp = netdev_priv(dev);
  8737. int err;
  8738. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8739. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8740. return -EAGAIN;
  8741. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8742. }
  8743. switch(cmd) {
  8744. case SIOCGMIIPHY:
  8745. data->phy_id = PHY_ADDR;
  8746. /* fallthru */
  8747. case SIOCGMIIREG: {
  8748. u32 mii_regval;
  8749. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8750. break; /* We have no PHY */
  8751. if (tp->link_config.phy_is_low_power)
  8752. return -EAGAIN;
  8753. spin_lock_bh(&tp->lock);
  8754. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8755. spin_unlock_bh(&tp->lock);
  8756. data->val_out = mii_regval;
  8757. return err;
  8758. }
  8759. case SIOCSMIIREG:
  8760. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8761. break; /* We have no PHY */
  8762. if (!capable(CAP_NET_ADMIN))
  8763. return -EPERM;
  8764. if (tp->link_config.phy_is_low_power)
  8765. return -EAGAIN;
  8766. spin_lock_bh(&tp->lock);
  8767. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8768. spin_unlock_bh(&tp->lock);
  8769. return err;
  8770. default:
  8771. /* do nothing */
  8772. break;
  8773. }
  8774. return -EOPNOTSUPP;
  8775. }
  8776. #if TG3_VLAN_TAG_USED
  8777. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8778. {
  8779. struct tg3 *tp = netdev_priv(dev);
  8780. if (netif_running(dev))
  8781. tg3_netif_stop(tp);
  8782. tg3_full_lock(tp, 0);
  8783. tp->vlgrp = grp;
  8784. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8785. __tg3_set_rx_mode(dev);
  8786. if (netif_running(dev))
  8787. tg3_netif_start(tp);
  8788. tg3_full_unlock(tp);
  8789. }
  8790. #endif
  8791. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8792. {
  8793. struct tg3 *tp = netdev_priv(dev);
  8794. memcpy(ec, &tp->coal, sizeof(*ec));
  8795. return 0;
  8796. }
  8797. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8798. {
  8799. struct tg3 *tp = netdev_priv(dev);
  8800. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8801. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8802. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8803. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8804. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8805. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8806. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8807. }
  8808. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8809. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8810. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8811. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8812. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8813. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8814. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8815. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8816. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8817. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8818. return -EINVAL;
  8819. /* No rx interrupts will be generated if both are zero */
  8820. if ((ec->rx_coalesce_usecs == 0) &&
  8821. (ec->rx_max_coalesced_frames == 0))
  8822. return -EINVAL;
  8823. /* No tx interrupts will be generated if both are zero */
  8824. if ((ec->tx_coalesce_usecs == 0) &&
  8825. (ec->tx_max_coalesced_frames == 0))
  8826. return -EINVAL;
  8827. /* Only copy relevant parameters, ignore all others. */
  8828. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8829. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8830. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8831. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8832. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8833. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8834. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8835. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8836. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8837. if (netif_running(dev)) {
  8838. tg3_full_lock(tp, 0);
  8839. __tg3_set_coalesce(tp, &tp->coal);
  8840. tg3_full_unlock(tp);
  8841. }
  8842. return 0;
  8843. }
  8844. static const struct ethtool_ops tg3_ethtool_ops = {
  8845. .get_settings = tg3_get_settings,
  8846. .set_settings = tg3_set_settings,
  8847. .get_drvinfo = tg3_get_drvinfo,
  8848. .get_regs_len = tg3_get_regs_len,
  8849. .get_regs = tg3_get_regs,
  8850. .get_wol = tg3_get_wol,
  8851. .set_wol = tg3_set_wol,
  8852. .get_msglevel = tg3_get_msglevel,
  8853. .set_msglevel = tg3_set_msglevel,
  8854. .nway_reset = tg3_nway_reset,
  8855. .get_link = ethtool_op_get_link,
  8856. .get_eeprom_len = tg3_get_eeprom_len,
  8857. .get_eeprom = tg3_get_eeprom,
  8858. .set_eeprom = tg3_set_eeprom,
  8859. .get_ringparam = tg3_get_ringparam,
  8860. .set_ringparam = tg3_set_ringparam,
  8861. .get_pauseparam = tg3_get_pauseparam,
  8862. .set_pauseparam = tg3_set_pauseparam,
  8863. .get_rx_csum = tg3_get_rx_csum,
  8864. .set_rx_csum = tg3_set_rx_csum,
  8865. .set_tx_csum = tg3_set_tx_csum,
  8866. .set_sg = ethtool_op_set_sg,
  8867. .set_tso = tg3_set_tso,
  8868. .self_test = tg3_self_test,
  8869. .get_strings = tg3_get_strings,
  8870. .phys_id = tg3_phys_id,
  8871. .get_ethtool_stats = tg3_get_ethtool_stats,
  8872. .get_coalesce = tg3_get_coalesce,
  8873. .set_coalesce = tg3_set_coalesce,
  8874. .get_sset_count = tg3_get_sset_count,
  8875. };
  8876. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8877. {
  8878. u32 cursize, val, magic;
  8879. tp->nvram_size = EEPROM_CHIP_SIZE;
  8880. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8881. return;
  8882. if ((magic != TG3_EEPROM_MAGIC) &&
  8883. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8884. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8885. return;
  8886. /*
  8887. * Size the chip by reading offsets at increasing powers of two.
  8888. * When we encounter our validation signature, we know the addressing
  8889. * has wrapped around, and thus have our chip size.
  8890. */
  8891. cursize = 0x10;
  8892. while (cursize < tp->nvram_size) {
  8893. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8894. return;
  8895. if (val == magic)
  8896. break;
  8897. cursize <<= 1;
  8898. }
  8899. tp->nvram_size = cursize;
  8900. }
  8901. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8902. {
  8903. u32 val;
  8904. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8905. return;
  8906. /* Selfboot format */
  8907. if (val != TG3_EEPROM_MAGIC) {
  8908. tg3_get_eeprom_size(tp);
  8909. return;
  8910. }
  8911. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8912. if (val != 0) {
  8913. tp->nvram_size = (val >> 16) * 1024;
  8914. return;
  8915. }
  8916. }
  8917. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8918. }
  8919. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8920. {
  8921. u32 nvcfg1;
  8922. nvcfg1 = tr32(NVRAM_CFG1);
  8923. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8924. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8925. }
  8926. else {
  8927. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8928. tw32(NVRAM_CFG1, nvcfg1);
  8929. }
  8930. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8931. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8932. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8933. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8934. tp->nvram_jedecnum = JEDEC_ATMEL;
  8935. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8936. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8937. break;
  8938. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8939. tp->nvram_jedecnum = JEDEC_ATMEL;
  8940. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8941. break;
  8942. case FLASH_VENDOR_ATMEL_EEPROM:
  8943. tp->nvram_jedecnum = JEDEC_ATMEL;
  8944. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8945. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8946. break;
  8947. case FLASH_VENDOR_ST:
  8948. tp->nvram_jedecnum = JEDEC_ST;
  8949. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8950. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8951. break;
  8952. case FLASH_VENDOR_SAIFUN:
  8953. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8954. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8955. break;
  8956. case FLASH_VENDOR_SST_SMALL:
  8957. case FLASH_VENDOR_SST_LARGE:
  8958. tp->nvram_jedecnum = JEDEC_SST;
  8959. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8960. break;
  8961. }
  8962. }
  8963. else {
  8964. tp->nvram_jedecnum = JEDEC_ATMEL;
  8965. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8966. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8967. }
  8968. }
  8969. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8970. {
  8971. u32 nvcfg1;
  8972. nvcfg1 = tr32(NVRAM_CFG1);
  8973. /* NVRAM protection for TPM */
  8974. if (nvcfg1 & (1 << 27))
  8975. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8976. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8977. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8978. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8979. tp->nvram_jedecnum = JEDEC_ATMEL;
  8980. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8981. break;
  8982. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8983. tp->nvram_jedecnum = JEDEC_ATMEL;
  8984. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8985. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8986. break;
  8987. case FLASH_5752VENDOR_ST_M45PE10:
  8988. case FLASH_5752VENDOR_ST_M45PE20:
  8989. case FLASH_5752VENDOR_ST_M45PE40:
  8990. tp->nvram_jedecnum = JEDEC_ST;
  8991. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8992. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8993. break;
  8994. }
  8995. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8996. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8997. case FLASH_5752PAGE_SIZE_256:
  8998. tp->nvram_pagesize = 256;
  8999. break;
  9000. case FLASH_5752PAGE_SIZE_512:
  9001. tp->nvram_pagesize = 512;
  9002. break;
  9003. case FLASH_5752PAGE_SIZE_1K:
  9004. tp->nvram_pagesize = 1024;
  9005. break;
  9006. case FLASH_5752PAGE_SIZE_2K:
  9007. tp->nvram_pagesize = 2048;
  9008. break;
  9009. case FLASH_5752PAGE_SIZE_4K:
  9010. tp->nvram_pagesize = 4096;
  9011. break;
  9012. case FLASH_5752PAGE_SIZE_264:
  9013. tp->nvram_pagesize = 264;
  9014. break;
  9015. }
  9016. }
  9017. else {
  9018. /* For eeprom, set pagesize to maximum eeprom size */
  9019. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9020. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9021. tw32(NVRAM_CFG1, nvcfg1);
  9022. }
  9023. }
  9024. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9025. {
  9026. u32 nvcfg1, protect = 0;
  9027. nvcfg1 = tr32(NVRAM_CFG1);
  9028. /* NVRAM protection for TPM */
  9029. if (nvcfg1 & (1 << 27)) {
  9030. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9031. protect = 1;
  9032. }
  9033. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9034. switch (nvcfg1) {
  9035. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9036. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9037. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9038. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9039. tp->nvram_jedecnum = JEDEC_ATMEL;
  9040. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9041. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9042. tp->nvram_pagesize = 264;
  9043. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9044. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9045. tp->nvram_size = (protect ? 0x3e200 :
  9046. TG3_NVRAM_SIZE_512KB);
  9047. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9048. tp->nvram_size = (protect ? 0x1f200 :
  9049. TG3_NVRAM_SIZE_256KB);
  9050. else
  9051. tp->nvram_size = (protect ? 0x1f200 :
  9052. TG3_NVRAM_SIZE_128KB);
  9053. break;
  9054. case FLASH_5752VENDOR_ST_M45PE10:
  9055. case FLASH_5752VENDOR_ST_M45PE20:
  9056. case FLASH_5752VENDOR_ST_M45PE40:
  9057. tp->nvram_jedecnum = JEDEC_ST;
  9058. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9059. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9060. tp->nvram_pagesize = 256;
  9061. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9062. tp->nvram_size = (protect ?
  9063. TG3_NVRAM_SIZE_64KB :
  9064. TG3_NVRAM_SIZE_128KB);
  9065. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9066. tp->nvram_size = (protect ?
  9067. TG3_NVRAM_SIZE_64KB :
  9068. TG3_NVRAM_SIZE_256KB);
  9069. else
  9070. tp->nvram_size = (protect ?
  9071. TG3_NVRAM_SIZE_128KB :
  9072. TG3_NVRAM_SIZE_512KB);
  9073. break;
  9074. }
  9075. }
  9076. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9077. {
  9078. u32 nvcfg1;
  9079. nvcfg1 = tr32(NVRAM_CFG1);
  9080. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9081. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9082. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9083. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9084. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9085. tp->nvram_jedecnum = JEDEC_ATMEL;
  9086. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9087. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9088. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9089. tw32(NVRAM_CFG1, nvcfg1);
  9090. break;
  9091. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9092. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9093. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9094. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9095. tp->nvram_jedecnum = JEDEC_ATMEL;
  9096. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9097. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9098. tp->nvram_pagesize = 264;
  9099. break;
  9100. case FLASH_5752VENDOR_ST_M45PE10:
  9101. case FLASH_5752VENDOR_ST_M45PE20:
  9102. case FLASH_5752VENDOR_ST_M45PE40:
  9103. tp->nvram_jedecnum = JEDEC_ST;
  9104. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9105. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9106. tp->nvram_pagesize = 256;
  9107. break;
  9108. }
  9109. }
  9110. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9111. {
  9112. u32 nvcfg1, protect = 0;
  9113. nvcfg1 = tr32(NVRAM_CFG1);
  9114. /* NVRAM protection for TPM */
  9115. if (nvcfg1 & (1 << 27)) {
  9116. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9117. protect = 1;
  9118. }
  9119. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9120. switch (nvcfg1) {
  9121. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9122. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9123. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9124. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9125. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9126. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9127. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9128. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9129. tp->nvram_jedecnum = JEDEC_ATMEL;
  9130. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9131. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9132. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9133. tp->nvram_pagesize = 256;
  9134. break;
  9135. case FLASH_5761VENDOR_ST_A_M45PE20:
  9136. case FLASH_5761VENDOR_ST_A_M45PE40:
  9137. case FLASH_5761VENDOR_ST_A_M45PE80:
  9138. case FLASH_5761VENDOR_ST_A_M45PE16:
  9139. case FLASH_5761VENDOR_ST_M_M45PE20:
  9140. case FLASH_5761VENDOR_ST_M_M45PE40:
  9141. case FLASH_5761VENDOR_ST_M_M45PE80:
  9142. case FLASH_5761VENDOR_ST_M_M45PE16:
  9143. tp->nvram_jedecnum = JEDEC_ST;
  9144. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9145. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9146. tp->nvram_pagesize = 256;
  9147. break;
  9148. }
  9149. if (protect) {
  9150. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9151. } else {
  9152. switch (nvcfg1) {
  9153. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9154. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9155. case FLASH_5761VENDOR_ST_A_M45PE16:
  9156. case FLASH_5761VENDOR_ST_M_M45PE16:
  9157. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9158. break;
  9159. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9160. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9161. case FLASH_5761VENDOR_ST_A_M45PE80:
  9162. case FLASH_5761VENDOR_ST_M_M45PE80:
  9163. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9164. break;
  9165. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9166. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9167. case FLASH_5761VENDOR_ST_A_M45PE40:
  9168. case FLASH_5761VENDOR_ST_M_M45PE40:
  9169. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9170. break;
  9171. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9172. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9173. case FLASH_5761VENDOR_ST_A_M45PE20:
  9174. case FLASH_5761VENDOR_ST_M_M45PE20:
  9175. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9176. break;
  9177. }
  9178. }
  9179. }
  9180. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9181. {
  9182. tp->nvram_jedecnum = JEDEC_ATMEL;
  9183. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9184. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9185. }
  9186. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9187. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9188. {
  9189. tw32_f(GRC_EEPROM_ADDR,
  9190. (EEPROM_ADDR_FSM_RESET |
  9191. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9192. EEPROM_ADDR_CLKPERD_SHIFT)));
  9193. msleep(1);
  9194. /* Enable seeprom accesses. */
  9195. tw32_f(GRC_LOCAL_CTRL,
  9196. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9197. udelay(100);
  9198. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9199. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9200. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9201. if (tg3_nvram_lock(tp)) {
  9202. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9203. "tg3_nvram_init failed.\n", tp->dev->name);
  9204. return;
  9205. }
  9206. tg3_enable_nvram_access(tp);
  9207. tp->nvram_size = 0;
  9208. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9209. tg3_get_5752_nvram_info(tp);
  9210. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9211. tg3_get_5755_nvram_info(tp);
  9212. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9213. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9215. tg3_get_5787_nvram_info(tp);
  9216. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9217. tg3_get_5761_nvram_info(tp);
  9218. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9219. tg3_get_5906_nvram_info(tp);
  9220. else
  9221. tg3_get_nvram_info(tp);
  9222. if (tp->nvram_size == 0)
  9223. tg3_get_nvram_size(tp);
  9224. tg3_disable_nvram_access(tp);
  9225. tg3_nvram_unlock(tp);
  9226. } else {
  9227. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9228. tg3_get_eeprom_size(tp);
  9229. }
  9230. }
  9231. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9232. u32 offset, u32 *val)
  9233. {
  9234. u32 tmp;
  9235. int i;
  9236. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9237. (offset % 4) != 0)
  9238. return -EINVAL;
  9239. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9240. EEPROM_ADDR_DEVID_MASK |
  9241. EEPROM_ADDR_READ);
  9242. tw32(GRC_EEPROM_ADDR,
  9243. tmp |
  9244. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9245. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9246. EEPROM_ADDR_ADDR_MASK) |
  9247. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9248. for (i = 0; i < 1000; i++) {
  9249. tmp = tr32(GRC_EEPROM_ADDR);
  9250. if (tmp & EEPROM_ADDR_COMPLETE)
  9251. break;
  9252. msleep(1);
  9253. }
  9254. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9255. return -EBUSY;
  9256. *val = tr32(GRC_EEPROM_DATA);
  9257. return 0;
  9258. }
  9259. #define NVRAM_CMD_TIMEOUT 10000
  9260. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9261. {
  9262. int i;
  9263. tw32(NVRAM_CMD, nvram_cmd);
  9264. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9265. udelay(10);
  9266. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9267. udelay(10);
  9268. break;
  9269. }
  9270. }
  9271. if (i == NVRAM_CMD_TIMEOUT) {
  9272. return -EBUSY;
  9273. }
  9274. return 0;
  9275. }
  9276. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9277. {
  9278. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9279. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9280. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9281. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9282. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9283. addr = ((addr / tp->nvram_pagesize) <<
  9284. ATMEL_AT45DB0X1B_PAGE_POS) +
  9285. (addr % tp->nvram_pagesize);
  9286. return addr;
  9287. }
  9288. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9289. {
  9290. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9291. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9292. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9293. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9294. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9295. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9296. tp->nvram_pagesize) +
  9297. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9298. return addr;
  9299. }
  9300. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9301. {
  9302. int ret;
  9303. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9304. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9305. offset = tg3_nvram_phys_addr(tp, offset);
  9306. if (offset > NVRAM_ADDR_MSK)
  9307. return -EINVAL;
  9308. ret = tg3_nvram_lock(tp);
  9309. if (ret)
  9310. return ret;
  9311. tg3_enable_nvram_access(tp);
  9312. tw32(NVRAM_ADDR, offset);
  9313. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9314. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9315. if (ret == 0)
  9316. *val = swab32(tr32(NVRAM_RDDATA));
  9317. tg3_disable_nvram_access(tp);
  9318. tg3_nvram_unlock(tp);
  9319. return ret;
  9320. }
  9321. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9322. {
  9323. u32 v;
  9324. int res = tg3_nvram_read(tp, offset, &v);
  9325. if (!res)
  9326. *val = cpu_to_le32(v);
  9327. return res;
  9328. }
  9329. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9330. {
  9331. int err;
  9332. u32 tmp;
  9333. err = tg3_nvram_read(tp, offset, &tmp);
  9334. *val = swab32(tmp);
  9335. return err;
  9336. }
  9337. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9338. u32 offset, u32 len, u8 *buf)
  9339. {
  9340. int i, j, rc = 0;
  9341. u32 val;
  9342. for (i = 0; i < len; i += 4) {
  9343. u32 addr;
  9344. __le32 data;
  9345. addr = offset + i;
  9346. memcpy(&data, buf + i, 4);
  9347. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9348. val = tr32(GRC_EEPROM_ADDR);
  9349. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9350. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9351. EEPROM_ADDR_READ);
  9352. tw32(GRC_EEPROM_ADDR, val |
  9353. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9354. (addr & EEPROM_ADDR_ADDR_MASK) |
  9355. EEPROM_ADDR_START |
  9356. EEPROM_ADDR_WRITE);
  9357. for (j = 0; j < 1000; j++) {
  9358. val = tr32(GRC_EEPROM_ADDR);
  9359. if (val & EEPROM_ADDR_COMPLETE)
  9360. break;
  9361. msleep(1);
  9362. }
  9363. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9364. rc = -EBUSY;
  9365. break;
  9366. }
  9367. }
  9368. return rc;
  9369. }
  9370. /* offset and length are dword aligned */
  9371. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9372. u8 *buf)
  9373. {
  9374. int ret = 0;
  9375. u32 pagesize = tp->nvram_pagesize;
  9376. u32 pagemask = pagesize - 1;
  9377. u32 nvram_cmd;
  9378. u8 *tmp;
  9379. tmp = kmalloc(pagesize, GFP_KERNEL);
  9380. if (tmp == NULL)
  9381. return -ENOMEM;
  9382. while (len) {
  9383. int j;
  9384. u32 phy_addr, page_off, size;
  9385. phy_addr = offset & ~pagemask;
  9386. for (j = 0; j < pagesize; j += 4) {
  9387. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9388. (__le32 *) (tmp + j))))
  9389. break;
  9390. }
  9391. if (ret)
  9392. break;
  9393. page_off = offset & pagemask;
  9394. size = pagesize;
  9395. if (len < size)
  9396. size = len;
  9397. len -= size;
  9398. memcpy(tmp + page_off, buf, size);
  9399. offset = offset + (pagesize - page_off);
  9400. tg3_enable_nvram_access(tp);
  9401. /*
  9402. * Before we can erase the flash page, we need
  9403. * to issue a special "write enable" command.
  9404. */
  9405. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9406. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9407. break;
  9408. /* Erase the target page */
  9409. tw32(NVRAM_ADDR, phy_addr);
  9410. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9411. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9412. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9413. break;
  9414. /* Issue another write enable to start the write. */
  9415. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9416. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9417. break;
  9418. for (j = 0; j < pagesize; j += 4) {
  9419. __be32 data;
  9420. data = *((__be32 *) (tmp + j));
  9421. /* swab32(le32_to_cpu(data)), actually */
  9422. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9423. tw32(NVRAM_ADDR, phy_addr + j);
  9424. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9425. NVRAM_CMD_WR;
  9426. if (j == 0)
  9427. nvram_cmd |= NVRAM_CMD_FIRST;
  9428. else if (j == (pagesize - 4))
  9429. nvram_cmd |= NVRAM_CMD_LAST;
  9430. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9431. break;
  9432. }
  9433. if (ret)
  9434. break;
  9435. }
  9436. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9437. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9438. kfree(tmp);
  9439. return ret;
  9440. }
  9441. /* offset and length are dword aligned */
  9442. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9443. u8 *buf)
  9444. {
  9445. int i, ret = 0;
  9446. for (i = 0; i < len; i += 4, offset += 4) {
  9447. u32 page_off, phy_addr, nvram_cmd;
  9448. __be32 data;
  9449. memcpy(&data, buf + i, 4);
  9450. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9451. page_off = offset % tp->nvram_pagesize;
  9452. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9453. tw32(NVRAM_ADDR, phy_addr);
  9454. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9455. if ((page_off == 0) || (i == 0))
  9456. nvram_cmd |= NVRAM_CMD_FIRST;
  9457. if (page_off == (tp->nvram_pagesize - 4))
  9458. nvram_cmd |= NVRAM_CMD_LAST;
  9459. if (i == (len - 4))
  9460. nvram_cmd |= NVRAM_CMD_LAST;
  9461. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9462. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9463. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9464. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9465. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9466. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9467. (tp->nvram_jedecnum == JEDEC_ST) &&
  9468. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9469. if ((ret = tg3_nvram_exec_cmd(tp,
  9470. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9471. NVRAM_CMD_DONE)))
  9472. break;
  9473. }
  9474. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9475. /* We always do complete word writes to eeprom. */
  9476. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9477. }
  9478. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9479. break;
  9480. }
  9481. return ret;
  9482. }
  9483. /* offset and length are dword aligned */
  9484. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9485. {
  9486. int ret;
  9487. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9488. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9489. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9490. udelay(40);
  9491. }
  9492. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9493. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9494. }
  9495. else {
  9496. u32 grc_mode;
  9497. ret = tg3_nvram_lock(tp);
  9498. if (ret)
  9499. return ret;
  9500. tg3_enable_nvram_access(tp);
  9501. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9502. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9503. tw32(NVRAM_WRITE1, 0x406);
  9504. grc_mode = tr32(GRC_MODE);
  9505. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9506. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9507. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9508. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9509. buf);
  9510. }
  9511. else {
  9512. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9513. buf);
  9514. }
  9515. grc_mode = tr32(GRC_MODE);
  9516. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9517. tg3_disable_nvram_access(tp);
  9518. tg3_nvram_unlock(tp);
  9519. }
  9520. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9521. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9522. udelay(40);
  9523. }
  9524. return ret;
  9525. }
  9526. struct subsys_tbl_ent {
  9527. u16 subsys_vendor, subsys_devid;
  9528. u32 phy_id;
  9529. };
  9530. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9531. /* Broadcom boards. */
  9532. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9533. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9534. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9535. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9536. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9537. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9538. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9539. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9540. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9541. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9542. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9543. /* 3com boards. */
  9544. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9545. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9546. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9547. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9548. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9549. /* DELL boards. */
  9550. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9551. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9552. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9553. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9554. /* Compaq boards. */
  9555. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9556. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9557. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9558. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9559. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9560. /* IBM boards. */
  9561. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9562. };
  9563. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9564. {
  9565. int i;
  9566. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9567. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9568. tp->pdev->subsystem_vendor) &&
  9569. (subsys_id_to_phy_id[i].subsys_devid ==
  9570. tp->pdev->subsystem_device))
  9571. return &subsys_id_to_phy_id[i];
  9572. }
  9573. return NULL;
  9574. }
  9575. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9576. {
  9577. u32 val;
  9578. u16 pmcsr;
  9579. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9580. * so need make sure we're in D0.
  9581. */
  9582. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9583. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9584. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9585. msleep(1);
  9586. /* Make sure register accesses (indirect or otherwise)
  9587. * will function correctly.
  9588. */
  9589. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9590. tp->misc_host_ctrl);
  9591. /* The memory arbiter has to be enabled in order for SRAM accesses
  9592. * to succeed. Normally on powerup the tg3 chip firmware will make
  9593. * sure it is enabled, but other entities such as system netboot
  9594. * code might disable it.
  9595. */
  9596. val = tr32(MEMARB_MODE);
  9597. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9598. tp->phy_id = PHY_ID_INVALID;
  9599. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9600. /* Assume an onboard device and WOL capable by default. */
  9601. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9603. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9604. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9605. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9606. }
  9607. val = tr32(VCPU_CFGSHDW);
  9608. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9609. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9610. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9611. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9612. device_may_wakeup(&tp->pdev->dev))
  9613. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9614. goto done;
  9615. }
  9616. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9617. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9618. u32 nic_cfg, led_cfg;
  9619. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9620. int eeprom_phy_serdes = 0;
  9621. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9622. tp->nic_sram_data_cfg = nic_cfg;
  9623. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9624. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9625. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9626. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9627. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9628. (ver > 0) && (ver < 0x100))
  9629. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9631. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9632. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9633. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9634. eeprom_phy_serdes = 1;
  9635. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9636. if (nic_phy_id != 0) {
  9637. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9638. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9639. eeprom_phy_id = (id1 >> 16) << 10;
  9640. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9641. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9642. } else
  9643. eeprom_phy_id = 0;
  9644. tp->phy_id = eeprom_phy_id;
  9645. if (eeprom_phy_serdes) {
  9646. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9647. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9648. else
  9649. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9650. }
  9651. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9652. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9653. SHASTA_EXT_LED_MODE_MASK);
  9654. else
  9655. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9656. switch (led_cfg) {
  9657. default:
  9658. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9659. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9660. break;
  9661. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9662. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9663. break;
  9664. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9665. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9666. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9667. * read on some older 5700/5701 bootcode.
  9668. */
  9669. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9670. ASIC_REV_5700 ||
  9671. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9672. ASIC_REV_5701)
  9673. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9674. break;
  9675. case SHASTA_EXT_LED_SHARED:
  9676. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9677. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9678. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9679. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9680. LED_CTRL_MODE_PHY_2);
  9681. break;
  9682. case SHASTA_EXT_LED_MAC:
  9683. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9684. break;
  9685. case SHASTA_EXT_LED_COMBO:
  9686. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9687. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9688. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9689. LED_CTRL_MODE_PHY_2);
  9690. break;
  9691. }
  9692. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9694. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9695. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9696. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9697. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9698. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9699. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9700. if ((tp->pdev->subsystem_vendor ==
  9701. PCI_VENDOR_ID_ARIMA) &&
  9702. (tp->pdev->subsystem_device == 0x205a ||
  9703. tp->pdev->subsystem_device == 0x2063))
  9704. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9705. } else {
  9706. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9707. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9708. }
  9709. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9710. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9711. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9712. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9713. }
  9714. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9715. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9716. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9717. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9718. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9719. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9720. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9721. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9722. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9723. if (cfg2 & (1 << 17))
  9724. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9725. /* serdes signal pre-emphasis in register 0x590 set by */
  9726. /* bootcode if bit 18 is set */
  9727. if (cfg2 & (1 << 18))
  9728. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9729. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9730. u32 cfg3;
  9731. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9732. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9733. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9734. }
  9735. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9736. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9737. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9738. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9739. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9740. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9741. }
  9742. done:
  9743. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9744. device_set_wakeup_enable(&tp->pdev->dev,
  9745. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9746. }
  9747. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9748. {
  9749. int i;
  9750. u32 val;
  9751. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9752. tw32(OTP_CTRL, cmd);
  9753. /* Wait for up to 1 ms for command to execute. */
  9754. for (i = 0; i < 100; i++) {
  9755. val = tr32(OTP_STATUS);
  9756. if (val & OTP_STATUS_CMD_DONE)
  9757. break;
  9758. udelay(10);
  9759. }
  9760. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9761. }
  9762. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9763. * configuration is a 32-bit value that straddles the alignment boundary.
  9764. * We do two 32-bit reads and then shift and merge the results.
  9765. */
  9766. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9767. {
  9768. u32 bhalf_otp, thalf_otp;
  9769. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9770. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9771. return 0;
  9772. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9773. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9774. return 0;
  9775. thalf_otp = tr32(OTP_READ_DATA);
  9776. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9777. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9778. return 0;
  9779. bhalf_otp = tr32(OTP_READ_DATA);
  9780. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9781. }
  9782. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9783. {
  9784. u32 hw_phy_id_1, hw_phy_id_2;
  9785. u32 hw_phy_id, hw_phy_id_masked;
  9786. int err;
  9787. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9788. return tg3_phy_init(tp);
  9789. /* Reading the PHY ID register can conflict with ASF
  9790. * firwmare access to the PHY hardware.
  9791. */
  9792. err = 0;
  9793. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9794. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9795. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9796. } else {
  9797. /* Now read the physical PHY_ID from the chip and verify
  9798. * that it is sane. If it doesn't look good, we fall back
  9799. * to either the hard-coded table based PHY_ID and failing
  9800. * that the value found in the eeprom area.
  9801. */
  9802. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9803. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9804. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9805. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9806. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9807. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9808. }
  9809. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9810. tp->phy_id = hw_phy_id;
  9811. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9812. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9813. else
  9814. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9815. } else {
  9816. if (tp->phy_id != PHY_ID_INVALID) {
  9817. /* Do nothing, phy ID already set up in
  9818. * tg3_get_eeprom_hw_cfg().
  9819. */
  9820. } else {
  9821. struct subsys_tbl_ent *p;
  9822. /* No eeprom signature? Try the hardcoded
  9823. * subsys device table.
  9824. */
  9825. p = lookup_by_subsys(tp);
  9826. if (!p)
  9827. return -ENODEV;
  9828. tp->phy_id = p->phy_id;
  9829. if (!tp->phy_id ||
  9830. tp->phy_id == PHY_ID_BCM8002)
  9831. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9832. }
  9833. }
  9834. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9835. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9836. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9837. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9838. tg3_readphy(tp, MII_BMSR, &bmsr);
  9839. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9840. (bmsr & BMSR_LSTATUS))
  9841. goto skip_phy_reset;
  9842. err = tg3_phy_reset(tp);
  9843. if (err)
  9844. return err;
  9845. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9846. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9847. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9848. tg3_ctrl = 0;
  9849. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9850. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9851. MII_TG3_CTRL_ADV_1000_FULL);
  9852. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9853. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9854. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9855. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9856. }
  9857. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9858. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9859. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9860. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9861. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9862. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9863. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9864. tg3_writephy(tp, MII_BMCR,
  9865. BMCR_ANENABLE | BMCR_ANRESTART);
  9866. }
  9867. tg3_phy_set_wirespeed(tp);
  9868. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9869. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9870. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9871. }
  9872. skip_phy_reset:
  9873. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9874. err = tg3_init_5401phy_dsp(tp);
  9875. if (err)
  9876. return err;
  9877. }
  9878. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9879. err = tg3_init_5401phy_dsp(tp);
  9880. }
  9881. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9882. tp->link_config.advertising =
  9883. (ADVERTISED_1000baseT_Half |
  9884. ADVERTISED_1000baseT_Full |
  9885. ADVERTISED_Autoneg |
  9886. ADVERTISED_FIBRE);
  9887. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9888. tp->link_config.advertising &=
  9889. ~(ADVERTISED_1000baseT_Half |
  9890. ADVERTISED_1000baseT_Full);
  9891. return err;
  9892. }
  9893. static void __devinit tg3_read_partno(struct tg3 *tp)
  9894. {
  9895. unsigned char vpd_data[256];
  9896. unsigned int i;
  9897. u32 magic;
  9898. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9899. goto out_not_found;
  9900. if (magic == TG3_EEPROM_MAGIC) {
  9901. for (i = 0; i < 256; i += 4) {
  9902. u32 tmp;
  9903. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9904. goto out_not_found;
  9905. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9906. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9907. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9908. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9909. }
  9910. } else {
  9911. int vpd_cap;
  9912. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9913. for (i = 0; i < 256; i += 4) {
  9914. u32 tmp, j = 0;
  9915. __le32 v;
  9916. u16 tmp16;
  9917. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9918. i);
  9919. while (j++ < 100) {
  9920. pci_read_config_word(tp->pdev, vpd_cap +
  9921. PCI_VPD_ADDR, &tmp16);
  9922. if (tmp16 & 0x8000)
  9923. break;
  9924. msleep(1);
  9925. }
  9926. if (!(tmp16 & 0x8000))
  9927. goto out_not_found;
  9928. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9929. &tmp);
  9930. v = cpu_to_le32(tmp);
  9931. memcpy(&vpd_data[i], &v, 4);
  9932. }
  9933. }
  9934. /* Now parse and find the part number. */
  9935. for (i = 0; i < 254; ) {
  9936. unsigned char val = vpd_data[i];
  9937. unsigned int block_end;
  9938. if (val == 0x82 || val == 0x91) {
  9939. i = (i + 3 +
  9940. (vpd_data[i + 1] +
  9941. (vpd_data[i + 2] << 8)));
  9942. continue;
  9943. }
  9944. if (val != 0x90)
  9945. goto out_not_found;
  9946. block_end = (i + 3 +
  9947. (vpd_data[i + 1] +
  9948. (vpd_data[i + 2] << 8)));
  9949. i += 3;
  9950. if (block_end > 256)
  9951. goto out_not_found;
  9952. while (i < (block_end - 2)) {
  9953. if (vpd_data[i + 0] == 'P' &&
  9954. vpd_data[i + 1] == 'N') {
  9955. int partno_len = vpd_data[i + 2];
  9956. i += 3;
  9957. if (partno_len > 24 || (partno_len + i) > 256)
  9958. goto out_not_found;
  9959. memcpy(tp->board_part_number,
  9960. &vpd_data[i], partno_len);
  9961. /* Success. */
  9962. return;
  9963. }
  9964. i += 3 + vpd_data[i + 2];
  9965. }
  9966. /* Part number not found. */
  9967. goto out_not_found;
  9968. }
  9969. out_not_found:
  9970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9971. strcpy(tp->board_part_number, "BCM95906");
  9972. else
  9973. strcpy(tp->board_part_number, "none");
  9974. }
  9975. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9976. {
  9977. u32 val;
  9978. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9979. (val & 0xfc000000) != 0x0c000000 ||
  9980. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9981. val != 0)
  9982. return 0;
  9983. return 1;
  9984. }
  9985. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9986. {
  9987. u32 val, offset, start;
  9988. u32 ver_offset;
  9989. int i, bcnt;
  9990. if (tg3_nvram_read_swab(tp, 0, &val))
  9991. return;
  9992. if (val != TG3_EEPROM_MAGIC)
  9993. return;
  9994. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9995. tg3_nvram_read_swab(tp, 0x4, &start))
  9996. return;
  9997. offset = tg3_nvram_logical_addr(tp, offset);
  9998. if (!tg3_fw_img_is_valid(tp, offset) ||
  9999. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  10000. return;
  10001. offset = offset + ver_offset - start;
  10002. for (i = 0; i < 16; i += 4) {
  10003. __le32 v;
  10004. if (tg3_nvram_read_le(tp, offset + i, &v))
  10005. return;
  10006. memcpy(tp->fw_ver + i, &v, 4);
  10007. }
  10008. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10009. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10010. return;
  10011. for (offset = TG3_NVM_DIR_START;
  10012. offset < TG3_NVM_DIR_END;
  10013. offset += TG3_NVM_DIRENT_SIZE) {
  10014. if (tg3_nvram_read_swab(tp, offset, &val))
  10015. return;
  10016. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10017. break;
  10018. }
  10019. if (offset == TG3_NVM_DIR_END)
  10020. return;
  10021. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10022. start = 0x08000000;
  10023. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  10024. return;
  10025. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  10026. !tg3_fw_img_is_valid(tp, offset) ||
  10027. tg3_nvram_read_swab(tp, offset + 8, &val))
  10028. return;
  10029. offset += val - start;
  10030. bcnt = strlen(tp->fw_ver);
  10031. tp->fw_ver[bcnt++] = ',';
  10032. tp->fw_ver[bcnt++] = ' ';
  10033. for (i = 0; i < 4; i++) {
  10034. __le32 v;
  10035. if (tg3_nvram_read_le(tp, offset, &v))
  10036. return;
  10037. offset += sizeof(v);
  10038. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  10039. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  10040. break;
  10041. }
  10042. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  10043. bcnt += sizeof(v);
  10044. }
  10045. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10046. }
  10047. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10048. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10049. {
  10050. static struct pci_device_id write_reorder_chipsets[] = {
  10051. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10052. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10053. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10054. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10055. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10056. PCI_DEVICE_ID_VIA_8385_0) },
  10057. { },
  10058. };
  10059. u32 misc_ctrl_reg;
  10060. u32 cacheline_sz_reg;
  10061. u32 pci_state_reg, grc_misc_cfg;
  10062. u32 val;
  10063. u16 pci_cmd;
  10064. int err, pcie_cap;
  10065. /* Force memory write invalidate off. If we leave it on,
  10066. * then on 5700_BX chips we have to enable a workaround.
  10067. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10068. * to match the cacheline size. The Broadcom driver have this
  10069. * workaround but turns MWI off all the times so never uses
  10070. * it. This seems to suggest that the workaround is insufficient.
  10071. */
  10072. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10073. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10074. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10075. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10076. * has the register indirect write enable bit set before
  10077. * we try to access any of the MMIO registers. It is also
  10078. * critical that the PCI-X hw workaround situation is decided
  10079. * before that as well.
  10080. */
  10081. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10082. &misc_ctrl_reg);
  10083. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10084. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10086. u32 prod_id_asic_rev;
  10087. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10088. &prod_id_asic_rev);
  10089. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  10090. }
  10091. /* Wrong chip ID in 5752 A0. This code can be removed later
  10092. * as A0 is not in production.
  10093. */
  10094. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10095. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10096. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10097. * we need to disable memory and use config. cycles
  10098. * only to access all registers. The 5702/03 chips
  10099. * can mistakenly decode the special cycles from the
  10100. * ICH chipsets as memory write cycles, causing corruption
  10101. * of register and memory space. Only certain ICH bridges
  10102. * will drive special cycles with non-zero data during the
  10103. * address phase which can fall within the 5703's address
  10104. * range. This is not an ICH bug as the PCI spec allows
  10105. * non-zero address during special cycles. However, only
  10106. * these ICH bridges are known to drive non-zero addresses
  10107. * during special cycles.
  10108. *
  10109. * Since special cycles do not cross PCI bridges, we only
  10110. * enable this workaround if the 5703 is on the secondary
  10111. * bus of these ICH bridges.
  10112. */
  10113. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10114. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10115. static struct tg3_dev_id {
  10116. u32 vendor;
  10117. u32 device;
  10118. u32 rev;
  10119. } ich_chipsets[] = {
  10120. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10121. PCI_ANY_ID },
  10122. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10123. PCI_ANY_ID },
  10124. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10125. 0xa },
  10126. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10127. PCI_ANY_ID },
  10128. { },
  10129. };
  10130. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10131. struct pci_dev *bridge = NULL;
  10132. while (pci_id->vendor != 0) {
  10133. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10134. bridge);
  10135. if (!bridge) {
  10136. pci_id++;
  10137. continue;
  10138. }
  10139. if (pci_id->rev != PCI_ANY_ID) {
  10140. if (bridge->revision > pci_id->rev)
  10141. continue;
  10142. }
  10143. if (bridge->subordinate &&
  10144. (bridge->subordinate->number ==
  10145. tp->pdev->bus->number)) {
  10146. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10147. pci_dev_put(bridge);
  10148. break;
  10149. }
  10150. }
  10151. }
  10152. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10153. static struct tg3_dev_id {
  10154. u32 vendor;
  10155. u32 device;
  10156. } bridge_chipsets[] = {
  10157. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10158. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10159. { },
  10160. };
  10161. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10162. struct pci_dev *bridge = NULL;
  10163. while (pci_id->vendor != 0) {
  10164. bridge = pci_get_device(pci_id->vendor,
  10165. pci_id->device,
  10166. bridge);
  10167. if (!bridge) {
  10168. pci_id++;
  10169. continue;
  10170. }
  10171. if (bridge->subordinate &&
  10172. (bridge->subordinate->number <=
  10173. tp->pdev->bus->number) &&
  10174. (bridge->subordinate->subordinate >=
  10175. tp->pdev->bus->number)) {
  10176. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10177. pci_dev_put(bridge);
  10178. break;
  10179. }
  10180. }
  10181. }
  10182. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10183. * DMA addresses > 40-bit. This bridge may have other additional
  10184. * 57xx devices behind it in some 4-port NIC designs for example.
  10185. * Any tg3 device found behind the bridge will also need the 40-bit
  10186. * DMA workaround.
  10187. */
  10188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10190. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10191. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10192. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10193. }
  10194. else {
  10195. struct pci_dev *bridge = NULL;
  10196. do {
  10197. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10198. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10199. bridge);
  10200. if (bridge && bridge->subordinate &&
  10201. (bridge->subordinate->number <=
  10202. tp->pdev->bus->number) &&
  10203. (bridge->subordinate->subordinate >=
  10204. tp->pdev->bus->number)) {
  10205. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10206. pci_dev_put(bridge);
  10207. break;
  10208. }
  10209. } while (bridge);
  10210. }
  10211. /* Initialize misc host control in PCI block. */
  10212. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10213. MISC_HOST_CTRL_CHIPREV);
  10214. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10215. tp->misc_host_ctrl);
  10216. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10217. &cacheline_sz_reg);
  10218. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10219. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10220. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10221. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10222. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10223. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10224. tp->pdev_peer = tg3_find_peer(tp);
  10225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10229. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10232. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10233. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10234. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10235. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10236. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10237. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10238. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10239. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10240. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10241. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10242. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10243. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10244. tp->pdev_peer == tp->pdev))
  10245. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10248. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10252. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10253. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10254. } else {
  10255. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10256. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10257. ASIC_REV_5750 &&
  10258. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10259. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10260. }
  10261. }
  10262. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10263. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10264. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10265. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10266. if (pcie_cap != 0) {
  10267. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10268. pcie_set_readrq(tp->pdev, 4096);
  10269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10270. u16 lnkctl;
  10271. pci_read_config_word(tp->pdev,
  10272. pcie_cap + PCI_EXP_LNKCTL,
  10273. &lnkctl);
  10274. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10275. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10276. }
  10277. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10278. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10279. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10280. * reordering to the mailbox registers done by the host
  10281. * controller can cause major troubles. We read back from
  10282. * every mailbox register write to force the writes to be
  10283. * posted to the chip in order.
  10284. */
  10285. if (pci_dev_present(write_reorder_chipsets) &&
  10286. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10287. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10289. tp->pci_lat_timer < 64) {
  10290. tp->pci_lat_timer = 64;
  10291. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10292. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10293. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10294. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10295. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10296. cacheline_sz_reg);
  10297. }
  10298. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10299. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10300. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10301. if (!tp->pcix_cap) {
  10302. printk(KERN_ERR PFX "Cannot find PCI-X "
  10303. "capability, aborting.\n");
  10304. return -EIO;
  10305. }
  10306. }
  10307. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10308. &pci_state_reg);
  10309. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10310. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10311. /* If this is a 5700 BX chipset, and we are in PCI-X
  10312. * mode, enable register write workaround.
  10313. *
  10314. * The workaround is to use indirect register accesses
  10315. * for all chip writes not to mailbox registers.
  10316. */
  10317. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10318. u32 pm_reg;
  10319. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10320. /* The chip can have it's power management PCI config
  10321. * space registers clobbered due to this bug.
  10322. * So explicitly force the chip into D0 here.
  10323. */
  10324. pci_read_config_dword(tp->pdev,
  10325. tp->pm_cap + PCI_PM_CTRL,
  10326. &pm_reg);
  10327. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10328. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10329. pci_write_config_dword(tp->pdev,
  10330. tp->pm_cap + PCI_PM_CTRL,
  10331. pm_reg);
  10332. /* Also, force SERR#/PERR# in PCI command. */
  10333. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10334. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10335. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10336. }
  10337. }
  10338. /* 5700 BX chips need to have their TX producer index mailboxes
  10339. * written twice to workaround a bug.
  10340. */
  10341. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10342. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10343. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10344. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10345. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10346. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10347. /* Chip-specific fixup from Broadcom driver */
  10348. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10349. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10350. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10351. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10352. }
  10353. /* Default fast path register access methods */
  10354. tp->read32 = tg3_read32;
  10355. tp->write32 = tg3_write32;
  10356. tp->read32_mbox = tg3_read32;
  10357. tp->write32_mbox = tg3_write32;
  10358. tp->write32_tx_mbox = tg3_write32;
  10359. tp->write32_rx_mbox = tg3_write32;
  10360. /* Various workaround register access methods */
  10361. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10362. tp->write32 = tg3_write_indirect_reg32;
  10363. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10364. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10365. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10366. /*
  10367. * Back to back register writes can cause problems on these
  10368. * chips, the workaround is to read back all reg writes
  10369. * except those to mailbox regs.
  10370. *
  10371. * See tg3_write_indirect_reg32().
  10372. */
  10373. tp->write32 = tg3_write_flush_reg32;
  10374. }
  10375. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10376. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10377. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10378. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10379. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10380. }
  10381. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10382. tp->read32 = tg3_read_indirect_reg32;
  10383. tp->write32 = tg3_write_indirect_reg32;
  10384. tp->read32_mbox = tg3_read_indirect_mbox;
  10385. tp->write32_mbox = tg3_write_indirect_mbox;
  10386. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10387. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10388. iounmap(tp->regs);
  10389. tp->regs = NULL;
  10390. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10391. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10392. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10393. }
  10394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10395. tp->read32_mbox = tg3_read32_mbox_5906;
  10396. tp->write32_mbox = tg3_write32_mbox_5906;
  10397. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10398. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10399. }
  10400. if (tp->write32 == tg3_write_indirect_reg32 ||
  10401. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10402. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10404. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10405. /* Get eeprom hw config before calling tg3_set_power_state().
  10406. * In particular, the TG3_FLG2_IS_NIC flag must be
  10407. * determined before calling tg3_set_power_state() so that
  10408. * we know whether or not to switch out of Vaux power.
  10409. * When the flag is set, it means that GPIO1 is used for eeprom
  10410. * write protect and also implies that it is a LOM where GPIOs
  10411. * are not used to switch power.
  10412. */
  10413. tg3_get_eeprom_hw_cfg(tp);
  10414. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10415. /* Allow reads and writes to the
  10416. * APE register and memory space.
  10417. */
  10418. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10419. PCISTATE_ALLOW_APE_SHMEM_WR;
  10420. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10421. pci_state_reg);
  10422. }
  10423. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10426. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10427. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10428. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10429. * It is also used as eeprom write protect on LOMs.
  10430. */
  10431. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10433. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10434. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10435. GRC_LCLCTRL_GPIO_OUTPUT1);
  10436. /* Unused GPIO3 must be driven as output on 5752 because there
  10437. * are no pull-up resistors on unused GPIO pins.
  10438. */
  10439. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10440. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10442. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10443. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10444. /* Turn off the debug UART. */
  10445. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10446. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10447. /* Keep VMain power. */
  10448. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10449. GRC_LCLCTRL_GPIO_OUTPUT0;
  10450. }
  10451. /* Force the chip into D0. */
  10452. err = tg3_set_power_state(tp, PCI_D0);
  10453. if (err) {
  10454. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10455. pci_name(tp->pdev));
  10456. return err;
  10457. }
  10458. /* 5700 B0 chips do not support checksumming correctly due
  10459. * to hardware bugs.
  10460. */
  10461. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10462. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10463. /* Derive initial jumbo mode from MTU assigned in
  10464. * ether_setup() via the alloc_etherdev() call
  10465. */
  10466. if (tp->dev->mtu > ETH_DATA_LEN &&
  10467. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10468. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10469. /* Determine WakeOnLan speed to use. */
  10470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10471. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10472. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10473. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10474. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10475. } else {
  10476. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10477. }
  10478. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10479. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10480. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10481. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10482. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10483. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10484. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10485. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10486. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10487. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10488. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10489. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10490. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10491. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10493. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10496. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10497. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10498. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10499. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10500. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10501. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10502. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10503. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10504. }
  10505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10506. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10507. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10508. if (tp->phy_otp == 0)
  10509. tp->phy_otp = TG3_OTP_DEFAULT;
  10510. }
  10511. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10512. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10513. else
  10514. tp->mi_mode = MAC_MI_MODE_BASE;
  10515. tp->coalesce_mode = 0;
  10516. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10517. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10518. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10520. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10521. err = tg3_mdio_init(tp);
  10522. if (err)
  10523. return err;
  10524. /* Initialize data/descriptor byte/word swapping. */
  10525. val = tr32(GRC_MODE);
  10526. val &= GRC_MODE_HOST_STACKUP;
  10527. tw32(GRC_MODE, val | tp->grc_mode);
  10528. tg3_switch_clocks(tp);
  10529. /* Clear this out for sanity. */
  10530. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10531. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10532. &pci_state_reg);
  10533. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10534. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10535. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10536. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10537. chiprevid == CHIPREV_ID_5701_B0 ||
  10538. chiprevid == CHIPREV_ID_5701_B2 ||
  10539. chiprevid == CHIPREV_ID_5701_B5) {
  10540. void __iomem *sram_base;
  10541. /* Write some dummy words into the SRAM status block
  10542. * area, see if it reads back correctly. If the return
  10543. * value is bad, force enable the PCIX workaround.
  10544. */
  10545. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10546. writel(0x00000000, sram_base);
  10547. writel(0x00000000, sram_base + 4);
  10548. writel(0xffffffff, sram_base + 4);
  10549. if (readl(sram_base) != 0x00000000)
  10550. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10551. }
  10552. }
  10553. udelay(50);
  10554. tg3_nvram_init(tp);
  10555. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10556. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10558. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10559. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10560. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10561. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10562. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10563. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10564. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10565. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10566. HOSTCC_MODE_CLRTICK_TXBD);
  10567. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10568. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10569. tp->misc_host_ctrl);
  10570. }
  10571. /* Preserve the APE MAC_MODE bits */
  10572. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10573. tp->mac_mode = tr32(MAC_MODE) |
  10574. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10575. else
  10576. tp->mac_mode = TG3_DEF_MAC_MODE;
  10577. /* these are limited to 10/100 only */
  10578. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10579. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10580. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10581. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10582. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10583. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10584. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10585. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10586. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10587. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10588. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10590. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10591. err = tg3_phy_probe(tp);
  10592. if (err) {
  10593. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10594. pci_name(tp->pdev), err);
  10595. /* ... but do not return immediately ... */
  10596. tg3_mdio_fini(tp);
  10597. }
  10598. tg3_read_partno(tp);
  10599. tg3_read_fw_ver(tp);
  10600. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10601. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10602. } else {
  10603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10604. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10605. else
  10606. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10607. }
  10608. /* 5700 {AX,BX} chips have a broken status block link
  10609. * change bit implementation, so we must use the
  10610. * status register in those cases.
  10611. */
  10612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10613. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10614. else
  10615. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10616. /* The led_ctrl is set during tg3_phy_probe, here we might
  10617. * have to force the link status polling mechanism based
  10618. * upon subsystem IDs.
  10619. */
  10620. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10622. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10623. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10624. TG3_FLAG_USE_LINKCHG_REG);
  10625. }
  10626. /* For all SERDES we poll the MAC status register. */
  10627. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10628. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10629. else
  10630. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10631. tp->rx_offset = NET_IP_ALIGN;
  10632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10633. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10634. tp->rx_offset = 0;
  10635. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10636. /* Increment the rx prod index on the rx std ring by at most
  10637. * 8 for these chips to workaround hw errata.
  10638. */
  10639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10640. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10641. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10642. tp->rx_std_max_post = 8;
  10643. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10644. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10645. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10646. return err;
  10647. }
  10648. #ifdef CONFIG_SPARC
  10649. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10650. {
  10651. struct net_device *dev = tp->dev;
  10652. struct pci_dev *pdev = tp->pdev;
  10653. struct device_node *dp = pci_device_to_OF_node(pdev);
  10654. const unsigned char *addr;
  10655. int len;
  10656. addr = of_get_property(dp, "local-mac-address", &len);
  10657. if (addr && len == 6) {
  10658. memcpy(dev->dev_addr, addr, 6);
  10659. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10660. return 0;
  10661. }
  10662. return -ENODEV;
  10663. }
  10664. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10665. {
  10666. struct net_device *dev = tp->dev;
  10667. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10668. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10669. return 0;
  10670. }
  10671. #endif
  10672. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10673. {
  10674. struct net_device *dev = tp->dev;
  10675. u32 hi, lo, mac_offset;
  10676. int addr_ok = 0;
  10677. #ifdef CONFIG_SPARC
  10678. if (!tg3_get_macaddr_sparc(tp))
  10679. return 0;
  10680. #endif
  10681. mac_offset = 0x7c;
  10682. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10683. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10684. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10685. mac_offset = 0xcc;
  10686. if (tg3_nvram_lock(tp))
  10687. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10688. else
  10689. tg3_nvram_unlock(tp);
  10690. }
  10691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10692. mac_offset = 0x10;
  10693. /* First try to get it from MAC address mailbox. */
  10694. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10695. if ((hi >> 16) == 0x484b) {
  10696. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10697. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10698. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10699. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10700. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10701. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10702. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10703. /* Some old bootcode may report a 0 MAC address in SRAM */
  10704. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10705. }
  10706. if (!addr_ok) {
  10707. /* Next, try NVRAM. */
  10708. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10709. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10710. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10711. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10712. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10713. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10714. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10715. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10716. }
  10717. /* Finally just fetch it out of the MAC control regs. */
  10718. else {
  10719. hi = tr32(MAC_ADDR_0_HIGH);
  10720. lo = tr32(MAC_ADDR_0_LOW);
  10721. dev->dev_addr[5] = lo & 0xff;
  10722. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10723. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10724. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10725. dev->dev_addr[1] = hi & 0xff;
  10726. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10727. }
  10728. }
  10729. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10730. #ifdef CONFIG_SPARC
  10731. if (!tg3_get_default_macaddr_sparc(tp))
  10732. return 0;
  10733. #endif
  10734. return -EINVAL;
  10735. }
  10736. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10737. return 0;
  10738. }
  10739. #define BOUNDARY_SINGLE_CACHELINE 1
  10740. #define BOUNDARY_MULTI_CACHELINE 2
  10741. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10742. {
  10743. int cacheline_size;
  10744. u8 byte;
  10745. int goal;
  10746. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10747. if (byte == 0)
  10748. cacheline_size = 1024;
  10749. else
  10750. cacheline_size = (int) byte * 4;
  10751. /* On 5703 and later chips, the boundary bits have no
  10752. * effect.
  10753. */
  10754. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10755. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10756. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10757. goto out;
  10758. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10759. goal = BOUNDARY_MULTI_CACHELINE;
  10760. #else
  10761. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10762. goal = BOUNDARY_SINGLE_CACHELINE;
  10763. #else
  10764. goal = 0;
  10765. #endif
  10766. #endif
  10767. if (!goal)
  10768. goto out;
  10769. /* PCI controllers on most RISC systems tend to disconnect
  10770. * when a device tries to burst across a cache-line boundary.
  10771. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10772. *
  10773. * Unfortunately, for PCI-E there are only limited
  10774. * write-side controls for this, and thus for reads
  10775. * we will still get the disconnects. We'll also waste
  10776. * these PCI cycles for both read and write for chips
  10777. * other than 5700 and 5701 which do not implement the
  10778. * boundary bits.
  10779. */
  10780. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10781. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10782. switch (cacheline_size) {
  10783. case 16:
  10784. case 32:
  10785. case 64:
  10786. case 128:
  10787. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10788. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10789. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10790. } else {
  10791. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10792. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10793. }
  10794. break;
  10795. case 256:
  10796. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10797. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10798. break;
  10799. default:
  10800. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10801. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10802. break;
  10803. }
  10804. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10805. switch (cacheline_size) {
  10806. case 16:
  10807. case 32:
  10808. case 64:
  10809. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10810. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10811. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10812. break;
  10813. }
  10814. /* fallthrough */
  10815. case 128:
  10816. default:
  10817. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10818. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10819. break;
  10820. }
  10821. } else {
  10822. switch (cacheline_size) {
  10823. case 16:
  10824. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10825. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10826. DMA_RWCTRL_WRITE_BNDRY_16);
  10827. break;
  10828. }
  10829. /* fallthrough */
  10830. case 32:
  10831. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10832. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10833. DMA_RWCTRL_WRITE_BNDRY_32);
  10834. break;
  10835. }
  10836. /* fallthrough */
  10837. case 64:
  10838. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10839. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10840. DMA_RWCTRL_WRITE_BNDRY_64);
  10841. break;
  10842. }
  10843. /* fallthrough */
  10844. case 128:
  10845. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10846. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10847. DMA_RWCTRL_WRITE_BNDRY_128);
  10848. break;
  10849. }
  10850. /* fallthrough */
  10851. case 256:
  10852. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10853. DMA_RWCTRL_WRITE_BNDRY_256);
  10854. break;
  10855. case 512:
  10856. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10857. DMA_RWCTRL_WRITE_BNDRY_512);
  10858. break;
  10859. case 1024:
  10860. default:
  10861. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10862. DMA_RWCTRL_WRITE_BNDRY_1024);
  10863. break;
  10864. }
  10865. }
  10866. out:
  10867. return val;
  10868. }
  10869. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10870. {
  10871. struct tg3_internal_buffer_desc test_desc;
  10872. u32 sram_dma_descs;
  10873. int i, ret;
  10874. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10875. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10876. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10877. tw32(RDMAC_STATUS, 0);
  10878. tw32(WDMAC_STATUS, 0);
  10879. tw32(BUFMGR_MODE, 0);
  10880. tw32(FTQ_RESET, 0);
  10881. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10882. test_desc.addr_lo = buf_dma & 0xffffffff;
  10883. test_desc.nic_mbuf = 0x00002100;
  10884. test_desc.len = size;
  10885. /*
  10886. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10887. * the *second* time the tg3 driver was getting loaded after an
  10888. * initial scan.
  10889. *
  10890. * Broadcom tells me:
  10891. * ...the DMA engine is connected to the GRC block and a DMA
  10892. * reset may affect the GRC block in some unpredictable way...
  10893. * The behavior of resets to individual blocks has not been tested.
  10894. *
  10895. * Broadcom noted the GRC reset will also reset all sub-components.
  10896. */
  10897. if (to_device) {
  10898. test_desc.cqid_sqid = (13 << 8) | 2;
  10899. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10900. udelay(40);
  10901. } else {
  10902. test_desc.cqid_sqid = (16 << 8) | 7;
  10903. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10904. udelay(40);
  10905. }
  10906. test_desc.flags = 0x00000005;
  10907. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10908. u32 val;
  10909. val = *(((u32 *)&test_desc) + i);
  10910. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10911. sram_dma_descs + (i * sizeof(u32)));
  10912. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10913. }
  10914. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10915. if (to_device) {
  10916. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10917. } else {
  10918. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10919. }
  10920. ret = -ENODEV;
  10921. for (i = 0; i < 40; i++) {
  10922. u32 val;
  10923. if (to_device)
  10924. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10925. else
  10926. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10927. if ((val & 0xffff) == sram_dma_descs) {
  10928. ret = 0;
  10929. break;
  10930. }
  10931. udelay(100);
  10932. }
  10933. return ret;
  10934. }
  10935. #define TEST_BUFFER_SIZE 0x2000
  10936. static int __devinit tg3_test_dma(struct tg3 *tp)
  10937. {
  10938. dma_addr_t buf_dma;
  10939. u32 *buf, saved_dma_rwctrl;
  10940. int ret;
  10941. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10942. if (!buf) {
  10943. ret = -ENOMEM;
  10944. goto out_nofree;
  10945. }
  10946. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10947. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10948. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10949. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10950. /* DMA read watermark not used on PCIE */
  10951. tp->dma_rwctrl |= 0x00180000;
  10952. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10953. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10955. tp->dma_rwctrl |= 0x003f0000;
  10956. else
  10957. tp->dma_rwctrl |= 0x003f000f;
  10958. } else {
  10959. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10961. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10962. u32 read_water = 0x7;
  10963. /* If the 5704 is behind the EPB bridge, we can
  10964. * do the less restrictive ONE_DMA workaround for
  10965. * better performance.
  10966. */
  10967. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10969. tp->dma_rwctrl |= 0x8000;
  10970. else if (ccval == 0x6 || ccval == 0x7)
  10971. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10973. read_water = 4;
  10974. /* Set bit 23 to enable PCIX hw bug fix */
  10975. tp->dma_rwctrl |=
  10976. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10977. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10978. (1 << 23);
  10979. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10980. /* 5780 always in PCIX mode */
  10981. tp->dma_rwctrl |= 0x00144000;
  10982. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10983. /* 5714 always in PCIX mode */
  10984. tp->dma_rwctrl |= 0x00148000;
  10985. } else {
  10986. tp->dma_rwctrl |= 0x001b000f;
  10987. }
  10988. }
  10989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10991. tp->dma_rwctrl &= 0xfffffff0;
  10992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10994. /* Remove this if it causes problems for some boards. */
  10995. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10996. /* On 5700/5701 chips, we need to set this bit.
  10997. * Otherwise the chip will issue cacheline transactions
  10998. * to streamable DMA memory with not all the byte
  10999. * enables turned on. This is an error on several
  11000. * RISC PCI controllers, in particular sparc64.
  11001. *
  11002. * On 5703/5704 chips, this bit has been reassigned
  11003. * a different meaning. In particular, it is used
  11004. * on those chips to enable a PCI-X workaround.
  11005. */
  11006. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11007. }
  11008. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11009. #if 0
  11010. /* Unneeded, already done by tg3_get_invariants. */
  11011. tg3_switch_clocks(tp);
  11012. #endif
  11013. ret = 0;
  11014. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11015. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11016. goto out;
  11017. /* It is best to perform DMA test with maximum write burst size
  11018. * to expose the 5700/5701 write DMA bug.
  11019. */
  11020. saved_dma_rwctrl = tp->dma_rwctrl;
  11021. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11022. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11023. while (1) {
  11024. u32 *p = buf, i;
  11025. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11026. p[i] = i;
  11027. /* Send the buffer to the chip. */
  11028. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11029. if (ret) {
  11030. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11031. break;
  11032. }
  11033. #if 0
  11034. /* validate data reached card RAM correctly. */
  11035. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11036. u32 val;
  11037. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11038. if (le32_to_cpu(val) != p[i]) {
  11039. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11040. /* ret = -ENODEV here? */
  11041. }
  11042. p[i] = 0;
  11043. }
  11044. #endif
  11045. /* Now read it back. */
  11046. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11047. if (ret) {
  11048. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11049. break;
  11050. }
  11051. /* Verify it. */
  11052. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11053. if (p[i] == i)
  11054. continue;
  11055. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11056. DMA_RWCTRL_WRITE_BNDRY_16) {
  11057. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11058. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11059. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11060. break;
  11061. } else {
  11062. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11063. ret = -ENODEV;
  11064. goto out;
  11065. }
  11066. }
  11067. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11068. /* Success. */
  11069. ret = 0;
  11070. break;
  11071. }
  11072. }
  11073. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11074. DMA_RWCTRL_WRITE_BNDRY_16) {
  11075. static struct pci_device_id dma_wait_state_chipsets[] = {
  11076. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11077. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11078. { },
  11079. };
  11080. /* DMA test passed without adjusting DMA boundary,
  11081. * now look for chipsets that are known to expose the
  11082. * DMA bug without failing the test.
  11083. */
  11084. if (pci_dev_present(dma_wait_state_chipsets)) {
  11085. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11086. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11087. }
  11088. else
  11089. /* Safe to use the calculated DMA boundary. */
  11090. tp->dma_rwctrl = saved_dma_rwctrl;
  11091. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11092. }
  11093. out:
  11094. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11095. out_nofree:
  11096. return ret;
  11097. }
  11098. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11099. {
  11100. tp->link_config.advertising =
  11101. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11102. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11103. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11104. ADVERTISED_Autoneg | ADVERTISED_MII);
  11105. tp->link_config.speed = SPEED_INVALID;
  11106. tp->link_config.duplex = DUPLEX_INVALID;
  11107. tp->link_config.autoneg = AUTONEG_ENABLE;
  11108. tp->link_config.active_speed = SPEED_INVALID;
  11109. tp->link_config.active_duplex = DUPLEX_INVALID;
  11110. tp->link_config.phy_is_low_power = 0;
  11111. tp->link_config.orig_speed = SPEED_INVALID;
  11112. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11113. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11114. }
  11115. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11116. {
  11117. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11118. tp->bufmgr_config.mbuf_read_dma_low_water =
  11119. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11120. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11121. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11122. tp->bufmgr_config.mbuf_high_water =
  11123. DEFAULT_MB_HIGH_WATER_5705;
  11124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11125. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11126. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11127. tp->bufmgr_config.mbuf_high_water =
  11128. DEFAULT_MB_HIGH_WATER_5906;
  11129. }
  11130. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11131. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11132. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11133. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11134. tp->bufmgr_config.mbuf_high_water_jumbo =
  11135. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11136. } else {
  11137. tp->bufmgr_config.mbuf_read_dma_low_water =
  11138. DEFAULT_MB_RDMA_LOW_WATER;
  11139. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11140. DEFAULT_MB_MACRX_LOW_WATER;
  11141. tp->bufmgr_config.mbuf_high_water =
  11142. DEFAULT_MB_HIGH_WATER;
  11143. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11144. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11145. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11146. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11147. tp->bufmgr_config.mbuf_high_water_jumbo =
  11148. DEFAULT_MB_HIGH_WATER_JUMBO;
  11149. }
  11150. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11151. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11152. }
  11153. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11154. {
  11155. switch (tp->phy_id & PHY_ID_MASK) {
  11156. case PHY_ID_BCM5400: return "5400";
  11157. case PHY_ID_BCM5401: return "5401";
  11158. case PHY_ID_BCM5411: return "5411";
  11159. case PHY_ID_BCM5701: return "5701";
  11160. case PHY_ID_BCM5703: return "5703";
  11161. case PHY_ID_BCM5704: return "5704";
  11162. case PHY_ID_BCM5705: return "5705";
  11163. case PHY_ID_BCM5750: return "5750";
  11164. case PHY_ID_BCM5752: return "5752";
  11165. case PHY_ID_BCM5714: return "5714";
  11166. case PHY_ID_BCM5780: return "5780";
  11167. case PHY_ID_BCM5755: return "5755";
  11168. case PHY_ID_BCM5787: return "5787";
  11169. case PHY_ID_BCM5784: return "5784";
  11170. case PHY_ID_BCM5756: return "5722/5756";
  11171. case PHY_ID_BCM5906: return "5906";
  11172. case PHY_ID_BCM5761: return "5761";
  11173. case PHY_ID_BCM8002: return "8002/serdes";
  11174. case 0: return "serdes";
  11175. default: return "unknown";
  11176. }
  11177. }
  11178. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11179. {
  11180. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11181. strcpy(str, "PCI Express");
  11182. return str;
  11183. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11184. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11185. strcpy(str, "PCIX:");
  11186. if ((clock_ctrl == 7) ||
  11187. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11188. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11189. strcat(str, "133MHz");
  11190. else if (clock_ctrl == 0)
  11191. strcat(str, "33MHz");
  11192. else if (clock_ctrl == 2)
  11193. strcat(str, "50MHz");
  11194. else if (clock_ctrl == 4)
  11195. strcat(str, "66MHz");
  11196. else if (clock_ctrl == 6)
  11197. strcat(str, "100MHz");
  11198. } else {
  11199. strcpy(str, "PCI:");
  11200. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11201. strcat(str, "66MHz");
  11202. else
  11203. strcat(str, "33MHz");
  11204. }
  11205. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11206. strcat(str, ":32-bit");
  11207. else
  11208. strcat(str, ":64-bit");
  11209. return str;
  11210. }
  11211. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11212. {
  11213. struct pci_dev *peer;
  11214. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11215. for (func = 0; func < 8; func++) {
  11216. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11217. if (peer && peer != tp->pdev)
  11218. break;
  11219. pci_dev_put(peer);
  11220. }
  11221. /* 5704 can be configured in single-port mode, set peer to
  11222. * tp->pdev in that case.
  11223. */
  11224. if (!peer) {
  11225. peer = tp->pdev;
  11226. return peer;
  11227. }
  11228. /*
  11229. * We don't need to keep the refcount elevated; there's no way
  11230. * to remove one half of this device without removing the other
  11231. */
  11232. pci_dev_put(peer);
  11233. return peer;
  11234. }
  11235. static void __devinit tg3_init_coal(struct tg3 *tp)
  11236. {
  11237. struct ethtool_coalesce *ec = &tp->coal;
  11238. memset(ec, 0, sizeof(*ec));
  11239. ec->cmd = ETHTOOL_GCOALESCE;
  11240. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11241. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11242. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11243. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11244. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11245. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11246. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11247. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11248. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11249. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11250. HOSTCC_MODE_CLRTICK_TXBD)) {
  11251. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11252. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11253. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11254. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11255. }
  11256. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11257. ec->rx_coalesce_usecs_irq = 0;
  11258. ec->tx_coalesce_usecs_irq = 0;
  11259. ec->stats_block_coalesce_usecs = 0;
  11260. }
  11261. }
  11262. static const struct net_device_ops tg3_netdev_ops = {
  11263. .ndo_open = tg3_open,
  11264. .ndo_stop = tg3_close,
  11265. .ndo_start_xmit = tg3_start_xmit,
  11266. .ndo_get_stats = tg3_get_stats,
  11267. .ndo_validate_addr = eth_validate_addr,
  11268. .ndo_set_multicast_list = tg3_set_rx_mode,
  11269. .ndo_set_mac_address = tg3_set_mac_addr,
  11270. .ndo_do_ioctl = tg3_ioctl,
  11271. .ndo_tx_timeout = tg3_tx_timeout,
  11272. .ndo_change_mtu = tg3_change_mtu,
  11273. #if TG3_VLAN_TAG_USED
  11274. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11275. #endif
  11276. #ifdef CONFIG_NET_POLL_CONTROLLER
  11277. .ndo_poll_controller = tg3_poll_controller,
  11278. #endif
  11279. };
  11280. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11281. .ndo_open = tg3_open,
  11282. .ndo_stop = tg3_close,
  11283. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11284. .ndo_get_stats = tg3_get_stats,
  11285. .ndo_validate_addr = eth_validate_addr,
  11286. .ndo_set_multicast_list = tg3_set_rx_mode,
  11287. .ndo_set_mac_address = tg3_set_mac_addr,
  11288. .ndo_do_ioctl = tg3_ioctl,
  11289. .ndo_tx_timeout = tg3_tx_timeout,
  11290. .ndo_change_mtu = tg3_change_mtu,
  11291. #if TG3_VLAN_TAG_USED
  11292. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11293. #endif
  11294. #ifdef CONFIG_NET_POLL_CONTROLLER
  11295. .ndo_poll_controller = tg3_poll_controller,
  11296. #endif
  11297. };
  11298. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11299. const struct pci_device_id *ent)
  11300. {
  11301. static int tg3_version_printed = 0;
  11302. resource_size_t tg3reg_len;
  11303. struct net_device *dev;
  11304. struct tg3 *tp;
  11305. int err, pm_cap;
  11306. char str[40];
  11307. u64 dma_mask, persist_dma_mask;
  11308. if (tg3_version_printed++ == 0)
  11309. printk(KERN_INFO "%s", version);
  11310. err = pci_enable_device(pdev);
  11311. if (err) {
  11312. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11313. "aborting.\n");
  11314. return err;
  11315. }
  11316. if (!(pci_resource_flags(pdev, BAR_0) & IORESOURCE_MEM)) {
  11317. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11318. "base address, aborting.\n");
  11319. err = -ENODEV;
  11320. goto err_out_disable_pdev;
  11321. }
  11322. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11323. if (err) {
  11324. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11325. "aborting.\n");
  11326. goto err_out_disable_pdev;
  11327. }
  11328. pci_set_master(pdev);
  11329. /* Find power-management capability. */
  11330. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11331. if (pm_cap == 0) {
  11332. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11333. "aborting.\n");
  11334. err = -EIO;
  11335. goto err_out_free_res;
  11336. }
  11337. dev = alloc_etherdev(sizeof(*tp));
  11338. if (!dev) {
  11339. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11340. err = -ENOMEM;
  11341. goto err_out_free_res;
  11342. }
  11343. SET_NETDEV_DEV(dev, &pdev->dev);
  11344. #if TG3_VLAN_TAG_USED
  11345. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11346. #endif
  11347. tp = netdev_priv(dev);
  11348. tp->pdev = pdev;
  11349. tp->dev = dev;
  11350. tp->pm_cap = pm_cap;
  11351. tp->rx_mode = TG3_DEF_RX_MODE;
  11352. tp->tx_mode = TG3_DEF_TX_MODE;
  11353. if (tg3_debug > 0)
  11354. tp->msg_enable = tg3_debug;
  11355. else
  11356. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11357. /* The word/byte swap controls here control register access byte
  11358. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11359. * setting below.
  11360. */
  11361. tp->misc_host_ctrl =
  11362. MISC_HOST_CTRL_MASK_PCI_INT |
  11363. MISC_HOST_CTRL_WORD_SWAP |
  11364. MISC_HOST_CTRL_INDIR_ACCESS |
  11365. MISC_HOST_CTRL_PCISTATE_RW;
  11366. /* The NONFRM (non-frame) byte/word swap controls take effect
  11367. * on descriptor entries, anything which isn't packet data.
  11368. *
  11369. * The StrongARM chips on the board (one for tx, one for rx)
  11370. * are running in big-endian mode.
  11371. */
  11372. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11373. GRC_MODE_WSWAP_NONFRM_DATA);
  11374. #ifdef __BIG_ENDIAN
  11375. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11376. #endif
  11377. spin_lock_init(&tp->lock);
  11378. spin_lock_init(&tp->indirect_lock);
  11379. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11380. dev->mem_start = pci_resource_start(pdev, BAR_0);
  11381. tg3reg_len = pci_resource_len(pdev, BAR_0);
  11382. dev->mem_end = dev->mem_start + tg3reg_len;
  11383. tp->regs = ioremap_nocache(dev->mem_start, tg3reg_len);
  11384. if (!tp->regs) {
  11385. printk(KERN_ERR PFX "Cannot map device registers, "
  11386. "aborting.\n");
  11387. err = -ENOMEM;
  11388. goto err_out_free_dev;
  11389. }
  11390. tg3_init_link_config(tp);
  11391. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11392. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11393. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11394. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11395. dev->ethtool_ops = &tg3_ethtool_ops;
  11396. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11397. dev->irq = pdev->irq;
  11398. err = tg3_get_invariants(tp);
  11399. if (err) {
  11400. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11401. "aborting.\n");
  11402. goto err_out_iounmap;
  11403. }
  11404. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11405. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11406. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11407. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11409. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11410. dev->netdev_ops = &tg3_netdev_ops;
  11411. else
  11412. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11413. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11414. * device behind the EPB cannot support DMA addresses > 40-bit.
  11415. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11416. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11417. * do DMA address check in tg3_start_xmit().
  11418. */
  11419. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11420. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11421. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11422. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11423. #ifdef CONFIG_HIGHMEM
  11424. dma_mask = DMA_64BIT_MASK;
  11425. #endif
  11426. } else
  11427. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11428. /* Configure DMA attributes. */
  11429. if (dma_mask > DMA_32BIT_MASK) {
  11430. err = pci_set_dma_mask(pdev, dma_mask);
  11431. if (!err) {
  11432. dev->features |= NETIF_F_HIGHDMA;
  11433. err = pci_set_consistent_dma_mask(pdev,
  11434. persist_dma_mask);
  11435. if (err < 0) {
  11436. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11437. "DMA for consistent allocations\n");
  11438. goto err_out_iounmap;
  11439. }
  11440. }
  11441. }
  11442. if (err || dma_mask == DMA_32BIT_MASK) {
  11443. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11444. if (err) {
  11445. printk(KERN_ERR PFX "No usable DMA configuration, "
  11446. "aborting.\n");
  11447. goto err_out_iounmap;
  11448. }
  11449. }
  11450. tg3_init_bufmgr_config(tp);
  11451. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11452. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11453. }
  11454. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11456. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11457. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11458. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11459. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11460. } else {
  11461. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11462. }
  11463. /* TSO is on by default on chips that support hardware TSO.
  11464. * Firmware TSO on older chips gives lower performance, so it
  11465. * is off by default, but can be enabled using ethtool.
  11466. */
  11467. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11468. dev->features |= NETIF_F_TSO;
  11469. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11470. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11471. dev->features |= NETIF_F_TSO6;
  11472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11473. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11474. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11475. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11476. dev->features |= NETIF_F_TSO_ECN;
  11477. }
  11478. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11479. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11480. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11481. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11482. tp->rx_pending = 63;
  11483. }
  11484. err = tg3_get_device_address(tp);
  11485. if (err) {
  11486. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11487. "aborting.\n");
  11488. goto err_out_iounmap;
  11489. }
  11490. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11491. if (!(pci_resource_flags(pdev, BAR_2) & IORESOURCE_MEM)) {
  11492. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11493. "base address for APE, aborting.\n");
  11494. err = -ENODEV;
  11495. goto err_out_iounmap;
  11496. }
  11497. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11498. if (!tp->aperegs) {
  11499. printk(KERN_ERR PFX "Cannot map APE registers, "
  11500. "aborting.\n");
  11501. err = -ENOMEM;
  11502. goto err_out_iounmap;
  11503. }
  11504. tg3_ape_lock_init(tp);
  11505. }
  11506. /*
  11507. * Reset chip in case UNDI or EFI driver did not shutdown
  11508. * DMA self test will enable WDMAC and we'll see (spurious)
  11509. * pending DMA on the PCI bus at that point.
  11510. */
  11511. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11512. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11513. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11514. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11515. }
  11516. err = tg3_test_dma(tp);
  11517. if (err) {
  11518. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11519. goto err_out_apeunmap;
  11520. }
  11521. /* Tigon3 can do ipv4 only... and some chips have buggy
  11522. * checksumming.
  11523. */
  11524. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11525. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11531. dev->features |= NETIF_F_IPV6_CSUM;
  11532. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11533. } else
  11534. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11535. /* flow control autonegotiation is default behavior */
  11536. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11537. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11538. tg3_init_coal(tp);
  11539. pci_set_drvdata(pdev, dev);
  11540. err = register_netdev(dev);
  11541. if (err) {
  11542. printk(KERN_ERR PFX "Cannot register net device, "
  11543. "aborting.\n");
  11544. goto err_out_apeunmap;
  11545. }
  11546. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11547. dev->name,
  11548. tp->board_part_number,
  11549. tp->pci_chip_rev_id,
  11550. tg3_bus_string(tp, str),
  11551. dev->dev_addr);
  11552. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11553. printk(KERN_INFO
  11554. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11555. tp->dev->name,
  11556. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11557. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11558. else
  11559. printk(KERN_INFO
  11560. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11561. tp->dev->name, tg3_phy_string(tp),
  11562. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11563. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11564. "10/100/1000Base-T")),
  11565. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11566. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11567. dev->name,
  11568. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11569. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11570. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11571. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11572. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11573. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11574. dev->name, tp->dma_rwctrl,
  11575. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11576. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11577. return 0;
  11578. err_out_apeunmap:
  11579. if (tp->aperegs) {
  11580. iounmap(tp->aperegs);
  11581. tp->aperegs = NULL;
  11582. }
  11583. err_out_iounmap:
  11584. if (tp->regs) {
  11585. iounmap(tp->regs);
  11586. tp->regs = NULL;
  11587. }
  11588. err_out_free_dev:
  11589. free_netdev(dev);
  11590. err_out_free_res:
  11591. pci_release_regions(pdev);
  11592. err_out_disable_pdev:
  11593. pci_disable_device(pdev);
  11594. pci_set_drvdata(pdev, NULL);
  11595. return err;
  11596. }
  11597. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11598. {
  11599. struct net_device *dev = pci_get_drvdata(pdev);
  11600. if (dev) {
  11601. struct tg3 *tp = netdev_priv(dev);
  11602. flush_scheduled_work();
  11603. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11604. tg3_phy_fini(tp);
  11605. tg3_mdio_fini(tp);
  11606. }
  11607. unregister_netdev(dev);
  11608. if (tp->aperegs) {
  11609. iounmap(tp->aperegs);
  11610. tp->aperegs = NULL;
  11611. }
  11612. if (tp->regs) {
  11613. iounmap(tp->regs);
  11614. tp->regs = NULL;
  11615. }
  11616. free_netdev(dev);
  11617. pci_release_regions(pdev);
  11618. pci_disable_device(pdev);
  11619. pci_set_drvdata(pdev, NULL);
  11620. }
  11621. }
  11622. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11623. {
  11624. struct net_device *dev = pci_get_drvdata(pdev);
  11625. struct tg3 *tp = netdev_priv(dev);
  11626. pci_power_t target_state;
  11627. int err;
  11628. /* PCI register 4 needs to be saved whether netif_running() or not.
  11629. * MSI address and data need to be saved if using MSI and
  11630. * netif_running().
  11631. */
  11632. pci_save_state(pdev);
  11633. if (!netif_running(dev))
  11634. return 0;
  11635. flush_scheduled_work();
  11636. tg3_phy_stop(tp);
  11637. tg3_netif_stop(tp);
  11638. del_timer_sync(&tp->timer);
  11639. tg3_full_lock(tp, 1);
  11640. tg3_disable_ints(tp);
  11641. tg3_full_unlock(tp);
  11642. netif_device_detach(dev);
  11643. tg3_full_lock(tp, 0);
  11644. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11645. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11646. tg3_full_unlock(tp);
  11647. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11648. err = tg3_set_power_state(tp, target_state);
  11649. if (err) {
  11650. int err2;
  11651. tg3_full_lock(tp, 0);
  11652. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11653. err2 = tg3_restart_hw(tp, 1);
  11654. if (err2)
  11655. goto out;
  11656. tp->timer.expires = jiffies + tp->timer_offset;
  11657. add_timer(&tp->timer);
  11658. netif_device_attach(dev);
  11659. tg3_netif_start(tp);
  11660. out:
  11661. tg3_full_unlock(tp);
  11662. if (!err2)
  11663. tg3_phy_start(tp);
  11664. }
  11665. return err;
  11666. }
  11667. static int tg3_resume(struct pci_dev *pdev)
  11668. {
  11669. struct net_device *dev = pci_get_drvdata(pdev);
  11670. struct tg3 *tp = netdev_priv(dev);
  11671. int err;
  11672. pci_restore_state(tp->pdev);
  11673. if (!netif_running(dev))
  11674. return 0;
  11675. err = tg3_set_power_state(tp, PCI_D0);
  11676. if (err)
  11677. return err;
  11678. netif_device_attach(dev);
  11679. tg3_full_lock(tp, 0);
  11680. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11681. err = tg3_restart_hw(tp, 1);
  11682. if (err)
  11683. goto out;
  11684. tp->timer.expires = jiffies + tp->timer_offset;
  11685. add_timer(&tp->timer);
  11686. tg3_netif_start(tp);
  11687. out:
  11688. tg3_full_unlock(tp);
  11689. if (!err)
  11690. tg3_phy_start(tp);
  11691. return err;
  11692. }
  11693. static struct pci_driver tg3_driver = {
  11694. .name = DRV_MODULE_NAME,
  11695. .id_table = tg3_pci_tbl,
  11696. .probe = tg3_init_one,
  11697. .remove = __devexit_p(tg3_remove_one),
  11698. .suspend = tg3_suspend,
  11699. .resume = tg3_resume
  11700. };
  11701. static int __init tg3_init(void)
  11702. {
  11703. return pci_register_driver(&tg3_driver);
  11704. }
  11705. static void __exit tg3_cleanup(void)
  11706. {
  11707. pci_unregister_driver(&tg3_driver);
  11708. }
  11709. module_init(tg3_init);
  11710. module_exit(tg3_cleanup);