board-mop500-pins.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/bug.h>
  9. #include <linux/string.h>
  10. #include <linux/pinctrl/machine.h>
  11. #include <asm/mach-types.h>
  12. #include <plat/pincfg.h>
  13. #include <plat/gpio-nomadik.h>
  14. #include <mach/hardware.h>
  15. #include "pins-db8500.h"
  16. #include "board-mop500.h"
  17. enum custom_pin_cfg_t {
  18. PINS_FOR_DEFAULT,
  19. PINS_FOR_U9500,
  20. };
  21. static enum custom_pin_cfg_t pinsfor;
  22. /* These simply sets bias for pins */
  23. #define BIAS(a,b) static unsigned long a[] = { b }
  24. BIAS(pd, PIN_PULL_DOWN);
  25. BIAS(in_nopull, PIN_INPUT_NOPULL);
  26. BIAS(in_nopull_slpm_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
  27. BIAS(in_pu, PIN_INPUT_PULLUP);
  28. BIAS(in_pd, PIN_INPUT_PULLDOWN);
  29. BIAS(out_hi, PIN_OUTPUT_HIGH);
  30. BIAS(out_lo, PIN_OUTPUT_LOW);
  31. BIAS(out_lo_slpm_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
  32. /* These also force them into GPIO mode */
  33. BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
  34. BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
  35. BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  36. BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  37. BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
  38. BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
  39. /* Sleep modes */
  40. BIAS(slpm_in_nopull_wkup, PIN_SLEEPMODE_ENABLED|
  41. PIN_SLPM_DIR_INPUT|PIN_SLPM_PULL_NONE|PIN_SLPM_WAKEUP_ENABLE);
  42. BIAS(slpm_in_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  43. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  44. BIAS(slpm_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  45. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  46. BIAS(slpm_out_lo_pdis, PIN_SLEEPMODE_ENABLED|
  47. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE|PIN_SLPM_PDIS_DISABLED);
  48. BIAS(slpm_out_lo_wkup, PIN_SLEEPMODE_ENABLED|
  49. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE);
  50. BIAS(slpm_out_lo_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  51. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  52. BIAS(slpm_out_hi_wkup_pdis, PIN_SLEEPMODE_ENABLED|PIN_SLPM_OUTPUT_HIGH|
  53. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  54. BIAS(slpm_in_nopull_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  55. PIN_SLPM_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  56. BIAS(slpm_in_pu_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|PIN_SLPM_INPUT_PULLUP|
  57. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  58. BIAS(slpm_out_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  59. PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  60. BIAS(out_lo_wkup_pdis, PIN_SLPM_OUTPUT_LOW|
  61. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  62. BIAS(in_wkup_pdis_en, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  63. PIN_SLPM_PDIS_ENABLED);
  64. BIAS(in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  65. PIN_SLPM_PDIS_DISABLED);
  66. BIAS(out_hi_wkup_pdis, PIN_SLPM_OUTPUT_HIGH|PIN_SLPM_WAKEUP_ENABLE|
  67. PIN_SLPM_PDIS_DISABLED);
  68. BIAS(out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|
  69. PIN_SLPM_PDIS_DISABLED);
  70. /* We use these to define hog settings that are always done on boot */
  71. #define DB8500_MUX_HOG(group,func) \
  72. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
  73. #define DB8500_PIN_HOG(pin,conf) \
  74. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
  75. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  76. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  77. pin, conf)
  78. /* These are default states associated with device and changed runtime */
  79. #define DB8500_MUX(group,func,dev) \
  80. PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
  81. #define DB8500_PIN(pin,conf,dev) \
  82. PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
  83. #define DB8500_PIN_IDLE(pin, conf, dev) \
  84. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_IDLE, "pinctrl-db8500", \
  85. pin, conf)
  86. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  87. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  88. pin, conf)
  89. /* Pin control settings */
  90. static struct pinctrl_map __initdata mop500_family_pinmap[] = {
  91. /*
  92. * uMSP0, mux in 4 pins, regular placement of RX/TX
  93. * explicitly set the pins to no pull
  94. */
  95. DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
  96. DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
  97. DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
  98. DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
  99. DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
  100. DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
  101. /* MSP2 for HDMI, pull down TXD, TCK, TFS */
  102. DB8500_MUX_HOG("msp2_a_1", "msp2"),
  103. DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
  104. DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
  105. DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
  106. DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
  107. /*
  108. * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
  109. * pull-up
  110. * TODO: is this really correct? Snowball doesn't have a LCD.
  111. */
  112. DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
  113. DB8500_PIN_HOG("GPIO68_E1", in_pu),
  114. DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
  115. /*
  116. * STMPE1601/tc35893 keypad IRQ GPIO 218
  117. * TODO: set for snowball and HREF really??
  118. */
  119. DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
  120. /*
  121. * UART0, we do not mux in u0 here.
  122. * uart-0 pins gpio configuration should be kept intact to prevent
  123. * a glitch in tx line when the tty dev is opened. Later these pins
  124. * are configured by uart driver
  125. */
  126. DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
  127. DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
  128. DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
  129. DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
  130. /*
  131. * Mux in UART2 on altfunction C and set pull-ups.
  132. * TODO: is this used on U8500 variants and Snowball really?
  133. * The setting on GPIO31 conflicts with magnetometer use on hrefv60
  134. */
  135. /* default state for UART2 */
  136. DB8500_MUX("u2ctsrts_c_1", "u2", "uart2"),
  137. DB8500_PIN("GPIO31_V3", in_pu, "uart2"), /* CTS */
  138. DB8500_PIN("GPIO32_V2", out_hi, "uart2"), /* RTS */
  139. DB8500_MUX("u2rxtx_c_1", "u2", "uart2"),
  140. DB8500_PIN("GPIO29_W2", in_pu, "uart2"), /* RXD */
  141. DB8500_PIN("GPIO30_W3", out_hi, "uart2"), /* TXD */
  142. /* Sleep state for UART2 */
  143. DB8500_PIN_SLEEP("GPIO31_V3", in_wkup_pdis, "uart2"),
  144. DB8500_PIN_SLEEP("GPIO32_V2", out_hi_wkup_pdis, "uart2"),
  145. DB8500_PIN_SLEEP("GPIO29_W2", in_wkup_pdis, "uart2"),
  146. DB8500_PIN_SLEEP("GPIO30_W3", out_wkup_pdis, "uart2"),
  147. /*
  148. * The following pin sets were known as "runtime pins" before being
  149. * converted to the pinctrl model. Here we model them as "default"
  150. * states.
  151. */
  152. /* Mux in UART0 after initialization */
  153. DB8500_MUX("u0_a_1", "u0", "uart0"),
  154. DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
  155. DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
  156. DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
  157. DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
  158. /* Sleep state for UART0 */
  159. DB8500_PIN_SLEEP("GPIO0_AJ5", slpm_in_wkup_pdis, "uart0"),
  160. DB8500_PIN_SLEEP("GPIO1_AJ3", slpm_out_hi_wkup_pdis, "uart0"),
  161. DB8500_PIN_SLEEP("GPIO2_AH4", slpm_in_wkup_pdis, "uart0"),
  162. DB8500_PIN_SLEEP("GPIO3_AH3", slpm_out_wkup_pdis, "uart0"),
  163. /* Mux in UART1 after initialization */
  164. DB8500_MUX("u1rxtx_a_1", "u1", "uart1"),
  165. DB8500_PIN("GPIO4_AH6", in_pu, "uart1"), /* RXD */
  166. DB8500_PIN("GPIO5_AG6", out_hi, "uart1"), /* TXD */
  167. /* Sleep state for UART1 */
  168. DB8500_PIN_SLEEP("GPIO4_AH6", slpm_in_wkup_pdis, "uart1"),
  169. DB8500_PIN_SLEEP("GPIO5_AG6", slpm_out_wkup_pdis, "uart1"),
  170. /* MSP1 for ALSA codec */
  171. DB8500_MUX("msp1txrx_a_1", "msp1", "ux500-msp-i2s.1"),
  172. DB8500_MUX("msp1_a_1", "msp1", "ux500-msp-i2s.1"),
  173. DB8500_PIN("GPIO33_AF2", out_lo_slpm_nowkup, "ux500-msp-i2s.1"),
  174. DB8500_PIN("GPIO34_AE1", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  175. DB8500_PIN("GPIO35_AE2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  176. DB8500_PIN("GPIO36_AG2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
  177. /* MSP1 sleep state */
  178. DB8500_PIN_SLEEP("GPIO33_AF2", slpm_out_lo_wkup, "ux500-msp-i2s.1"),
  179. DB8500_PIN_SLEEP("GPIO34_AE1", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  180. DB8500_PIN_SLEEP("GPIO35_AE2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  181. DB8500_PIN_SLEEP("GPIO36_AG2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
  182. /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
  183. DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
  184. DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
  185. /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
  186. DB8500_MUX("lcdvsi1_a_1", "lcd", "0-0070"),
  187. DB8500_PIN("GPIO69_E2", in_pu, "0-0070"),
  188. /* LCD VSI1 sleep state */
  189. DB8500_PIN_SLEEP("GPIO69_E2", slpm_in_wkup_pdis, "0-0070"),
  190. /* Mux in i2c0 block, default state */
  191. DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
  192. /* i2c0 sleep state */
  193. DB8500_PIN_SLEEP("GPIO147_C15", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SDA */
  194. DB8500_PIN_SLEEP("GPIO148_B16", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SCL */
  195. /* Mux in i2c1 block, default state */
  196. DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
  197. /* i2c1 sleep state */
  198. DB8500_PIN_SLEEP("GPIO16_AD3", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SDA */
  199. DB8500_PIN_SLEEP("GPIO17_AD4", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SCL */
  200. /* Mux in i2c2 block, default state */
  201. DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
  202. /* i2c2 sleep state */
  203. DB8500_PIN_SLEEP("GPIO10_AF5", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SDA */
  204. DB8500_PIN_SLEEP("GPIO11_AG4", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SCL */
  205. /* Mux in i2c3 block, default state */
  206. DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
  207. /* i2c3 sleep state */
  208. DB8500_PIN_SLEEP("GPIO229_AG7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SDA */
  209. DB8500_PIN_SLEEP("GPIO230_AF7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SCL */
  210. /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
  211. DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
  212. DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
  213. DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
  214. DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
  215. DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
  216. DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
  217. DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
  218. DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
  219. DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
  220. DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
  221. DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
  222. /* SDI0 sleep state */
  223. DB8500_PIN_SLEEP("GPIO18_AC2", slpm_out_hi_wkup_pdis, "sdi0"),
  224. DB8500_PIN_SLEEP("GPIO19_AC1", slpm_out_hi_wkup_pdis, "sdi0"),
  225. DB8500_PIN_SLEEP("GPIO20_AB4", slpm_out_hi_wkup_pdis, "sdi0"),
  226. DB8500_PIN_SLEEP("GPIO22_AA3", slpm_in_wkup_pdis, "sdi0"),
  227. DB8500_PIN_SLEEP("GPIO23_AA4", slpm_out_lo_wkup_pdis, "sdi0"),
  228. DB8500_PIN_SLEEP("GPIO24_AB2", slpm_in_wkup_pdis, "sdi0"),
  229. DB8500_PIN_SLEEP("GPIO25_Y4", slpm_in_wkup_pdis, "sdi0"),
  230. DB8500_PIN_SLEEP("GPIO26_Y2", slpm_in_wkup_pdis, "sdi0"),
  231. DB8500_PIN_SLEEP("GPIO27_AA2", slpm_in_wkup_pdis, "sdi0"),
  232. DB8500_PIN_SLEEP("GPIO28_AA1", slpm_in_wkup_pdis, "sdi0"),
  233. /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
  234. DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
  235. DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
  236. DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
  237. DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
  238. DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
  239. DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
  240. DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
  241. DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
  242. /* SDI1 sleep state */
  243. DB8500_PIN_SLEEP("GPIO208_AH16", slpm_out_lo_wkup_pdis, "sdi1"), /* CLK */
  244. DB8500_PIN_SLEEP("GPIO209_AG15", slpm_in_wkup_pdis, "sdi1"), /* FBCLK */
  245. DB8500_PIN_SLEEP("GPIO210_AJ15", slpm_in_wkup_pdis, "sdi1"), /* CMD */
  246. DB8500_PIN_SLEEP("GPIO211_AG14", slpm_in_wkup_pdis, "sdi1"), /* DAT0 */
  247. DB8500_PIN_SLEEP("GPIO212_AF13", slpm_in_wkup_pdis, "sdi1"), /* DAT1 */
  248. DB8500_PIN_SLEEP("GPIO213_AG13", slpm_in_wkup_pdis, "sdi1"), /* DAT2 */
  249. DB8500_PIN_SLEEP("GPIO214_AH15", slpm_in_wkup_pdis, "sdi1"), /* DAT3 */
  250. /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
  251. DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
  252. DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
  253. DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
  254. DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
  255. DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
  256. DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
  257. DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
  258. DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
  259. DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
  260. DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
  261. DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
  262. DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
  263. /* SDI2 sleep state */
  264. DB8500_PIN_SLEEP("GPIO128_A5", out_lo_wkup_pdis, "sdi2"), /* CLK */
  265. DB8500_PIN_SLEEP("GPIO129_B4", in_wkup_pdis_en, "sdi2"), /* CMD */
  266. DB8500_PIN_SLEEP("GPIO130_C8", in_wkup_pdis_en, "sdi2"), /* FBCLK */
  267. DB8500_PIN_SLEEP("GPIO131_A12", in_wkup_pdis, "sdi2"), /* DAT0 */
  268. DB8500_PIN_SLEEP("GPIO132_C10", in_wkup_pdis, "sdi2"), /* DAT1 */
  269. DB8500_PIN_SLEEP("GPIO133_B10", in_wkup_pdis, "sdi2"), /* DAT2 */
  270. DB8500_PIN_SLEEP("GPIO134_B9", in_wkup_pdis, "sdi2"), /* DAT3 */
  271. DB8500_PIN_SLEEP("GPIO135_A9", in_wkup_pdis, "sdi2"), /* DAT4 */
  272. DB8500_PIN_SLEEP("GPIO136_C7", in_wkup_pdis, "sdi2"), /* DAT5 */
  273. DB8500_PIN_SLEEP("GPIO137_A7", in_wkup_pdis, "sdi2"), /* DAT6 */
  274. DB8500_PIN_SLEEP("GPIO138_C5", in_wkup_pdis, "sdi2"), /* DAT7 */
  275. /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
  276. DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
  277. DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
  278. DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
  279. DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
  280. DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
  281. DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
  282. DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
  283. DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
  284. DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
  285. DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
  286. DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
  287. DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
  288. /*SDI4 sleep state */
  289. DB8500_PIN_SLEEP("GPIO197_AH24", slpm_in_wkup_pdis, "sdi4"), /* DAT3 */
  290. DB8500_PIN_SLEEP("GPIO198_AG25", slpm_in_wkup_pdis, "sdi4"), /* DAT2 */
  291. DB8500_PIN_SLEEP("GPIO199_AH23", slpm_in_wkup_pdis, "sdi4"), /* DAT1 */
  292. DB8500_PIN_SLEEP("GPIO200_AH26", slpm_in_wkup_pdis, "sdi4"), /* DAT0 */
  293. DB8500_PIN_SLEEP("GPIO201_AF24", slpm_in_wkup_pdis, "sdi4"), /* CMD */
  294. DB8500_PIN_SLEEP("GPIO202_AF25", slpm_in_wkup_pdis, "sdi4"), /* FBCLK */
  295. DB8500_PIN_SLEEP("GPIO203_AE23", slpm_out_lo_wkup_pdis, "sdi4"), /* CLK */
  296. DB8500_PIN_SLEEP("GPIO204_AF23", slpm_in_wkup_pdis, "sdi4"), /* DAT7 */
  297. DB8500_PIN_SLEEP("GPIO205_AG23", slpm_in_wkup_pdis, "sdi4"), /* DAT6 */
  298. DB8500_PIN_SLEEP("GPIO206_AG24", slpm_in_wkup_pdis, "sdi4"), /* DAT5 */
  299. DB8500_PIN_SLEEP("GPIO207_AJ23", slpm_in_wkup_pdis, "sdi4"), /* DAT4 */
  300. /* Mux in USB pins, drive STP high */
  301. DB8500_MUX("usb_a_1", "usb", "musb-ux500.0"),
  302. DB8500_PIN("GPIO257_AE29", out_hi, "musb-ux500.0"), /* STP */
  303. /* Mux in SPI2 pins on the "other C1" altfunction */
  304. DB8500_MUX("spi2_oc1_2", "spi2", "spi2"),
  305. DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
  306. DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
  307. DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
  308. DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
  309. /* SPI2 idle state */
  310. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  311. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  312. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  313. /* SPI2 sleep state */
  314. DB8500_PIN_SLEEP("GPIO216_AG12", slpm_in_wkup_pdis, "spi2"), /* FRM */
  315. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  316. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  317. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  318. /* ske default state */
  319. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  320. DB8500_PIN("GPIO153_B17", in_pd, "nmk-ske-keypad"), /* I7 */
  321. DB8500_PIN("GPIO154_C16", in_pd, "nmk-ske-keypad"), /* I6 */
  322. DB8500_PIN("GPIO155_C19", in_pd, "nmk-ske-keypad"), /* I5 */
  323. DB8500_PIN("GPIO156_C17", in_pd, "nmk-ske-keypad"), /* I4 */
  324. DB8500_PIN("GPIO161_D21", in_pd, "nmk-ske-keypad"), /* I3 */
  325. DB8500_PIN("GPIO162_D20", in_pd, "nmk-ske-keypad"), /* I2 */
  326. DB8500_PIN("GPIO163_C20", in_pd, "nmk-ske-keypad"), /* I1 */
  327. DB8500_PIN("GPIO164_B21", in_pd, "nmk-ske-keypad"), /* I0 */
  328. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  329. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  330. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  331. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  332. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  333. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  334. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  335. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  336. /* ske sleep state */
  337. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  338. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  339. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  340. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  341. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  342. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  343. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  344. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  345. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  346. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  347. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  348. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  349. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  350. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  351. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  352. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  353. };
  354. /*
  355. * These are specifically for the MOP500 and HREFP (pre-v60) version of the
  356. * board, which utilized a TC35892 GPIO expander instead of using a lot of
  357. * on-chip pins as the HREFv60 and later does.
  358. */
  359. static struct pinctrl_map __initdata mop500_pinmap[] = {
  360. /* Mux in SSP0, pull down RXD pin */
  361. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  362. DB8500_PIN_HOG("GPIO145_C13", pd),
  363. /*
  364. * XENON Flashgun on image processor GPIO (controlled from image
  365. * processor firmware), mux in these image processor GPIO lines 0
  366. * (XENON_FLASH_ID) and 1 (XENON_READY) on altfunction C and pull up
  367. * the pins.
  368. */
  369. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  370. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  371. DB8500_PIN_HOG("GPIO6_AF6", in_pu),
  372. DB8500_PIN_HOG("GPIO7_AG5", in_pu),
  373. /* TC35892 IRQ, pull up the line, let the driver mux in the pin */
  374. DB8500_PIN_HOG("GPIO217_AH12", gpio_in_pu),
  375. /* Mux in UART1 and set the pull-ups */
  376. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  377. DB8500_PIN_HOG("GPIO4_AH6", in_pu), /* RXD */
  378. DB8500_PIN_HOG("GPIO5_AG6", out_hi), /* TXD */
  379. /*
  380. * Runtime stuff: make it possible to mux in the SKE keypad
  381. * and bias the pins
  382. */
  383. /* ske default state */
  384. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  385. DB8500_PIN("GPIO153_B17", in_pu, "nmk-ske-keypad"), /* I7 */
  386. DB8500_PIN("GPIO154_C16", in_pu, "nmk-ske-keypad"), /* I6 */
  387. DB8500_PIN("GPIO155_C19", in_pu, "nmk-ske-keypad"), /* I5 */
  388. DB8500_PIN("GPIO156_C17", in_pu, "nmk-ske-keypad"), /* I4 */
  389. DB8500_PIN("GPIO161_D21", in_pu, "nmk-ske-keypad"), /* I3 */
  390. DB8500_PIN("GPIO162_D20", in_pu, "nmk-ske-keypad"), /* I2 */
  391. DB8500_PIN("GPIO163_C20", in_pu, "nmk-ske-keypad"), /* I1 */
  392. DB8500_PIN("GPIO164_B21", in_pu, "nmk-ske-keypad"), /* I0 */
  393. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  394. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  395. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  396. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  397. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  398. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  399. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  400. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  401. /* ske sleep state */
  402. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  403. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  404. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  405. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  406. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  407. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  408. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  409. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  410. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  411. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  412. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  413. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  414. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  415. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  416. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  417. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  418. /* Mux in and drive the SDI0 DAT31DIR line high at runtime */
  419. DB8500_MUX("mc0dat31dir_a_1", "mc0", "sdi0"),
  420. DB8500_PIN("GPIO21_AB3", out_hi, "sdi0"),
  421. };
  422. /*
  423. * The HREFv60 series of platforms is using available pins on the DB8500
  424. * insteaf of the Toshiba I2C GPIO expander, reusing some pins like the SSP0
  425. * and SSP1 ports (previously connected to the AB8500) as generic GPIO lines.
  426. */
  427. static struct pinctrl_map __initdata hrefv60_pinmap[] = {
  428. /* Drive WLAN_ENA low */
  429. DB8500_PIN_HOG("GPIO85_D5", gpio_out_lo), /* WLAN_ENA */
  430. /*
  431. * XENON Flashgun on image processor GPIO (controlled from image
  432. * processor firmware), mux in these image processor GPIO lines 0
  433. * (XENON_FLASH_ID), 1 (XENON_READY) and there is an assistant
  434. * LED on IP GPIO 4 (XENON_EN2) on altfunction C, that need bias
  435. * from GPIO21 so pull up 0, 1 and drive 4 and GPIO21 low as output.
  436. */
  437. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  438. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  439. DB8500_MUX_HOG("ipgpio4_c_1", "ipgpio"),
  440. DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* XENON_FLASH_ID */
  441. DB8500_PIN_HOG("GPIO7_AG5", in_pu), /* XENON_READY */
  442. DB8500_PIN_HOG("GPIO21_AB3", gpio_out_lo), /* XENON_EN1 */
  443. DB8500_PIN_HOG("GPIO64_F3", out_lo), /* XENON_EN2 */
  444. /* Magnetometer uses GPIO 31 and 32, pull these up/down respectively */
  445. DB8500_PIN_HOG("GPIO31_V3", gpio_in_pu), /* EN1 */
  446. DB8500_PIN_HOG("GPIO32_V2", gpio_in_pd), /* DRDY */
  447. /*
  448. * Display Interface 1 uses GPIO 65 for RST (reset).
  449. * Display Interface 2 uses GPIO 66 for RST (reset).
  450. * Drive DISP1 reset high (not reset), driver DISP2 reset low (reset)
  451. */
  452. DB8500_PIN_HOG("GPIO65_F1", gpio_out_hi), /* DISP1 NO RST */
  453. DB8500_PIN_HOG("GPIO66_G3", gpio_out_lo), /* DISP2 RST */
  454. /*
  455. * Touch screen uses GPIO 143 for RST1, GPIO 146 for RST2 and
  456. * GPIO 67 for interrupts. Pull-up the IRQ line and drive both
  457. * reset signals low.
  458. */
  459. DB8500_PIN_HOG("GPIO143_D12", gpio_out_lo), /* TOUCH_RST1 */
  460. DB8500_PIN_HOG("GPIO67_G2", gpio_in_pu), /* TOUCH_INT2 */
  461. DB8500_PIN_HOG("GPIO146_D13", gpio_out_lo), /* TOUCH_RST2 */
  462. /*
  463. * Drive D19-D23 for the ETM PTM trace interface low,
  464. * (presumably pins are unconnected therefore grounded here,
  465. * the "other alt C1" setting enables these pins)
  466. */
  467. DB8500_PIN_HOG("GPIO70_G5", gpio_out_lo),
  468. DB8500_PIN_HOG("GPIO71_G4", gpio_out_lo),
  469. DB8500_PIN_HOG("GPIO72_H4", gpio_out_lo),
  470. DB8500_PIN_HOG("GPIO73_H3", gpio_out_lo),
  471. DB8500_PIN_HOG("GPIO74_J3", gpio_out_lo),
  472. /* NAHJ CTRL on GPIO 76 to low, CTRL_INV on GPIO216 to high */
  473. DB8500_PIN_HOG("GPIO76_J2", gpio_out_lo), /* CTRL */
  474. DB8500_PIN_HOG("GPIO216_AG12", gpio_out_hi), /* CTRL_INV */
  475. /* NFC ENA and RESET to low, pulldown IRQ line */
  476. DB8500_PIN_HOG("GPIO77_H1", gpio_out_lo), /* NFC_ENA */
  477. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pd), /* NFC_IRQ */
  478. DB8500_PIN_HOG("GPIO142_C11", gpio_out_lo), /* NFC_RESET */
  479. /*
  480. * SKE keyboard partly on alt A and partly on "Other alt C1"
  481. * Driver KP_O1,2,3,6,7 low and pull up KP_I 0,2,3 for three
  482. * rows of 6 keys, then pull up force sensing interrup and
  483. * drive reset and force sensing WU low.
  484. */
  485. DB8500_MUX_HOG("kp_a_1", "kp"),
  486. DB8500_MUX_HOG("kp_oc1_1", "kp"),
  487. DB8500_PIN_HOG("GPIO90_A3", out_lo), /* KP_O1 */
  488. DB8500_PIN_HOG("GPIO87_B3", out_lo), /* KP_O2 */
  489. DB8500_PIN_HOG("GPIO86_C6", out_lo), /* KP_O3 */
  490. DB8500_PIN_HOG("GPIO96_D8", out_lo), /* KP_O6 */
  491. DB8500_PIN_HOG("GPIO94_D7", out_lo), /* KP_O7 */
  492. DB8500_PIN_HOG("GPIO93_B7", in_pu), /* KP_I0 */
  493. DB8500_PIN_HOG("GPIO89_E6", in_pu), /* KP_I2 */
  494. DB8500_PIN_HOG("GPIO88_C4", in_pu), /* KP_I3 */
  495. DB8500_PIN_HOG("GPIO91_B6", gpio_in_pu), /* FORCE_SENSING_INT */
  496. DB8500_PIN_HOG("GPIO92_D6", gpio_out_lo), /* FORCE_SENSING_RST */
  497. DB8500_PIN_HOG("GPIO97_D9", gpio_out_lo), /* FORCE_SENSING_WU */
  498. /* DiPro Sensor interrupt */
  499. DB8500_PIN_HOG("GPIO139_C9", gpio_in_pu), /* DIPRO_INT */
  500. /* Audio Amplifier HF enable */
  501. DB8500_PIN_HOG("GPIO149_B14", gpio_out_hi), /* VAUDIO_HF_EN, enable MAX8968 */
  502. /* GBF interface, pull low to reset state */
  503. DB8500_PIN_HOG("GPIO171_D23", gpio_out_lo), /* GBF_ENA_RESET */
  504. /* MSP : HDTV INTERFACE GPIO line */
  505. DB8500_PIN_HOG("GPIO192_AJ27", gpio_in_pd),
  506. /* Accelerometer interrupt lines */
  507. DB8500_PIN_HOG("GPIO82_C1", gpio_in_pu), /* ACC_INT1 */
  508. DB8500_PIN_HOG("GPIO83_D3", gpio_in_pu), /* ACC_INT2 */
  509. /* SD card detect GPIO pin */
  510. DB8500_PIN_HOG("GPIO95_E8", gpio_in_pu),
  511. /*
  512. * Runtime stuff
  513. * Pull up/down of some sensor GPIO pins, for proximity, HAL sensor
  514. * etc.
  515. */
  516. DB8500_PIN("GPIO217_AH12", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  517. DB8500_PIN("GPIO145_C13", gpio_in_pd_slpm_gpio_nopull, "gpio-keys.0"),
  518. DB8500_PIN("GPIO139_C9", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  519. };
  520. static struct pinctrl_map __initdata u9500_pinmap[] = {
  521. /* Mux in UART1 (just RX/TX) and set the pull-ups */
  522. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  523. DB8500_PIN_HOG("GPIO4_AH6", in_pu),
  524. DB8500_PIN_HOG("GPIO5_AG6", out_hi),
  525. /* WLAN_IRQ line */
  526. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pu),
  527. /* HSI */
  528. DB8500_MUX_HOG("hsir_a_1", "hsi"),
  529. DB8500_MUX_HOG("hsit_a_2", "hsi"),
  530. DB8500_PIN_HOG("GPIO219_AG10", in_pd), /* RX FLA0 */
  531. DB8500_PIN_HOG("GPIO220_AH10", in_pd), /* RX DAT0 */
  532. DB8500_PIN_HOG("GPIO221_AJ11", out_lo), /* RX RDY0 */
  533. DB8500_PIN_HOG("GPIO222_AJ9", out_lo), /* TX FLA0 */
  534. DB8500_PIN_HOG("GPIO223_AH9", out_lo), /* TX DAT0 */
  535. DB8500_PIN_HOG("GPIO224_AG9", in_pd), /* TX RDY0 */
  536. DB8500_PIN_HOG("GPIO225_AG8", in_pd), /* CAWAKE0 */
  537. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_hi), /* ACWAKE0 */
  538. };
  539. static struct pinctrl_map __initdata u8500_pinmap[] = {
  540. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_lo), /* WLAN_PMU_EN */
  541. DB8500_PIN_HOG("GPIO4_AH6", gpio_in_pu), /* WLAN_IRQ */
  542. };
  543. static struct pinctrl_map __initdata snowball_pinmap[] = {
  544. /* Mux in SSP0 connected to AB8500, pull down RXD pin */
  545. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  546. DB8500_PIN_HOG("GPIO145_C13", pd),
  547. /* Always drive the MC0 DAT31DIR line high on these boards */
  548. DB8500_PIN_HOG("GPIO21_AB3", out_hi),
  549. /* Mux in "SM" which is used for the SMSC911x Ethernet adapter */
  550. DB8500_MUX_HOG("sm_b_1", "sm"),
  551. /* Drive RSTn_LAN high */
  552. DB8500_PIN_HOG("GPIO141_C12", gpio_out_hi),
  553. /* Accelerometer/Magnetometer */
  554. DB8500_PIN_HOG("GPIO163_C20", gpio_in_pu), /* ACCEL_IRQ1 */
  555. DB8500_PIN_HOG("GPIO164_B21", gpio_in_pu), /* ACCEL_IRQ2 */
  556. DB8500_PIN_HOG("GPIO165_C21", gpio_in_pu), /* MAG_DRDY */
  557. /* WLAN/GBF */
  558. DB8500_PIN_HOG("GPIO161_D21", gpio_out_lo), /* WLAN_PMU_EN */
  559. DB8500_PIN_HOG("GPIO171_D23", gpio_out_hi), /* GBF_ENA */
  560. DB8500_PIN_HOG("GPIO215_AH13", gpio_out_lo), /* WLAN_ENA */
  561. DB8500_PIN_HOG("GPIO216_AG12", gpio_in_pu), /* WLAN_IRQ */
  562. };
  563. /*
  564. * passing "pinsfor=" in kernel cmdline allows for custom
  565. * configuration of GPIOs on u8500 derived boards.
  566. */
  567. static int __init early_pinsfor(char *p)
  568. {
  569. pinsfor = PINS_FOR_DEFAULT;
  570. if (strcmp(p, "u9500-21") == 0)
  571. pinsfor = PINS_FOR_U9500;
  572. return 0;
  573. }
  574. early_param("pinsfor", early_pinsfor);
  575. int pins_for_u9500(void)
  576. {
  577. if (pinsfor == PINS_FOR_U9500)
  578. return 1;
  579. return 0;
  580. }
  581. static void __init mop500_href_family_pinmaps_init(void)
  582. {
  583. switch (pinsfor) {
  584. case PINS_FOR_U9500:
  585. pinctrl_register_mappings(u9500_pinmap,
  586. ARRAY_SIZE(u9500_pinmap));
  587. break;
  588. case PINS_FOR_DEFAULT:
  589. pinctrl_register_mappings(u8500_pinmap,
  590. ARRAY_SIZE(u8500_pinmap));
  591. default:
  592. break;
  593. }
  594. }
  595. void __init mop500_pinmaps_init(void)
  596. {
  597. pinctrl_register_mappings(mop500_family_pinmap,
  598. ARRAY_SIZE(mop500_family_pinmap));
  599. pinctrl_register_mappings(mop500_pinmap,
  600. ARRAY_SIZE(mop500_pinmap));
  601. mop500_href_family_pinmaps_init();
  602. }
  603. void __init snowball_pinmaps_init(void)
  604. {
  605. pinctrl_register_mappings(mop500_family_pinmap,
  606. ARRAY_SIZE(mop500_family_pinmap));
  607. pinctrl_register_mappings(snowball_pinmap,
  608. ARRAY_SIZE(snowball_pinmap));
  609. pinctrl_register_mappings(u8500_pinmap,
  610. ARRAY_SIZE(u8500_pinmap));
  611. }
  612. void __init hrefv60_pinmaps_init(void)
  613. {
  614. pinctrl_register_mappings(mop500_family_pinmap,
  615. ARRAY_SIZE(mop500_family_pinmap));
  616. pinctrl_register_mappings(hrefv60_pinmap,
  617. ARRAY_SIZE(hrefv60_pinmap));
  618. mop500_href_family_pinmaps_init();
  619. }