pci-common.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/prom.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. #include <asm/machdep.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/firmware.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  48. unsigned int pci_flags = 0;
  49. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  50. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  51. {
  52. pci_dma_ops = dma_ops;
  53. }
  54. struct dma_map_ops *get_pci_dma_ops(void)
  55. {
  56. return pci_dma_ops;
  57. }
  58. EXPORT_SYMBOL(get_pci_dma_ops);
  59. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  60. {
  61. struct pci_controller *phb;
  62. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  63. if (phb == NULL)
  64. return NULL;
  65. spin_lock(&hose_spinlock);
  66. phb->global_number = global_phb_number++;
  67. list_add_tail(&phb->list_node, &hose_list);
  68. spin_unlock(&hose_spinlock);
  69. phb->dn = dev;
  70. phb->is_dynamic = mem_init_done;
  71. #ifdef CONFIG_PPC64
  72. if (dev) {
  73. int nid = of_node_to_nid(dev);
  74. if (nid < 0 || !node_online(nid))
  75. nid = -1;
  76. PHB_SET_NODE(phb, nid);
  77. }
  78. #endif
  79. return phb;
  80. }
  81. void pcibios_free_controller(struct pci_controller *phb)
  82. {
  83. spin_lock(&hose_spinlock);
  84. list_del(&phb->list_node);
  85. spin_unlock(&hose_spinlock);
  86. if (phb->is_dynamic)
  87. kfree(phb);
  88. }
  89. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  90. {
  91. #ifdef CONFIG_PPC64
  92. return hose->pci_io_size;
  93. #else
  94. return resource_size(&hose->io_resource);
  95. #endif
  96. }
  97. int pcibios_vaddr_is_ioport(void __iomem *address)
  98. {
  99. int ret = 0;
  100. struct pci_controller *hose;
  101. resource_size_t size;
  102. spin_lock(&hose_spinlock);
  103. list_for_each_entry(hose, &hose_list, list_node) {
  104. size = pcibios_io_size(hose);
  105. if (address >= hose->io_base_virt &&
  106. address < (hose->io_base_virt + size)) {
  107. ret = 1;
  108. break;
  109. }
  110. }
  111. spin_unlock(&hose_spinlock);
  112. return ret;
  113. }
  114. unsigned long pci_address_to_pio(phys_addr_t address)
  115. {
  116. struct pci_controller *hose;
  117. resource_size_t size;
  118. unsigned long ret = ~0;
  119. spin_lock(&hose_spinlock);
  120. list_for_each_entry(hose, &hose_list, list_node) {
  121. size = pcibios_io_size(hose);
  122. if (address >= hose->io_base_phys &&
  123. address < (hose->io_base_phys + size)) {
  124. unsigned long base =
  125. (unsigned long)hose->io_base_virt - _IO_BASE;
  126. ret = base + (address - hose->io_base_phys);
  127. break;
  128. }
  129. }
  130. spin_unlock(&hose_spinlock);
  131. return ret;
  132. }
  133. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  134. /*
  135. * Return the domain number for this bus.
  136. */
  137. int pci_domain_nr(struct pci_bus *bus)
  138. {
  139. struct pci_controller *hose = pci_bus_to_host(bus);
  140. return hose->global_number;
  141. }
  142. EXPORT_SYMBOL(pci_domain_nr);
  143. /* This routine is meant to be used early during boot, when the
  144. * PCI bus numbers have not yet been assigned, and you need to
  145. * issue PCI config cycles to an OF device.
  146. * It could also be used to "fix" RTAS config cycles if you want
  147. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  148. * config cycles.
  149. */
  150. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  151. {
  152. while(node) {
  153. struct pci_controller *hose, *tmp;
  154. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  155. if (hose->dn == node)
  156. return hose;
  157. node = node->parent;
  158. }
  159. return NULL;
  160. }
  161. static ssize_t pci_show_devspec(struct device *dev,
  162. struct device_attribute *attr, char *buf)
  163. {
  164. struct pci_dev *pdev;
  165. struct device_node *np;
  166. pdev = to_pci_dev (dev);
  167. np = pci_device_to_OF_node(pdev);
  168. if (np == NULL || np->full_name == NULL)
  169. return 0;
  170. return sprintf(buf, "%s", np->full_name);
  171. }
  172. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  173. /* Add sysfs properties */
  174. int pcibios_add_platform_entries(struct pci_dev *pdev)
  175. {
  176. return device_create_file(&pdev->dev, &dev_attr_devspec);
  177. }
  178. char __devinit *pcibios_setup(char *str)
  179. {
  180. return str;
  181. }
  182. /*
  183. * Reads the interrupt pin to determine if interrupt is use by card.
  184. * If the interrupt is used, then gets the interrupt line from the
  185. * openfirmware and sets it in the pci_dev and pci_config line.
  186. */
  187. static int pci_read_irq_line(struct pci_dev *pci_dev)
  188. {
  189. struct of_irq oirq;
  190. unsigned int virq;
  191. /* The current device-tree that iSeries generates from the HV
  192. * PCI informations doesn't contain proper interrupt routing,
  193. * and all the fallback would do is print out crap, so we
  194. * don't attempt to resolve the interrupts here at all, some
  195. * iSeries specific fixup does it.
  196. *
  197. * In the long run, we will hopefully fix the generated device-tree
  198. * instead.
  199. */
  200. #ifdef CONFIG_PPC_ISERIES
  201. if (firmware_has_feature(FW_FEATURE_ISERIES))
  202. return -1;
  203. #endif
  204. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  205. #ifdef DEBUG
  206. memset(&oirq, 0xff, sizeof(oirq));
  207. #endif
  208. /* Try to get a mapping from the device-tree */
  209. if (of_irq_map_pci(pci_dev, &oirq)) {
  210. u8 line, pin;
  211. /* If that fails, lets fallback to what is in the config
  212. * space and map that through the default controller. We
  213. * also set the type to level low since that's what PCI
  214. * interrupts are. If your platform does differently, then
  215. * either provide a proper interrupt tree or don't use this
  216. * function.
  217. */
  218. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  219. return -1;
  220. if (pin == 0)
  221. return -1;
  222. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  223. line == 0xff || line == 0) {
  224. return -1;
  225. }
  226. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  227. line, pin);
  228. virq = irq_create_mapping(NULL, line);
  229. if (virq != NO_IRQ)
  230. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  231. } else {
  232. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  233. oirq.size, oirq.specifier[0], oirq.specifier[1],
  234. oirq.controller ? oirq.controller->full_name :
  235. "<default>");
  236. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  237. oirq.size);
  238. }
  239. if(virq == NO_IRQ) {
  240. pr_debug(" Failed to map !\n");
  241. return -1;
  242. }
  243. pr_debug(" Mapped to linux irq %d\n", virq);
  244. pci_dev->irq = virq;
  245. return 0;
  246. }
  247. /*
  248. * Platform support for /proc/bus/pci/X/Y mmap()s,
  249. * modelled on the sparc64 implementation by Dave Miller.
  250. * -- paulus.
  251. */
  252. /*
  253. * Adjust vm_pgoff of VMA such that it is the physical page offset
  254. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  255. *
  256. * Basically, the user finds the base address for his device which he wishes
  257. * to mmap. They read the 32-bit value from the config space base register,
  258. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  259. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  260. *
  261. * Returns negative error code on failure, zero on success.
  262. */
  263. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  264. resource_size_t *offset,
  265. enum pci_mmap_state mmap_state)
  266. {
  267. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  268. unsigned long io_offset = 0;
  269. int i, res_bit;
  270. if (hose == 0)
  271. return NULL; /* should never happen */
  272. /* If memory, add on the PCI bridge address offset */
  273. if (mmap_state == pci_mmap_mem) {
  274. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  275. *offset += hose->pci_mem_offset;
  276. #endif
  277. res_bit = IORESOURCE_MEM;
  278. } else {
  279. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  280. *offset += io_offset;
  281. res_bit = IORESOURCE_IO;
  282. }
  283. /*
  284. * Check that the offset requested corresponds to one of the
  285. * resources of the device.
  286. */
  287. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  288. struct resource *rp = &dev->resource[i];
  289. int flags = rp->flags;
  290. /* treat ROM as memory (should be already) */
  291. if (i == PCI_ROM_RESOURCE)
  292. flags |= IORESOURCE_MEM;
  293. /* Active and same type? */
  294. if ((flags & res_bit) == 0)
  295. continue;
  296. /* In the range of this resource? */
  297. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  298. continue;
  299. /* found it! construct the final physical address */
  300. if (mmap_state == pci_mmap_io)
  301. *offset += hose->io_base_phys - io_offset;
  302. return rp;
  303. }
  304. return NULL;
  305. }
  306. /*
  307. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  308. * device mapping.
  309. */
  310. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  311. pgprot_t protection,
  312. enum pci_mmap_state mmap_state,
  313. int write_combine)
  314. {
  315. unsigned long prot = pgprot_val(protection);
  316. /* Write combine is always 0 on non-memory space mappings. On
  317. * memory space, if the user didn't pass 1, we check for a
  318. * "prefetchable" resource. This is a bit hackish, but we use
  319. * this to workaround the inability of /sysfs to provide a write
  320. * combine bit
  321. */
  322. if (mmap_state != pci_mmap_mem)
  323. write_combine = 0;
  324. else if (write_combine == 0) {
  325. if (rp->flags & IORESOURCE_PREFETCH)
  326. write_combine = 1;
  327. }
  328. /* XXX would be nice to have a way to ask for write-through */
  329. if (write_combine)
  330. return pgprot_noncached_wc(prot);
  331. else
  332. return pgprot_noncached(prot);
  333. }
  334. /*
  335. * This one is used by /dev/mem and fbdev who have no clue about the
  336. * PCI device, it tries to find the PCI device first and calls the
  337. * above routine
  338. */
  339. pgprot_t pci_phys_mem_access_prot(struct file *file,
  340. unsigned long pfn,
  341. unsigned long size,
  342. pgprot_t prot)
  343. {
  344. struct pci_dev *pdev = NULL;
  345. struct resource *found = NULL;
  346. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  347. int i;
  348. if (page_is_ram(pfn))
  349. return prot;
  350. prot = pgprot_noncached(prot);
  351. for_each_pci_dev(pdev) {
  352. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  353. struct resource *rp = &pdev->resource[i];
  354. int flags = rp->flags;
  355. /* Active and same type? */
  356. if ((flags & IORESOURCE_MEM) == 0)
  357. continue;
  358. /* In the range of this resource? */
  359. if (offset < (rp->start & PAGE_MASK) ||
  360. offset > rp->end)
  361. continue;
  362. found = rp;
  363. break;
  364. }
  365. if (found)
  366. break;
  367. }
  368. if (found) {
  369. if (found->flags & IORESOURCE_PREFETCH)
  370. prot = pgprot_noncached_wc(prot);
  371. pci_dev_put(pdev);
  372. }
  373. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  374. (unsigned long long)offset, pgprot_val(prot));
  375. return prot;
  376. }
  377. /*
  378. * Perform the actual remap of the pages for a PCI device mapping, as
  379. * appropriate for this architecture. The region in the process to map
  380. * is described by vm_start and vm_end members of VMA, the base physical
  381. * address is found in vm_pgoff.
  382. * The pci device structure is provided so that architectures may make mapping
  383. * decisions on a per-device or per-bus basis.
  384. *
  385. * Returns a negative error code on failure, zero on success.
  386. */
  387. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  388. enum pci_mmap_state mmap_state, int write_combine)
  389. {
  390. resource_size_t offset =
  391. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  392. struct resource *rp;
  393. int ret;
  394. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  395. if (rp == NULL)
  396. return -EINVAL;
  397. vma->vm_pgoff = offset >> PAGE_SHIFT;
  398. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  399. vma->vm_page_prot,
  400. mmap_state, write_combine);
  401. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  402. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  403. return ret;
  404. }
  405. /* This provides legacy IO read access on a bus */
  406. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  407. {
  408. unsigned long offset;
  409. struct pci_controller *hose = pci_bus_to_host(bus);
  410. struct resource *rp = &hose->io_resource;
  411. void __iomem *addr;
  412. /* Check if port can be supported by that bus. We only check
  413. * the ranges of the PHB though, not the bus itself as the rules
  414. * for forwarding legacy cycles down bridges are not our problem
  415. * here. So if the host bridge supports it, we do it.
  416. */
  417. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  418. offset += port;
  419. if (!(rp->flags & IORESOURCE_IO))
  420. return -ENXIO;
  421. if (offset < rp->start || (offset + size) > rp->end)
  422. return -ENXIO;
  423. addr = hose->io_base_virt + port;
  424. switch(size) {
  425. case 1:
  426. *((u8 *)val) = in_8(addr);
  427. return 1;
  428. case 2:
  429. if (port & 1)
  430. return -EINVAL;
  431. *((u16 *)val) = in_le16(addr);
  432. return 2;
  433. case 4:
  434. if (port & 3)
  435. return -EINVAL;
  436. *((u32 *)val) = in_le32(addr);
  437. return 4;
  438. }
  439. return -EINVAL;
  440. }
  441. /* This provides legacy IO write access on a bus */
  442. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  443. {
  444. unsigned long offset;
  445. struct pci_controller *hose = pci_bus_to_host(bus);
  446. struct resource *rp = &hose->io_resource;
  447. void __iomem *addr;
  448. /* Check if port can be supported by that bus. We only check
  449. * the ranges of the PHB though, not the bus itself as the rules
  450. * for forwarding legacy cycles down bridges are not our problem
  451. * here. So if the host bridge supports it, we do it.
  452. */
  453. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  454. offset += port;
  455. if (!(rp->flags & IORESOURCE_IO))
  456. return -ENXIO;
  457. if (offset < rp->start || (offset + size) > rp->end)
  458. return -ENXIO;
  459. addr = hose->io_base_virt + port;
  460. /* WARNING: The generic code is idiotic. It gets passed a pointer
  461. * to what can be a 1, 2 or 4 byte quantity and always reads that
  462. * as a u32, which means that we have to correct the location of
  463. * the data read within those 32 bits for size 1 and 2
  464. */
  465. switch(size) {
  466. case 1:
  467. out_8(addr, val >> 24);
  468. return 1;
  469. case 2:
  470. if (port & 1)
  471. return -EINVAL;
  472. out_le16(addr, val >> 16);
  473. return 2;
  474. case 4:
  475. if (port & 3)
  476. return -EINVAL;
  477. out_le32(addr, val);
  478. return 4;
  479. }
  480. return -EINVAL;
  481. }
  482. /* This provides legacy IO or memory mmap access on a bus */
  483. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  484. struct vm_area_struct *vma,
  485. enum pci_mmap_state mmap_state)
  486. {
  487. struct pci_controller *hose = pci_bus_to_host(bus);
  488. resource_size_t offset =
  489. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  490. resource_size_t size = vma->vm_end - vma->vm_start;
  491. struct resource *rp;
  492. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  493. pci_domain_nr(bus), bus->number,
  494. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  495. (unsigned long long)offset,
  496. (unsigned long long)(offset + size - 1));
  497. if (mmap_state == pci_mmap_mem) {
  498. /* Hack alert !
  499. *
  500. * Because X is lame and can fail starting if it gets an error trying
  501. * to mmap legacy_mem (instead of just moving on without legacy memory
  502. * access) we fake it here by giving it anonymous memory, effectively
  503. * behaving just like /dev/zero
  504. */
  505. if ((offset + size) > hose->isa_mem_size) {
  506. printk(KERN_DEBUG
  507. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  508. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  509. if (vma->vm_flags & VM_SHARED)
  510. return shmem_zero_setup(vma);
  511. return 0;
  512. }
  513. offset += hose->isa_mem_phys;
  514. } else {
  515. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  516. unsigned long roffset = offset + io_offset;
  517. rp = &hose->io_resource;
  518. if (!(rp->flags & IORESOURCE_IO))
  519. return -ENXIO;
  520. if (roffset < rp->start || (roffset + size) > rp->end)
  521. return -ENXIO;
  522. offset += hose->io_base_phys;
  523. }
  524. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  525. vma->vm_pgoff = offset >> PAGE_SHIFT;
  526. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  527. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  528. vma->vm_end - vma->vm_start,
  529. vma->vm_page_prot);
  530. }
  531. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  532. const struct resource *rsrc,
  533. resource_size_t *start, resource_size_t *end)
  534. {
  535. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  536. resource_size_t offset = 0;
  537. if (hose == NULL)
  538. return;
  539. if (rsrc->flags & IORESOURCE_IO)
  540. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  541. /* We pass a fully fixed up address to userland for MMIO instead of
  542. * a BAR value because X is lame and expects to be able to use that
  543. * to pass to /dev/mem !
  544. *
  545. * That means that we'll have potentially 64 bits values where some
  546. * userland apps only expect 32 (like X itself since it thinks only
  547. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  548. * 32 bits CHRPs :-(
  549. *
  550. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  551. * has been fixed (and the fix spread enough), we can re-enable the
  552. * 2 lines below and pass down a BAR value to userland. In that case
  553. * we'll also have to re-enable the matching code in
  554. * __pci_mmap_make_offset().
  555. *
  556. * BenH.
  557. */
  558. #if 0
  559. else if (rsrc->flags & IORESOURCE_MEM)
  560. offset = hose->pci_mem_offset;
  561. #endif
  562. *start = rsrc->start - offset;
  563. *end = rsrc->end - offset;
  564. }
  565. /**
  566. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  567. * @hose: newly allocated pci_controller to be setup
  568. * @dev: device node of the host bridge
  569. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  570. *
  571. * This function will parse the "ranges" property of a PCI host bridge device
  572. * node and setup the resource mapping of a pci controller based on its
  573. * content.
  574. *
  575. * Life would be boring if it wasn't for a few issues that we have to deal
  576. * with here:
  577. *
  578. * - We can only cope with one IO space range and up to 3 Memory space
  579. * ranges. However, some machines (thanks Apple !) tend to split their
  580. * space into lots of small contiguous ranges. So we have to coalesce.
  581. *
  582. * - We can only cope with all memory ranges having the same offset
  583. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  584. * are setup for a large 1:1 mapping along with a small "window" which
  585. * maps PCI address 0 to some arbitrary high address of the CPU space in
  586. * order to give access to the ISA memory hole.
  587. * The way out of here that I've chosen for now is to always set the
  588. * offset based on the first resource found, then override it if we
  589. * have a different offset and the previous was set by an ISA hole.
  590. *
  591. * - Some busses have IO space not starting at 0, which causes trouble with
  592. * the way we do our IO resource renumbering. The code somewhat deals with
  593. * it for 64 bits but I would expect problems on 32 bits.
  594. *
  595. * - Some 32 bits platforms such as 4xx can have physical space larger than
  596. * 32 bits so we need to use 64 bits values for the parsing
  597. */
  598. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  599. struct device_node *dev,
  600. int primary)
  601. {
  602. const u32 *ranges;
  603. int rlen;
  604. int pna = of_n_addr_cells(dev);
  605. int np = pna + 5;
  606. int memno = 0, isa_hole = -1;
  607. u32 pci_space;
  608. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  609. unsigned long long isa_mb = 0;
  610. struct resource *res;
  611. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  612. dev->full_name, primary ? "(primary)" : "");
  613. /* Get ranges property */
  614. ranges = of_get_property(dev, "ranges", &rlen);
  615. if (ranges == NULL)
  616. return;
  617. /* Parse it */
  618. while ((rlen -= np * 4) >= 0) {
  619. /* Read next ranges element */
  620. pci_space = ranges[0];
  621. pci_addr = of_read_number(ranges + 1, 2);
  622. cpu_addr = of_translate_address(dev, ranges + 3);
  623. size = of_read_number(ranges + pna + 3, 2);
  624. ranges += np;
  625. /* If we failed translation or got a zero-sized region
  626. * (some FW try to feed us with non sensical zero sized regions
  627. * such as power3 which look like some kind of attempt at exposing
  628. * the VGA memory hole)
  629. */
  630. if (cpu_addr == OF_BAD_ADDR || size == 0)
  631. continue;
  632. /* Now consume following elements while they are contiguous */
  633. for (; rlen >= np * sizeof(u32);
  634. ranges += np, rlen -= np * 4) {
  635. if (ranges[0] != pci_space)
  636. break;
  637. pci_next = of_read_number(ranges + 1, 2);
  638. cpu_next = of_translate_address(dev, ranges + 3);
  639. if (pci_next != pci_addr + size ||
  640. cpu_next != cpu_addr + size)
  641. break;
  642. size += of_read_number(ranges + pna + 3, 2);
  643. }
  644. /* Act based on address space type */
  645. res = NULL;
  646. switch ((pci_space >> 24) & 0x3) {
  647. case 1: /* PCI IO space */
  648. printk(KERN_INFO
  649. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  650. cpu_addr, cpu_addr + size - 1, pci_addr);
  651. /* We support only one IO range */
  652. if (hose->pci_io_size) {
  653. printk(KERN_INFO
  654. " \\--> Skipped (too many) !\n");
  655. continue;
  656. }
  657. #ifdef CONFIG_PPC32
  658. /* On 32 bits, limit I/O space to 16MB */
  659. if (size > 0x01000000)
  660. size = 0x01000000;
  661. /* 32 bits needs to map IOs here */
  662. hose->io_base_virt = ioremap(cpu_addr, size);
  663. /* Expect trouble if pci_addr is not 0 */
  664. if (primary)
  665. isa_io_base =
  666. (unsigned long)hose->io_base_virt;
  667. #endif /* CONFIG_PPC32 */
  668. /* pci_io_size and io_base_phys always represent IO
  669. * space starting at 0 so we factor in pci_addr
  670. */
  671. hose->pci_io_size = pci_addr + size;
  672. hose->io_base_phys = cpu_addr - pci_addr;
  673. /* Build resource */
  674. res = &hose->io_resource;
  675. res->flags = IORESOURCE_IO;
  676. res->start = pci_addr;
  677. break;
  678. case 2: /* PCI Memory space */
  679. case 3: /* PCI 64 bits Memory space */
  680. printk(KERN_INFO
  681. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  682. cpu_addr, cpu_addr + size - 1, pci_addr,
  683. (pci_space & 0x40000000) ? "Prefetch" : "");
  684. /* We support only 3 memory ranges */
  685. if (memno >= 3) {
  686. printk(KERN_INFO
  687. " \\--> Skipped (too many) !\n");
  688. continue;
  689. }
  690. /* Handles ISA memory hole space here */
  691. if (pci_addr == 0) {
  692. isa_mb = cpu_addr;
  693. isa_hole = memno;
  694. if (primary || isa_mem_base == 0)
  695. isa_mem_base = cpu_addr;
  696. hose->isa_mem_phys = cpu_addr;
  697. hose->isa_mem_size = size;
  698. }
  699. /* We get the PCI/Mem offset from the first range or
  700. * the, current one if the offset came from an ISA
  701. * hole. If they don't match, bugger.
  702. */
  703. if (memno == 0 ||
  704. (isa_hole >= 0 && pci_addr != 0 &&
  705. hose->pci_mem_offset == isa_mb))
  706. hose->pci_mem_offset = cpu_addr - pci_addr;
  707. else if (pci_addr != 0 &&
  708. hose->pci_mem_offset != cpu_addr - pci_addr) {
  709. printk(KERN_INFO
  710. " \\--> Skipped (offset mismatch) !\n");
  711. continue;
  712. }
  713. /* Build resource */
  714. res = &hose->mem_resources[memno++];
  715. res->flags = IORESOURCE_MEM;
  716. if (pci_space & 0x40000000)
  717. res->flags |= IORESOURCE_PREFETCH;
  718. res->start = cpu_addr;
  719. break;
  720. }
  721. if (res != NULL) {
  722. res->name = dev->full_name;
  723. res->end = res->start + size - 1;
  724. res->parent = NULL;
  725. res->sibling = NULL;
  726. res->child = NULL;
  727. }
  728. }
  729. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  730. * the ISA hole offset, then we need to remove the ISA hole from
  731. * the resource list for that brige
  732. */
  733. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  734. unsigned int next = isa_hole + 1;
  735. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  736. if (next < memno)
  737. memmove(&hose->mem_resources[isa_hole],
  738. &hose->mem_resources[next],
  739. sizeof(struct resource) * (memno - next));
  740. hose->mem_resources[--memno].flags = 0;
  741. }
  742. }
  743. /* Decide whether to display the domain number in /proc */
  744. int pci_proc_domain(struct pci_bus *bus)
  745. {
  746. struct pci_controller *hose = pci_bus_to_host(bus);
  747. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  748. return 0;
  749. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  750. return hose->global_number != 0;
  751. return 1;
  752. }
  753. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  754. struct resource *res)
  755. {
  756. resource_size_t offset = 0, mask = (resource_size_t)-1;
  757. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  758. if (!hose)
  759. return;
  760. if (res->flags & IORESOURCE_IO) {
  761. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  762. mask = 0xffffffffu;
  763. } else if (res->flags & IORESOURCE_MEM)
  764. offset = hose->pci_mem_offset;
  765. region->start = (res->start - offset) & mask;
  766. region->end = (res->end - offset) & mask;
  767. }
  768. EXPORT_SYMBOL(pcibios_resource_to_bus);
  769. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  770. struct pci_bus_region *region)
  771. {
  772. resource_size_t offset = 0, mask = (resource_size_t)-1;
  773. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  774. if (!hose)
  775. return;
  776. if (res->flags & IORESOURCE_IO) {
  777. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  778. mask = 0xffffffffu;
  779. } else if (res->flags & IORESOURCE_MEM)
  780. offset = hose->pci_mem_offset;
  781. res->start = (region->start + offset) & mask;
  782. res->end = (region->end + offset) & mask;
  783. }
  784. EXPORT_SYMBOL(pcibios_bus_to_resource);
  785. /* Fixup a bus resource into a linux resource */
  786. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  787. {
  788. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  789. resource_size_t offset = 0, mask = (resource_size_t)-1;
  790. if (res->flags & IORESOURCE_IO) {
  791. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  792. mask = 0xffffffffu;
  793. } else if (res->flags & IORESOURCE_MEM)
  794. offset = hose->pci_mem_offset;
  795. res->start = (res->start + offset) & mask;
  796. res->end = (res->end + offset) & mask;
  797. }
  798. /* This header fixup will do the resource fixup for all devices as they are
  799. * probed, but not for bridge ranges
  800. */
  801. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  802. {
  803. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  804. int i;
  805. if (!hose) {
  806. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  807. pci_name(dev));
  808. return;
  809. }
  810. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  811. struct resource *res = dev->resource + i;
  812. if (!res->flags)
  813. continue;
  814. /* If we're going to re-assign everything, we mark all resources
  815. * as unset (and 0-base them). In addition, we mark BARs starting
  816. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  817. * since in that case, we don't want to re-assign anything
  818. */
  819. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  820. (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  821. /* Only print message if not re-assigning */
  822. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  823. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  824. "is unassigned\n",
  825. pci_name(dev), i,
  826. (unsigned long long)res->start,
  827. (unsigned long long)res->end,
  828. (unsigned int)res->flags);
  829. res->end -= res->start;
  830. res->start = 0;
  831. res->flags |= IORESOURCE_UNSET;
  832. continue;
  833. }
  834. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  835. pci_name(dev), i,
  836. (unsigned long long)res->start,\
  837. (unsigned long long)res->end,
  838. (unsigned int)res->flags);
  839. fixup_resource(res, dev);
  840. pr_debug("PCI:%s %016llx-%016llx\n",
  841. pci_name(dev),
  842. (unsigned long long)res->start,
  843. (unsigned long long)res->end);
  844. }
  845. /* Call machine specific resource fixup */
  846. if (ppc_md.pcibios_fixup_resources)
  847. ppc_md.pcibios_fixup_resources(dev);
  848. }
  849. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  850. /* This function tries to figure out if a bridge resource has been initialized
  851. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  852. * things go more smoothly when it gets it right. It should covers cases such
  853. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  854. */
  855. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  856. struct resource *res)
  857. {
  858. struct pci_controller *hose = pci_bus_to_host(bus);
  859. struct pci_dev *dev = bus->self;
  860. resource_size_t offset;
  861. u16 command;
  862. int i;
  863. /* We don't do anything if PCI_PROBE_ONLY is set */
  864. if (pci_has_flag(PCI_PROBE_ONLY))
  865. return 0;
  866. /* Job is a bit different between memory and IO */
  867. if (res->flags & IORESOURCE_MEM) {
  868. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  869. * initialized by somebody
  870. */
  871. if (res->start != hose->pci_mem_offset)
  872. return 0;
  873. /* The BAR is 0, let's check if memory decoding is enabled on
  874. * the bridge. If not, we consider it unassigned
  875. */
  876. pci_read_config_word(dev, PCI_COMMAND, &command);
  877. if ((command & PCI_COMMAND_MEMORY) == 0)
  878. return 1;
  879. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  880. * resources covers that starting address (0 then it's good enough for
  881. * us for memory
  882. */
  883. for (i = 0; i < 3; i++) {
  884. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  885. hose->mem_resources[i].start == hose->pci_mem_offset)
  886. return 0;
  887. }
  888. /* Well, it starts at 0 and we know it will collide so we may as
  889. * well consider it as unassigned. That covers the Apple case.
  890. */
  891. return 1;
  892. } else {
  893. /* If the BAR is non-0, then we consider it assigned */
  894. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  895. if (((res->start - offset) & 0xfffffffful) != 0)
  896. return 0;
  897. /* Here, we are a bit different than memory as typically IO space
  898. * starting at low addresses -is- valid. What we do instead if that
  899. * we consider as unassigned anything that doesn't have IO enabled
  900. * in the PCI command register, and that's it.
  901. */
  902. pci_read_config_word(dev, PCI_COMMAND, &command);
  903. if (command & PCI_COMMAND_IO)
  904. return 0;
  905. /* It's starting at 0 and IO is disabled in the bridge, consider
  906. * it unassigned
  907. */
  908. return 1;
  909. }
  910. }
  911. /* Fixup resources of a PCI<->PCI bridge */
  912. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  913. {
  914. struct resource *res;
  915. int i;
  916. struct pci_dev *dev = bus->self;
  917. pci_bus_for_each_resource(bus, res, i) {
  918. if (!res || !res->flags)
  919. continue;
  920. if (i >= 3 && bus->self->transparent)
  921. continue;
  922. /* If we are going to re-assign everything, mark the resource
  923. * as unset and move it down to 0
  924. */
  925. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  926. res->flags |= IORESOURCE_UNSET;
  927. res->end -= res->start;
  928. res->start = 0;
  929. continue;
  930. }
  931. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  932. pci_name(dev), i,
  933. (unsigned long long)res->start,\
  934. (unsigned long long)res->end,
  935. (unsigned int)res->flags);
  936. /* Perform fixup */
  937. fixup_resource(res, dev);
  938. /* Try to detect uninitialized P2P bridge resources,
  939. * and clear them out so they get re-assigned later
  940. */
  941. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  942. res->flags = 0;
  943. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  944. } else {
  945. pr_debug("PCI:%s %016llx-%016llx\n",
  946. pci_name(dev),
  947. (unsigned long long)res->start,
  948. (unsigned long long)res->end);
  949. }
  950. }
  951. }
  952. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  953. {
  954. /* Fix up the bus resources for P2P bridges */
  955. if (bus->self != NULL)
  956. pcibios_fixup_bridge(bus);
  957. /* Platform specific bus fixups. This is currently only used
  958. * by fsl_pci and I'm hoping to get rid of it at some point
  959. */
  960. if (ppc_md.pcibios_fixup_bus)
  961. ppc_md.pcibios_fixup_bus(bus);
  962. /* Setup bus DMA mappings */
  963. if (ppc_md.pci_dma_bus_setup)
  964. ppc_md.pci_dma_bus_setup(bus);
  965. }
  966. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  967. {
  968. struct pci_dev *dev;
  969. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  970. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  971. list_for_each_entry(dev, &bus->devices, bus_list) {
  972. /* Cardbus can call us to add new devices to a bus, so ignore
  973. * those who are already fully discovered
  974. */
  975. if (dev->is_added)
  976. continue;
  977. /* Fixup NUMA node as it may not be setup yet by the generic
  978. * code and is needed by the DMA init
  979. */
  980. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  981. /* Hook up default DMA ops */
  982. set_dma_ops(&dev->dev, pci_dma_ops);
  983. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  984. /* Additional platform DMA/iommu setup */
  985. if (ppc_md.pci_dma_dev_setup)
  986. ppc_md.pci_dma_dev_setup(dev);
  987. /* Read default IRQs and fixup if necessary */
  988. pci_read_irq_line(dev);
  989. if (ppc_md.pci_irq_fixup)
  990. ppc_md.pci_irq_fixup(dev);
  991. }
  992. }
  993. void pcibios_set_master(struct pci_dev *dev)
  994. {
  995. /* No special bus mastering setup handling */
  996. }
  997. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  998. {
  999. /* When called from the generic PCI probe, read PCI<->PCI bridge
  1000. * bases. This is -not- called when generating the PCI tree from
  1001. * the OF device-tree.
  1002. */
  1003. if (bus->self != NULL)
  1004. pci_read_bridge_bases(bus);
  1005. /* Now fixup the bus bus */
  1006. pcibios_setup_bus_self(bus);
  1007. /* Now fixup devices on that bus */
  1008. pcibios_setup_bus_devices(bus);
  1009. }
  1010. EXPORT_SYMBOL(pcibios_fixup_bus);
  1011. void __devinit pci_fixup_cardbus(struct pci_bus *bus)
  1012. {
  1013. /* Now fixup devices on that bus */
  1014. pcibios_setup_bus_devices(bus);
  1015. }
  1016. static int skip_isa_ioresource_align(struct pci_dev *dev)
  1017. {
  1018. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  1019. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  1020. return 1;
  1021. return 0;
  1022. }
  1023. /*
  1024. * We need to avoid collisions with `mirrored' VGA ports
  1025. * and other strange ISA hardware, so we always want the
  1026. * addresses to be allocated in the 0x000-0x0ff region
  1027. * modulo 0x400.
  1028. *
  1029. * Why? Because some silly external IO cards only decode
  1030. * the low 10 bits of the IO address. The 0x00-0xff region
  1031. * is reserved for motherboard devices that decode all 16
  1032. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  1033. * but we want to try to avoid allocating at 0x2900-0x2bff
  1034. * which might have be mirrored at 0x0100-0x03ff..
  1035. */
  1036. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  1037. resource_size_t size, resource_size_t align)
  1038. {
  1039. struct pci_dev *dev = data;
  1040. resource_size_t start = res->start;
  1041. if (res->flags & IORESOURCE_IO) {
  1042. if (skip_isa_ioresource_align(dev))
  1043. return start;
  1044. if (start & 0x300)
  1045. start = (start + 0x3ff) & ~0x3ff;
  1046. }
  1047. return start;
  1048. }
  1049. EXPORT_SYMBOL(pcibios_align_resource);
  1050. /*
  1051. * Reparent resource children of pr that conflict with res
  1052. * under res, and make res replace those children.
  1053. */
  1054. static int reparent_resources(struct resource *parent,
  1055. struct resource *res)
  1056. {
  1057. struct resource *p, **pp;
  1058. struct resource **firstpp = NULL;
  1059. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1060. if (p->end < res->start)
  1061. continue;
  1062. if (res->end < p->start)
  1063. break;
  1064. if (p->start < res->start || p->end > res->end)
  1065. return -1; /* not completely contained */
  1066. if (firstpp == NULL)
  1067. firstpp = pp;
  1068. }
  1069. if (firstpp == NULL)
  1070. return -1; /* didn't find any conflicting entries? */
  1071. res->parent = parent;
  1072. res->child = *firstpp;
  1073. res->sibling = *pp;
  1074. *firstpp = res;
  1075. *pp = NULL;
  1076. for (p = res->child; p != NULL; p = p->sibling) {
  1077. p->parent = res;
  1078. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1079. p->name,
  1080. (unsigned long long)p->start,
  1081. (unsigned long long)p->end, res->name);
  1082. }
  1083. return 0;
  1084. }
  1085. /*
  1086. * Handle resources of PCI devices. If the world were perfect, we could
  1087. * just allocate all the resource regions and do nothing more. It isn't.
  1088. * On the other hand, we cannot just re-allocate all devices, as it would
  1089. * require us to know lots of host bridge internals. So we attempt to
  1090. * keep as much of the original configuration as possible, but tweak it
  1091. * when it's found to be wrong.
  1092. *
  1093. * Known BIOS problems we have to work around:
  1094. * - I/O or memory regions not configured
  1095. * - regions configured, but not enabled in the command register
  1096. * - bogus I/O addresses above 64K used
  1097. * - expansion ROMs left enabled (this may sound harmless, but given
  1098. * the fact the PCI specs explicitly allow address decoders to be
  1099. * shared between expansion ROMs and other resource regions, it's
  1100. * at least dangerous)
  1101. *
  1102. * Our solution:
  1103. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1104. * This gives us fixed barriers on where we can allocate.
  1105. * (2) Allocate resources for all enabled devices. If there is
  1106. * a collision, just mark the resource as unallocated. Also
  1107. * disable expansion ROMs during this step.
  1108. * (3) Try to allocate resources for disabled devices. If the
  1109. * resources were assigned correctly, everything goes well,
  1110. * if they weren't, they won't disturb allocation of other
  1111. * resources.
  1112. * (4) Assign new addresses to resources which were either
  1113. * not configured at all or misconfigured. If explicitly
  1114. * requested by the user, configure expansion ROM address
  1115. * as well.
  1116. */
  1117. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1118. {
  1119. struct pci_bus *b;
  1120. int i;
  1121. struct resource *res, *pr;
  1122. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1123. pci_domain_nr(bus), bus->number);
  1124. pci_bus_for_each_resource(bus, res, i) {
  1125. if (!res || !res->flags || res->start > res->end || res->parent)
  1126. continue;
  1127. /* If the resource was left unset at this point, we clear it */
  1128. if (res->flags & IORESOURCE_UNSET)
  1129. goto clear_resource;
  1130. if (bus->parent == NULL)
  1131. pr = (res->flags & IORESOURCE_IO) ?
  1132. &ioport_resource : &iomem_resource;
  1133. else {
  1134. pr = pci_find_parent_resource(bus->self, res);
  1135. if (pr == res) {
  1136. /* this happens when the generic PCI
  1137. * code (wrongly) decides that this
  1138. * bridge is transparent -- paulus
  1139. */
  1140. continue;
  1141. }
  1142. }
  1143. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1144. "[0x%x], parent %p (%s)\n",
  1145. bus->self ? pci_name(bus->self) : "PHB",
  1146. bus->number, i,
  1147. (unsigned long long)res->start,
  1148. (unsigned long long)res->end,
  1149. (unsigned int)res->flags,
  1150. pr, (pr && pr->name) ? pr->name : "nil");
  1151. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1152. if (request_resource(pr, res) == 0)
  1153. continue;
  1154. /*
  1155. * Must be a conflict with an existing entry.
  1156. * Move that entry (or entries) under the
  1157. * bridge resource and try again.
  1158. */
  1159. if (reparent_resources(pr, res) == 0)
  1160. continue;
  1161. }
  1162. pr_warning("PCI: Cannot allocate resource region "
  1163. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1164. clear_resource:
  1165. res->start = res->end = 0;
  1166. res->flags = 0;
  1167. }
  1168. list_for_each_entry(b, &bus->children, node)
  1169. pcibios_allocate_bus_resources(b);
  1170. }
  1171. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1172. {
  1173. struct resource *pr, *r = &dev->resource[idx];
  1174. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1175. pci_name(dev), idx,
  1176. (unsigned long long)r->start,
  1177. (unsigned long long)r->end,
  1178. (unsigned int)r->flags);
  1179. pr = pci_find_parent_resource(dev, r);
  1180. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1181. request_resource(pr, r) < 0) {
  1182. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1183. " of device %s, will remap\n", idx, pci_name(dev));
  1184. if (pr)
  1185. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1186. pr,
  1187. (unsigned long long)pr->start,
  1188. (unsigned long long)pr->end,
  1189. (unsigned int)pr->flags);
  1190. /* We'll assign a new address later */
  1191. r->flags |= IORESOURCE_UNSET;
  1192. r->end -= r->start;
  1193. r->start = 0;
  1194. }
  1195. }
  1196. static void __init pcibios_allocate_resources(int pass)
  1197. {
  1198. struct pci_dev *dev = NULL;
  1199. int idx, disabled;
  1200. u16 command;
  1201. struct resource *r;
  1202. for_each_pci_dev(dev) {
  1203. pci_read_config_word(dev, PCI_COMMAND, &command);
  1204. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1205. r = &dev->resource[idx];
  1206. if (r->parent) /* Already allocated */
  1207. continue;
  1208. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1209. continue; /* Not assigned at all */
  1210. /* We only allocate ROMs on pass 1 just in case they
  1211. * have been screwed up by firmware
  1212. */
  1213. if (idx == PCI_ROM_RESOURCE )
  1214. disabled = 1;
  1215. if (r->flags & IORESOURCE_IO)
  1216. disabled = !(command & PCI_COMMAND_IO);
  1217. else
  1218. disabled = !(command & PCI_COMMAND_MEMORY);
  1219. if (pass == disabled)
  1220. alloc_resource(dev, idx);
  1221. }
  1222. if (pass)
  1223. continue;
  1224. r = &dev->resource[PCI_ROM_RESOURCE];
  1225. if (r->flags) {
  1226. /* Turn the ROM off, leave the resource region,
  1227. * but keep it unregistered.
  1228. */
  1229. u32 reg;
  1230. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1231. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1232. pr_debug("PCI: Switching off ROM of %s\n",
  1233. pci_name(dev));
  1234. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1235. pci_write_config_dword(dev, dev->rom_base_reg,
  1236. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1237. }
  1238. }
  1239. }
  1240. }
  1241. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1242. {
  1243. struct pci_controller *hose = pci_bus_to_host(bus);
  1244. resource_size_t offset;
  1245. struct resource *res, *pres;
  1246. int i;
  1247. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1248. /* Check for IO */
  1249. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1250. goto no_io;
  1251. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1252. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1253. BUG_ON(res == NULL);
  1254. res->name = "Legacy IO";
  1255. res->flags = IORESOURCE_IO;
  1256. res->start = offset;
  1257. res->end = (offset + 0xfff) & 0xfffffffful;
  1258. pr_debug("Candidate legacy IO: %pR\n", res);
  1259. if (request_resource(&hose->io_resource, res)) {
  1260. printk(KERN_DEBUG
  1261. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1262. pci_domain_nr(bus), bus->number, res);
  1263. kfree(res);
  1264. }
  1265. no_io:
  1266. /* Check for memory */
  1267. offset = hose->pci_mem_offset;
  1268. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1269. for (i = 0; i < 3; i++) {
  1270. pres = &hose->mem_resources[i];
  1271. if (!(pres->flags & IORESOURCE_MEM))
  1272. continue;
  1273. pr_debug("hose mem res: %pR\n", pres);
  1274. if ((pres->start - offset) <= 0xa0000 &&
  1275. (pres->end - offset) >= 0xbffff)
  1276. break;
  1277. }
  1278. if (i >= 3)
  1279. return;
  1280. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1281. BUG_ON(res == NULL);
  1282. res->name = "Legacy VGA memory";
  1283. res->flags = IORESOURCE_MEM;
  1284. res->start = 0xa0000 + offset;
  1285. res->end = 0xbffff + offset;
  1286. pr_debug("Candidate VGA memory: %pR\n", res);
  1287. if (request_resource(pres, res)) {
  1288. printk(KERN_DEBUG
  1289. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1290. pci_domain_nr(bus), bus->number, res);
  1291. kfree(res);
  1292. }
  1293. }
  1294. void __init pcibios_resource_survey(void)
  1295. {
  1296. struct pci_bus *b;
  1297. /* Allocate and assign resources */
  1298. list_for_each_entry(b, &pci_root_buses, node)
  1299. pcibios_allocate_bus_resources(b);
  1300. pcibios_allocate_resources(0);
  1301. pcibios_allocate_resources(1);
  1302. /* Before we start assigning unassigned resource, we try to reserve
  1303. * the low IO area and the VGA memory area if they intersect the
  1304. * bus available resources to avoid allocating things on top of them
  1305. */
  1306. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1307. list_for_each_entry(b, &pci_root_buses, node)
  1308. pcibios_reserve_legacy_regions(b);
  1309. }
  1310. /* Now, if the platform didn't decide to blindly trust the firmware,
  1311. * we proceed to assigning things that were left unassigned
  1312. */
  1313. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1314. pr_debug("PCI: Assigning unassigned resources...\n");
  1315. pci_assign_unassigned_resources();
  1316. }
  1317. /* Call machine dependent fixup */
  1318. if (ppc_md.pcibios_fixup)
  1319. ppc_md.pcibios_fixup();
  1320. }
  1321. #ifdef CONFIG_HOTPLUG
  1322. /* This is used by the PCI hotplug driver to allocate resource
  1323. * of newly plugged busses. We can try to consolidate with the
  1324. * rest of the code later, for now, keep it as-is as our main
  1325. * resource allocation function doesn't deal with sub-trees yet.
  1326. */
  1327. void pcibios_claim_one_bus(struct pci_bus *bus)
  1328. {
  1329. struct pci_dev *dev;
  1330. struct pci_bus *child_bus;
  1331. list_for_each_entry(dev, &bus->devices, bus_list) {
  1332. int i;
  1333. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1334. struct resource *r = &dev->resource[i];
  1335. if (r->parent || !r->start || !r->flags)
  1336. continue;
  1337. pr_debug("PCI: Claiming %s: "
  1338. "Resource %d: %016llx..%016llx [%x]\n",
  1339. pci_name(dev), i,
  1340. (unsigned long long)r->start,
  1341. (unsigned long long)r->end,
  1342. (unsigned int)r->flags);
  1343. pci_claim_resource(dev, i);
  1344. }
  1345. }
  1346. list_for_each_entry(child_bus, &bus->children, node)
  1347. pcibios_claim_one_bus(child_bus);
  1348. }
  1349. /* pcibios_finish_adding_to_bus
  1350. *
  1351. * This is to be called by the hotplug code after devices have been
  1352. * added to a bus, this include calling it for a PHB that is just
  1353. * being added
  1354. */
  1355. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1356. {
  1357. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1358. pci_domain_nr(bus), bus->number);
  1359. /* Allocate bus and devices resources */
  1360. pcibios_allocate_bus_resources(bus);
  1361. pcibios_claim_one_bus(bus);
  1362. /* Add new devices to global lists. Register in proc, sysfs. */
  1363. pci_bus_add_devices(bus);
  1364. /* Fixup EEH */
  1365. eeh_add_device_tree_late(bus);
  1366. }
  1367. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1368. #endif /* CONFIG_HOTPLUG */
  1369. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1370. {
  1371. if (ppc_md.pcibios_enable_device_hook)
  1372. if (ppc_md.pcibios_enable_device_hook(dev))
  1373. return -EINVAL;
  1374. return pci_enable_resources(dev, mask);
  1375. }
  1376. static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
  1377. {
  1378. struct resource *res;
  1379. int i;
  1380. /* Hookup PHB IO resource */
  1381. res = &hose->io_resource;
  1382. if (!res->flags) {
  1383. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1384. " bridge %s (domain %d)\n",
  1385. hose->dn->full_name, hose->global_number);
  1386. #ifdef CONFIG_PPC32
  1387. /* Workaround for lack of IO resource only on 32-bit */
  1388. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1389. res->end = res->start + IO_SPACE_LIMIT;
  1390. res->flags = IORESOURCE_IO;
  1391. #endif /* CONFIG_PPC32 */
  1392. }
  1393. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1394. (unsigned long long)res->start,
  1395. (unsigned long long)res->end,
  1396. (unsigned long)res->flags);
  1397. pci_add_resource(resources, res);
  1398. /* Hookup PHB Memory resources */
  1399. for (i = 0; i < 3; ++i) {
  1400. res = &hose->mem_resources[i];
  1401. if (!res->flags) {
  1402. if (i > 0)
  1403. continue;
  1404. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1405. "host bridge %s (domain %d)\n",
  1406. hose->dn->full_name, hose->global_number);
  1407. #ifdef CONFIG_PPC32
  1408. /* Workaround for lack of MEM resource only on 32-bit */
  1409. res->start = hose->pci_mem_offset;
  1410. res->end = (resource_size_t)-1LL;
  1411. res->flags = IORESOURCE_MEM;
  1412. #endif /* CONFIG_PPC32 */
  1413. }
  1414. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1415. (unsigned long long)res->start,
  1416. (unsigned long long)res->end,
  1417. (unsigned long)res->flags);
  1418. pci_add_resource(resources, res);
  1419. }
  1420. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1421. (unsigned long long)hose->pci_mem_offset);
  1422. pr_debug("PCI: PHB IO offset = %08lx\n",
  1423. (unsigned long)hose->io_base_virt - _IO_BASE);
  1424. }
  1425. /*
  1426. * Null PCI config access functions, for the case when we can't
  1427. * find a hose.
  1428. */
  1429. #define NULL_PCI_OP(rw, size, type) \
  1430. static int \
  1431. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1432. { \
  1433. return PCIBIOS_DEVICE_NOT_FOUND; \
  1434. }
  1435. static int
  1436. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1437. int len, u32 *val)
  1438. {
  1439. return PCIBIOS_DEVICE_NOT_FOUND;
  1440. }
  1441. static int
  1442. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1443. int len, u32 val)
  1444. {
  1445. return PCIBIOS_DEVICE_NOT_FOUND;
  1446. }
  1447. static struct pci_ops null_pci_ops =
  1448. {
  1449. .read = null_read_config,
  1450. .write = null_write_config,
  1451. };
  1452. /*
  1453. * These functions are used early on before PCI scanning is done
  1454. * and all of the pci_dev and pci_bus structures have been created.
  1455. */
  1456. static struct pci_bus *
  1457. fake_pci_bus(struct pci_controller *hose, int busnr)
  1458. {
  1459. static struct pci_bus bus;
  1460. if (hose == 0) {
  1461. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1462. }
  1463. bus.number = busnr;
  1464. bus.sysdata = hose;
  1465. bus.ops = hose? hose->ops: &null_pci_ops;
  1466. return &bus;
  1467. }
  1468. #define EARLY_PCI_OP(rw, size, type) \
  1469. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1470. int devfn, int offset, type value) \
  1471. { \
  1472. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1473. devfn, offset, value); \
  1474. }
  1475. EARLY_PCI_OP(read, byte, u8 *)
  1476. EARLY_PCI_OP(read, word, u16 *)
  1477. EARLY_PCI_OP(read, dword, u32 *)
  1478. EARLY_PCI_OP(write, byte, u8)
  1479. EARLY_PCI_OP(write, word, u16)
  1480. EARLY_PCI_OP(write, dword, u32)
  1481. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1482. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1483. int cap)
  1484. {
  1485. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1486. }
  1487. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1488. {
  1489. struct pci_controller *hose = bus->sysdata;
  1490. return of_node_get(hose->dn);
  1491. }
  1492. /**
  1493. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1494. * @hose: Pointer to the PCI host controller instance structure
  1495. */
  1496. void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1497. {
  1498. LIST_HEAD(resources);
  1499. struct pci_bus *bus;
  1500. struct device_node *node = hose->dn;
  1501. int mode;
  1502. pr_debug("PCI: Scanning PHB %s\n",
  1503. node ? node->full_name : "<NO NAME>");
  1504. /* Get some IO space for the new PHB */
  1505. pcibios_setup_phb_io_space(hose);
  1506. /* Wire up PHB bus resources */
  1507. pcibios_setup_phb_resources(hose, &resources);
  1508. /* Create an empty bus for the toplevel */
  1509. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1510. hose->ops, hose, &resources);
  1511. if (bus == NULL) {
  1512. pr_err("Failed to create bus for PCI domain %04x\n",
  1513. hose->global_number);
  1514. pci_free_resource_list(&resources);
  1515. return;
  1516. }
  1517. bus->secondary = hose->first_busno;
  1518. hose->bus = bus;
  1519. /* Get probe mode and perform scan */
  1520. mode = PCI_PROBE_NORMAL;
  1521. if (node && ppc_md.pci_probe_mode)
  1522. mode = ppc_md.pci_probe_mode(bus);
  1523. pr_debug(" probe mode: %d\n", mode);
  1524. if (mode == PCI_PROBE_DEVTREE) {
  1525. bus->subordinate = hose->last_busno;
  1526. of_scan_bus(node, bus);
  1527. }
  1528. if (mode == PCI_PROBE_NORMAL)
  1529. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  1530. /* Platform gets a chance to do some global fixups before
  1531. * we proceed to resource allocation
  1532. */
  1533. if (ppc_md.pcibios_fixup_phb)
  1534. ppc_md.pcibios_fixup_phb(hose);
  1535. /* Configure PCI Express settings */
  1536. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1537. struct pci_bus *child;
  1538. list_for_each_entry(child, &bus->children, node) {
  1539. struct pci_dev *self = child->self;
  1540. if (!self)
  1541. continue;
  1542. pcie_bus_configure_settings(child, self->pcie_mpss);
  1543. }
  1544. }
  1545. }
  1546. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1547. {
  1548. int i, class = dev->class >> 8;
  1549. /* When configured as agent, programing interface = 1 */
  1550. int prog_if = dev->class & 0xf;
  1551. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1552. class == PCI_CLASS_BRIDGE_OTHER) &&
  1553. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1554. (prog_if == 0) &&
  1555. (dev->bus->parent == NULL)) {
  1556. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1557. dev->resource[i].start = 0;
  1558. dev->resource[i].end = 0;
  1559. dev->resource[i].flags = 0;
  1560. }
  1561. }
  1562. }
  1563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);