talitos.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. void __iomem *reg;
  93. /* request fifo */
  94. struct talitos_request *fifo;
  95. /* number of requests pending in channel h/w fifo */
  96. atomic_t submit_count ____cacheline_aligned;
  97. /* request submission (head) lock */
  98. spinlock_t head_lock ____cacheline_aligned;
  99. /* index to next free descriptor request */
  100. int head;
  101. /* request release (tail) lock */
  102. spinlock_t tail_lock ____cacheline_aligned;
  103. /* index to next in-progress/done descriptor request */
  104. int tail;
  105. };
  106. struct talitos_private {
  107. struct device *dev;
  108. struct platform_device *ofdev;
  109. void __iomem *reg;
  110. int irq;
  111. /* SEC version geometry (from device tree node) */
  112. unsigned int num_channels;
  113. unsigned int chfifo_len;
  114. unsigned int exec_units;
  115. unsigned int desc_types;
  116. /* SEC Compatibility info */
  117. unsigned long features;
  118. /*
  119. * length of the request fifo
  120. * fifo_len is chfifo_len rounded up to next power of 2
  121. * so we can use bitwise ops to wrap
  122. */
  123. unsigned int fifo_len;
  124. struct talitos_channel *chan;
  125. /* next channel to be assigned next incoming descriptor */
  126. atomic_t last_chan ____cacheline_aligned;
  127. /* request callback tasklet */
  128. struct tasklet_struct done_task;
  129. /* list of registered algorithms */
  130. struct list_head alg_list;
  131. /* hwrng device */
  132. struct hwrng rng;
  133. };
  134. /* .features flag */
  135. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  136. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  137. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  138. #define TALITOS_FTR_HMAC_OK 0x00000008
  139. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  140. {
  141. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  142. talitos_ptr->eptr = upper_32_bits(dma_addr);
  143. }
  144. /*
  145. * map virtual single (contiguous) pointer to h/w descriptor pointer
  146. */
  147. static void map_single_talitos_ptr(struct device *dev,
  148. struct talitos_ptr *talitos_ptr,
  149. unsigned short len, void *data,
  150. unsigned char extent,
  151. enum dma_data_direction dir)
  152. {
  153. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  154. talitos_ptr->len = cpu_to_be16(len);
  155. to_talitos_ptr(talitos_ptr, dma_addr);
  156. talitos_ptr->j_extent = extent;
  157. }
  158. /*
  159. * unmap bus single (contiguous) h/w descriptor pointer
  160. */
  161. static void unmap_single_talitos_ptr(struct device *dev,
  162. struct talitos_ptr *talitos_ptr,
  163. enum dma_data_direction dir)
  164. {
  165. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  166. be16_to_cpu(talitos_ptr->len), dir);
  167. }
  168. static int reset_channel(struct device *dev, int ch)
  169. {
  170. struct talitos_private *priv = dev_get_drvdata(dev);
  171. unsigned int timeout = TALITOS_TIMEOUT;
  172. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  173. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  174. && --timeout)
  175. cpu_relax();
  176. if (timeout == 0) {
  177. dev_err(dev, "failed to reset channel %d\n", ch);
  178. return -EIO;
  179. }
  180. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  181. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  182. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  183. /* and ICCR writeback, if available */
  184. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  185. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  186. TALITOS_CCCR_LO_IWSE);
  187. return 0;
  188. }
  189. static int reset_device(struct device *dev)
  190. {
  191. struct talitos_private *priv = dev_get_drvdata(dev);
  192. unsigned int timeout = TALITOS_TIMEOUT;
  193. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  194. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  195. && --timeout)
  196. cpu_relax();
  197. if (timeout == 0) {
  198. dev_err(dev, "failed to reset device\n");
  199. return -EIO;
  200. }
  201. return 0;
  202. }
  203. /*
  204. * Reset and initialize the device
  205. */
  206. static int init_device(struct device *dev)
  207. {
  208. struct talitos_private *priv = dev_get_drvdata(dev);
  209. int ch, err;
  210. /*
  211. * Master reset
  212. * errata documentation: warning: certain SEC interrupts
  213. * are not fully cleared by writing the MCR:SWR bit,
  214. * set bit twice to completely reset
  215. */
  216. err = reset_device(dev);
  217. if (err)
  218. return err;
  219. err = reset_device(dev);
  220. if (err)
  221. return err;
  222. /* reset channels */
  223. for (ch = 0; ch < priv->num_channels; ch++) {
  224. err = reset_channel(dev, ch);
  225. if (err)
  226. return err;
  227. }
  228. /* enable channel done and error interrupts */
  229. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  230. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  231. /* disable integrity check error interrupts (use writeback instead) */
  232. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  233. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  234. TALITOS_MDEUICR_LO_ICE);
  235. return 0;
  236. }
  237. /**
  238. * talitos_submit - submits a descriptor to the device for processing
  239. * @dev: the SEC device to be used
  240. * @ch: the SEC device channel to be used
  241. * @desc: the descriptor to be processed by the device
  242. * @callback: whom to call when processing is complete
  243. * @context: a handle for use by caller (optional)
  244. *
  245. * desc must contain valid dma-mapped (bus physical) address pointers.
  246. * callback must check err and feedback in descriptor header
  247. * for device processing status.
  248. */
  249. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  250. void (*callback)(struct device *dev,
  251. struct talitos_desc *desc,
  252. void *context, int error),
  253. void *context)
  254. {
  255. struct talitos_private *priv = dev_get_drvdata(dev);
  256. struct talitos_request *request;
  257. unsigned long flags;
  258. int head;
  259. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  260. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  261. /* h/w fifo is full */
  262. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  263. return -EAGAIN;
  264. }
  265. head = priv->chan[ch].head;
  266. request = &priv->chan[ch].fifo[head];
  267. /* map descriptor and save caller data */
  268. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  269. DMA_BIDIRECTIONAL);
  270. request->callback = callback;
  271. request->context = context;
  272. /* increment fifo head */
  273. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  274. smp_wmb();
  275. request->desc = desc;
  276. /* GO! */
  277. wmb();
  278. out_be32(priv->chan[ch].reg + TALITOS_FF,
  279. upper_32_bits(request->dma_desc));
  280. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  281. lower_32_bits(request->dma_desc));
  282. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  283. return -EINPROGRESS;
  284. }
  285. /*
  286. * process what was done, notify callback of error if not
  287. */
  288. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  289. {
  290. struct talitos_private *priv = dev_get_drvdata(dev);
  291. struct talitos_request *request, saved_req;
  292. unsigned long flags;
  293. int tail, status;
  294. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  295. tail = priv->chan[ch].tail;
  296. while (priv->chan[ch].fifo[tail].desc) {
  297. request = &priv->chan[ch].fifo[tail];
  298. /* descriptors with their done bits set don't get the error */
  299. rmb();
  300. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  301. status = 0;
  302. else
  303. if (!error)
  304. break;
  305. else
  306. status = error;
  307. dma_unmap_single(dev, request->dma_desc,
  308. sizeof(struct talitos_desc),
  309. DMA_BIDIRECTIONAL);
  310. /* copy entries so we can call callback outside lock */
  311. saved_req.desc = request->desc;
  312. saved_req.callback = request->callback;
  313. saved_req.context = request->context;
  314. /* release request entry in fifo */
  315. smp_wmb();
  316. request->desc = NULL;
  317. /* increment fifo tail */
  318. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  319. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  320. atomic_dec(&priv->chan[ch].submit_count);
  321. saved_req.callback(dev, saved_req.desc, saved_req.context,
  322. status);
  323. /* channel may resume processing in single desc error case */
  324. if (error && !reset_ch && status == error)
  325. return;
  326. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  327. tail = priv->chan[ch].tail;
  328. }
  329. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  330. }
  331. /*
  332. * process completed requests for channels that have done status
  333. */
  334. static void talitos_done(unsigned long data)
  335. {
  336. struct device *dev = (struct device *)data;
  337. struct talitos_private *priv = dev_get_drvdata(dev);
  338. int ch;
  339. for (ch = 0; ch < priv->num_channels; ch++)
  340. flush_channel(dev, ch, 0, 0);
  341. /* At this point, all completed channels have been processed.
  342. * Unmask done interrupts for channels completed later on.
  343. */
  344. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  345. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  346. }
  347. /*
  348. * locate current (offending) descriptor
  349. */
  350. static u32 current_desc_hdr(struct device *dev, int ch)
  351. {
  352. struct talitos_private *priv = dev_get_drvdata(dev);
  353. int tail = priv->chan[ch].tail;
  354. dma_addr_t cur_desc;
  355. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  356. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  357. tail = (tail + 1) & (priv->fifo_len - 1);
  358. if (tail == priv->chan[ch].tail) {
  359. dev_err(dev, "couldn't locate current descriptor\n");
  360. return 0;
  361. }
  362. }
  363. return priv->chan[ch].fifo[tail].desc->hdr;
  364. }
  365. /*
  366. * user diagnostics; report root cause of error based on execution unit status
  367. */
  368. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  369. {
  370. struct talitos_private *priv = dev_get_drvdata(dev);
  371. int i;
  372. if (!desc_hdr)
  373. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  374. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  375. case DESC_HDR_SEL0_AFEU:
  376. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  377. in_be32(priv->reg + TALITOS_AFEUISR),
  378. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  379. break;
  380. case DESC_HDR_SEL0_DEU:
  381. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  382. in_be32(priv->reg + TALITOS_DEUISR),
  383. in_be32(priv->reg + TALITOS_DEUISR_LO));
  384. break;
  385. case DESC_HDR_SEL0_MDEUA:
  386. case DESC_HDR_SEL0_MDEUB:
  387. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  388. in_be32(priv->reg + TALITOS_MDEUISR),
  389. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  390. break;
  391. case DESC_HDR_SEL0_RNG:
  392. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  393. in_be32(priv->reg + TALITOS_RNGUISR),
  394. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  395. break;
  396. case DESC_HDR_SEL0_PKEU:
  397. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  398. in_be32(priv->reg + TALITOS_PKEUISR),
  399. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  400. break;
  401. case DESC_HDR_SEL0_AESU:
  402. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  403. in_be32(priv->reg + TALITOS_AESUISR),
  404. in_be32(priv->reg + TALITOS_AESUISR_LO));
  405. break;
  406. case DESC_HDR_SEL0_CRCU:
  407. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  408. in_be32(priv->reg + TALITOS_CRCUISR),
  409. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  410. break;
  411. case DESC_HDR_SEL0_KEU:
  412. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  413. in_be32(priv->reg + TALITOS_KEUISR),
  414. in_be32(priv->reg + TALITOS_KEUISR_LO));
  415. break;
  416. }
  417. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  418. case DESC_HDR_SEL1_MDEUA:
  419. case DESC_HDR_SEL1_MDEUB:
  420. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  421. in_be32(priv->reg + TALITOS_MDEUISR),
  422. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  423. break;
  424. case DESC_HDR_SEL1_CRCU:
  425. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg + TALITOS_CRCUISR),
  427. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  428. break;
  429. }
  430. for (i = 0; i < 8; i++)
  431. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  432. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  433. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  434. }
  435. /*
  436. * recover from error interrupts
  437. */
  438. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  439. {
  440. struct device *dev = (struct device *)data;
  441. struct talitos_private *priv = dev_get_drvdata(dev);
  442. unsigned int timeout = TALITOS_TIMEOUT;
  443. int ch, error, reset_dev = 0, reset_ch = 0;
  444. u32 v, v_lo;
  445. for (ch = 0; ch < priv->num_channels; ch++) {
  446. /* skip channels without errors */
  447. if (!(isr & (1 << (ch * 2 + 1))))
  448. continue;
  449. error = -EINVAL;
  450. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  451. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  452. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  453. dev_err(dev, "double fetch fifo overflow error\n");
  454. error = -EAGAIN;
  455. reset_ch = 1;
  456. }
  457. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  458. /* h/w dropped descriptor */
  459. dev_err(dev, "single fetch fifo overflow error\n");
  460. error = -EAGAIN;
  461. }
  462. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  463. dev_err(dev, "master data transfer error\n");
  464. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  465. dev_err(dev, "s/g data length zero error\n");
  466. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  467. dev_err(dev, "fetch pointer zero error\n");
  468. if (v_lo & TALITOS_CCPSR_LO_IDH)
  469. dev_err(dev, "illegal descriptor header error\n");
  470. if (v_lo & TALITOS_CCPSR_LO_IEU)
  471. dev_err(dev, "invalid execution unit error\n");
  472. if (v_lo & TALITOS_CCPSR_LO_EU)
  473. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  474. if (v_lo & TALITOS_CCPSR_LO_GB)
  475. dev_err(dev, "gather boundary error\n");
  476. if (v_lo & TALITOS_CCPSR_LO_GRL)
  477. dev_err(dev, "gather return/length error\n");
  478. if (v_lo & TALITOS_CCPSR_LO_SB)
  479. dev_err(dev, "scatter boundary error\n");
  480. if (v_lo & TALITOS_CCPSR_LO_SRL)
  481. dev_err(dev, "scatter return/length error\n");
  482. flush_channel(dev, ch, error, reset_ch);
  483. if (reset_ch) {
  484. reset_channel(dev, ch);
  485. } else {
  486. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  487. TALITOS_CCCR_CONT);
  488. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  489. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  490. TALITOS_CCCR_CONT) && --timeout)
  491. cpu_relax();
  492. if (timeout == 0) {
  493. dev_err(dev, "failed to restart channel %d\n",
  494. ch);
  495. reset_dev = 1;
  496. }
  497. }
  498. }
  499. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  500. dev_err(dev, "done overflow, internal time out, or rngu error: "
  501. "ISR 0x%08x_%08x\n", isr, isr_lo);
  502. /* purge request queues */
  503. for (ch = 0; ch < priv->num_channels; ch++)
  504. flush_channel(dev, ch, -EIO, 1);
  505. /* reset and reinitialize the device */
  506. init_device(dev);
  507. }
  508. }
  509. static irqreturn_t talitos_interrupt(int irq, void *data)
  510. {
  511. struct device *dev = data;
  512. struct talitos_private *priv = dev_get_drvdata(dev);
  513. u32 isr, isr_lo;
  514. isr = in_be32(priv->reg + TALITOS_ISR);
  515. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  516. /* Acknowledge interrupt */
  517. out_be32(priv->reg + TALITOS_ICR, isr);
  518. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  519. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  520. talitos_error((unsigned long)data, isr, isr_lo);
  521. else
  522. if (likely(isr & TALITOS_ISR_CHDONE)) {
  523. /* mask further done interrupts. */
  524. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  525. /* done_task will unmask done interrupts at exit */
  526. tasklet_schedule(&priv->done_task);
  527. }
  528. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  529. }
  530. /*
  531. * hwrng
  532. */
  533. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  534. {
  535. struct device *dev = (struct device *)rng->priv;
  536. struct talitos_private *priv = dev_get_drvdata(dev);
  537. u32 ofl;
  538. int i;
  539. for (i = 0; i < 20; i++) {
  540. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  541. TALITOS_RNGUSR_LO_OFL;
  542. if (ofl || !wait)
  543. break;
  544. udelay(10);
  545. }
  546. return !!ofl;
  547. }
  548. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  549. {
  550. struct device *dev = (struct device *)rng->priv;
  551. struct talitos_private *priv = dev_get_drvdata(dev);
  552. /* rng fifo requires 64-bit accesses */
  553. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  554. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  555. return sizeof(u32);
  556. }
  557. static int talitos_rng_init(struct hwrng *rng)
  558. {
  559. struct device *dev = (struct device *)rng->priv;
  560. struct talitos_private *priv = dev_get_drvdata(dev);
  561. unsigned int timeout = TALITOS_TIMEOUT;
  562. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  563. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  564. && --timeout)
  565. cpu_relax();
  566. if (timeout == 0) {
  567. dev_err(dev, "failed to reset rng hw\n");
  568. return -ENODEV;
  569. }
  570. /* start generating */
  571. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  572. return 0;
  573. }
  574. static int talitos_register_rng(struct device *dev)
  575. {
  576. struct talitos_private *priv = dev_get_drvdata(dev);
  577. priv->rng.name = dev_driver_string(dev),
  578. priv->rng.init = talitos_rng_init,
  579. priv->rng.data_present = talitos_rng_data_present,
  580. priv->rng.data_read = talitos_rng_data_read,
  581. priv->rng.priv = (unsigned long)dev;
  582. return hwrng_register(&priv->rng);
  583. }
  584. static void talitos_unregister_rng(struct device *dev)
  585. {
  586. struct talitos_private *priv = dev_get_drvdata(dev);
  587. hwrng_unregister(&priv->rng);
  588. }
  589. /*
  590. * crypto alg
  591. */
  592. #define TALITOS_CRA_PRIORITY 3000
  593. #define TALITOS_MAX_KEY_SIZE 64
  594. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  595. #define MD5_BLOCK_SIZE 64
  596. struct talitos_ctx {
  597. struct device *dev;
  598. int ch;
  599. __be32 desc_hdr_template;
  600. u8 key[TALITOS_MAX_KEY_SIZE];
  601. u8 iv[TALITOS_MAX_IV_LENGTH];
  602. unsigned int keylen;
  603. unsigned int enckeylen;
  604. unsigned int authkeylen;
  605. unsigned int authsize;
  606. };
  607. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  608. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  609. struct talitos_ahash_req_ctx {
  610. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  611. unsigned int hw_context_size;
  612. u8 buf[HASH_MAX_BLOCK_SIZE];
  613. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  614. unsigned int swinit;
  615. unsigned int first;
  616. unsigned int last;
  617. unsigned int to_hash_later;
  618. u64 nbuf;
  619. struct scatterlist bufsl[2];
  620. struct scatterlist *psrc;
  621. };
  622. static int aead_setauthsize(struct crypto_aead *authenc,
  623. unsigned int authsize)
  624. {
  625. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  626. ctx->authsize = authsize;
  627. return 0;
  628. }
  629. static int aead_setkey(struct crypto_aead *authenc,
  630. const u8 *key, unsigned int keylen)
  631. {
  632. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  633. struct rtattr *rta = (void *)key;
  634. struct crypto_authenc_key_param *param;
  635. unsigned int authkeylen;
  636. unsigned int enckeylen;
  637. if (!RTA_OK(rta, keylen))
  638. goto badkey;
  639. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  640. goto badkey;
  641. if (RTA_PAYLOAD(rta) < sizeof(*param))
  642. goto badkey;
  643. param = RTA_DATA(rta);
  644. enckeylen = be32_to_cpu(param->enckeylen);
  645. key += RTA_ALIGN(rta->rta_len);
  646. keylen -= RTA_ALIGN(rta->rta_len);
  647. if (keylen < enckeylen)
  648. goto badkey;
  649. authkeylen = keylen - enckeylen;
  650. if (keylen > TALITOS_MAX_KEY_SIZE)
  651. goto badkey;
  652. memcpy(&ctx->key, key, keylen);
  653. ctx->keylen = keylen;
  654. ctx->enckeylen = enckeylen;
  655. ctx->authkeylen = authkeylen;
  656. return 0;
  657. badkey:
  658. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  659. return -EINVAL;
  660. }
  661. /*
  662. * talitos_edesc - s/w-extended descriptor
  663. * @src_nents: number of segments in input scatterlist
  664. * @dst_nents: number of segments in output scatterlist
  665. * @dma_len: length of dma mapped link_tbl space
  666. * @dma_link_tbl: bus physical address of link_tbl
  667. * @desc: h/w descriptor
  668. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  669. *
  670. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  671. * is greater than 1, an integrity check value is concatenated to the end
  672. * of link_tbl data
  673. */
  674. struct talitos_edesc {
  675. int src_nents;
  676. int dst_nents;
  677. int src_is_chained;
  678. int dst_is_chained;
  679. int dma_len;
  680. dma_addr_t dma_link_tbl;
  681. struct talitos_desc desc;
  682. struct talitos_ptr link_tbl[0];
  683. };
  684. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  685. unsigned int nents, enum dma_data_direction dir,
  686. int chained)
  687. {
  688. if (unlikely(chained))
  689. while (sg) {
  690. dma_map_sg(dev, sg, 1, dir);
  691. sg = scatterwalk_sg_next(sg);
  692. }
  693. else
  694. dma_map_sg(dev, sg, nents, dir);
  695. return nents;
  696. }
  697. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  698. enum dma_data_direction dir)
  699. {
  700. while (sg) {
  701. dma_unmap_sg(dev, sg, 1, dir);
  702. sg = scatterwalk_sg_next(sg);
  703. }
  704. }
  705. static void talitos_sg_unmap(struct device *dev,
  706. struct talitos_edesc *edesc,
  707. struct scatterlist *src,
  708. struct scatterlist *dst)
  709. {
  710. unsigned int src_nents = edesc->src_nents ? : 1;
  711. unsigned int dst_nents = edesc->dst_nents ? : 1;
  712. if (src != dst) {
  713. if (edesc->src_is_chained)
  714. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  715. else
  716. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  717. if (dst) {
  718. if (edesc->dst_is_chained)
  719. talitos_unmap_sg_chain(dev, dst,
  720. DMA_FROM_DEVICE);
  721. else
  722. dma_unmap_sg(dev, dst, dst_nents,
  723. DMA_FROM_DEVICE);
  724. }
  725. } else
  726. if (edesc->src_is_chained)
  727. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  728. else
  729. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  730. }
  731. static void ipsec_esp_unmap(struct device *dev,
  732. struct talitos_edesc *edesc,
  733. struct aead_request *areq)
  734. {
  735. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  736. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  737. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  738. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  739. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  740. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  741. if (edesc->dma_len)
  742. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  743. DMA_BIDIRECTIONAL);
  744. }
  745. /*
  746. * ipsec_esp descriptor callbacks
  747. */
  748. static void ipsec_esp_encrypt_done(struct device *dev,
  749. struct talitos_desc *desc, void *context,
  750. int err)
  751. {
  752. struct aead_request *areq = context;
  753. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  754. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  755. struct talitos_edesc *edesc;
  756. struct scatterlist *sg;
  757. void *icvdata;
  758. edesc = container_of(desc, struct talitos_edesc, desc);
  759. ipsec_esp_unmap(dev, edesc, areq);
  760. /* copy the generated ICV to dst */
  761. if (edesc->dma_len) {
  762. icvdata = &edesc->link_tbl[edesc->src_nents +
  763. edesc->dst_nents + 2];
  764. sg = sg_last(areq->dst, edesc->dst_nents);
  765. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  766. icvdata, ctx->authsize);
  767. }
  768. kfree(edesc);
  769. aead_request_complete(areq, err);
  770. }
  771. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  772. struct talitos_desc *desc,
  773. void *context, int err)
  774. {
  775. struct aead_request *req = context;
  776. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  777. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  778. struct talitos_edesc *edesc;
  779. struct scatterlist *sg;
  780. void *icvdata;
  781. edesc = container_of(desc, struct talitos_edesc, desc);
  782. ipsec_esp_unmap(dev, edesc, req);
  783. if (!err) {
  784. /* auth check */
  785. if (edesc->dma_len)
  786. icvdata = &edesc->link_tbl[edesc->src_nents +
  787. edesc->dst_nents + 2];
  788. else
  789. icvdata = &edesc->link_tbl[0];
  790. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  791. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  792. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  793. }
  794. kfree(edesc);
  795. aead_request_complete(req, err);
  796. }
  797. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  798. struct talitos_desc *desc,
  799. void *context, int err)
  800. {
  801. struct aead_request *req = context;
  802. struct talitos_edesc *edesc;
  803. edesc = container_of(desc, struct talitos_edesc, desc);
  804. ipsec_esp_unmap(dev, edesc, req);
  805. /* check ICV auth status */
  806. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  807. DESC_HDR_LO_ICCR1_PASS))
  808. err = -EBADMSG;
  809. kfree(edesc);
  810. aead_request_complete(req, err);
  811. }
  812. /*
  813. * convert scatterlist to SEC h/w link table format
  814. * stop at cryptlen bytes
  815. */
  816. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  817. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  818. {
  819. int n_sg = sg_count;
  820. while (n_sg--) {
  821. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  822. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  823. link_tbl_ptr->j_extent = 0;
  824. link_tbl_ptr++;
  825. cryptlen -= sg_dma_len(sg);
  826. sg = scatterwalk_sg_next(sg);
  827. }
  828. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  829. link_tbl_ptr--;
  830. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  831. /* Empty this entry, and move to previous one */
  832. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  833. link_tbl_ptr->len = 0;
  834. sg_count--;
  835. link_tbl_ptr--;
  836. }
  837. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  838. + cryptlen);
  839. /* tag end of link table */
  840. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  841. return sg_count;
  842. }
  843. /*
  844. * fill in and submit ipsec_esp descriptor
  845. */
  846. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  847. u8 *giv, u64 seq,
  848. void (*callback) (struct device *dev,
  849. struct talitos_desc *desc,
  850. void *context, int error))
  851. {
  852. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  853. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  854. struct device *dev = ctx->dev;
  855. struct talitos_desc *desc = &edesc->desc;
  856. unsigned int cryptlen = areq->cryptlen;
  857. unsigned int authsize = ctx->authsize;
  858. unsigned int ivsize = crypto_aead_ivsize(aead);
  859. int sg_count, ret;
  860. int sg_link_tbl_len;
  861. /* hmac key */
  862. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  863. 0, DMA_TO_DEVICE);
  864. /* hmac data */
  865. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  866. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  867. /* cipher iv */
  868. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  869. DMA_TO_DEVICE);
  870. /* cipher key */
  871. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  872. (char *)&ctx->key + ctx->authkeylen, 0,
  873. DMA_TO_DEVICE);
  874. /*
  875. * cipher in
  876. * map and adjust cipher len to aead request cryptlen.
  877. * extent is bytes of HMAC postpended to ciphertext,
  878. * typically 12 for ipsec
  879. */
  880. desc->ptr[4].len = cpu_to_be16(cryptlen);
  881. desc->ptr[4].j_extent = authsize;
  882. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  883. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  884. : DMA_TO_DEVICE,
  885. edesc->src_is_chained);
  886. if (sg_count == 1) {
  887. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  888. } else {
  889. sg_link_tbl_len = cryptlen;
  890. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  891. sg_link_tbl_len = cryptlen + authsize;
  892. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  893. &edesc->link_tbl[0]);
  894. if (sg_count > 1) {
  895. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  896. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  897. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  898. edesc->dma_len,
  899. DMA_BIDIRECTIONAL);
  900. } else {
  901. /* Only one segment now, so no link tbl needed */
  902. to_talitos_ptr(&desc->ptr[4],
  903. sg_dma_address(areq->src));
  904. }
  905. }
  906. /* cipher out */
  907. desc->ptr[5].len = cpu_to_be16(cryptlen);
  908. desc->ptr[5].j_extent = authsize;
  909. if (areq->src != areq->dst)
  910. sg_count = talitos_map_sg(dev, areq->dst,
  911. edesc->dst_nents ? : 1,
  912. DMA_FROM_DEVICE,
  913. edesc->dst_is_chained);
  914. if (sg_count == 1) {
  915. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  916. } else {
  917. struct talitos_ptr *link_tbl_ptr =
  918. &edesc->link_tbl[edesc->src_nents + 1];
  919. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  920. (edesc->src_nents + 1) *
  921. sizeof(struct talitos_ptr));
  922. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  923. link_tbl_ptr);
  924. /* Add an entry to the link table for ICV data */
  925. link_tbl_ptr += sg_count - 1;
  926. link_tbl_ptr->j_extent = 0;
  927. sg_count++;
  928. link_tbl_ptr++;
  929. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  930. link_tbl_ptr->len = cpu_to_be16(authsize);
  931. /* icv data follows link tables */
  932. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  933. (edesc->src_nents + edesc->dst_nents + 2) *
  934. sizeof(struct talitos_ptr));
  935. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  936. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  937. edesc->dma_len, DMA_BIDIRECTIONAL);
  938. }
  939. /* iv out */
  940. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  941. DMA_FROM_DEVICE);
  942. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  943. if (ret != -EINPROGRESS) {
  944. ipsec_esp_unmap(dev, edesc, areq);
  945. kfree(edesc);
  946. }
  947. return ret;
  948. }
  949. /*
  950. * derive number of elements in scatterlist
  951. */
  952. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  953. {
  954. struct scatterlist *sg = sg_list;
  955. int sg_nents = 0;
  956. *chained = 0;
  957. while (nbytes > 0) {
  958. sg_nents++;
  959. nbytes -= sg->length;
  960. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  961. *chained = 1;
  962. sg = scatterwalk_sg_next(sg);
  963. }
  964. return sg_nents;
  965. }
  966. /**
  967. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  968. * @sgl: The SG list
  969. * @nents: Number of SG entries
  970. * @buf: Where to copy to
  971. * @buflen: The number of bytes to copy
  972. * @skip: The number of bytes to skip before copying.
  973. * Note: skip + buflen should equal SG total size.
  974. *
  975. * Returns the number of copied bytes.
  976. *
  977. **/
  978. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  979. void *buf, size_t buflen, unsigned int skip)
  980. {
  981. unsigned int offset = 0;
  982. unsigned int boffset = 0;
  983. struct sg_mapping_iter miter;
  984. unsigned long flags;
  985. unsigned int sg_flags = SG_MITER_ATOMIC;
  986. size_t total_buffer = buflen + skip;
  987. sg_flags |= SG_MITER_FROM_SG;
  988. sg_miter_start(&miter, sgl, nents, sg_flags);
  989. local_irq_save(flags);
  990. while (sg_miter_next(&miter) && offset < total_buffer) {
  991. unsigned int len;
  992. unsigned int ignore;
  993. if ((offset + miter.length) > skip) {
  994. if (offset < skip) {
  995. /* Copy part of this segment */
  996. ignore = skip - offset;
  997. len = miter.length - ignore;
  998. if (boffset + len > buflen)
  999. len = buflen - boffset;
  1000. memcpy(buf + boffset, miter.addr + ignore, len);
  1001. } else {
  1002. /* Copy all of this segment (up to buflen) */
  1003. len = miter.length;
  1004. if (boffset + len > buflen)
  1005. len = buflen - boffset;
  1006. memcpy(buf + boffset, miter.addr, len);
  1007. }
  1008. boffset += len;
  1009. }
  1010. offset += miter.length;
  1011. }
  1012. sg_miter_stop(&miter);
  1013. local_irq_restore(flags);
  1014. return boffset;
  1015. }
  1016. /*
  1017. * allocate and map the extended descriptor
  1018. */
  1019. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1020. struct scatterlist *src,
  1021. struct scatterlist *dst,
  1022. int hash_result,
  1023. unsigned int cryptlen,
  1024. unsigned int authsize,
  1025. int icv_stashing,
  1026. u32 cryptoflags)
  1027. {
  1028. struct talitos_edesc *edesc;
  1029. int src_nents, dst_nents, alloc_len, dma_len;
  1030. int src_chained, dst_chained = 0;
  1031. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1032. GFP_ATOMIC;
  1033. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1034. dev_err(dev, "length exceeds h/w max limit\n");
  1035. return ERR_PTR(-EINVAL);
  1036. }
  1037. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1038. src_nents = (src_nents == 1) ? 0 : src_nents;
  1039. if (hash_result) {
  1040. dst_nents = 0;
  1041. } else {
  1042. if (dst == src) {
  1043. dst_nents = src_nents;
  1044. } else {
  1045. dst_nents = sg_count(dst, cryptlen + authsize,
  1046. &dst_chained);
  1047. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1048. }
  1049. }
  1050. /*
  1051. * allocate space for base edesc plus the link tables,
  1052. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1053. * and the ICV data itself
  1054. */
  1055. alloc_len = sizeof(struct talitos_edesc);
  1056. if (src_nents || dst_nents) {
  1057. dma_len = (src_nents + dst_nents + 2) *
  1058. sizeof(struct talitos_ptr) + authsize;
  1059. alloc_len += dma_len;
  1060. } else {
  1061. dma_len = 0;
  1062. alloc_len += icv_stashing ? authsize : 0;
  1063. }
  1064. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1065. if (!edesc) {
  1066. dev_err(dev, "could not allocate edescriptor\n");
  1067. return ERR_PTR(-ENOMEM);
  1068. }
  1069. edesc->src_nents = src_nents;
  1070. edesc->dst_nents = dst_nents;
  1071. edesc->src_is_chained = src_chained;
  1072. edesc->dst_is_chained = dst_chained;
  1073. edesc->dma_len = dma_len;
  1074. if (dma_len)
  1075. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1076. edesc->dma_len,
  1077. DMA_BIDIRECTIONAL);
  1078. return edesc;
  1079. }
  1080. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1081. int icv_stashing)
  1082. {
  1083. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1084. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1085. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1086. areq->cryptlen, ctx->authsize, icv_stashing,
  1087. areq->base.flags);
  1088. }
  1089. static int aead_encrypt(struct aead_request *req)
  1090. {
  1091. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1092. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1093. struct talitos_edesc *edesc;
  1094. /* allocate extended descriptor */
  1095. edesc = aead_edesc_alloc(req, 0);
  1096. if (IS_ERR(edesc))
  1097. return PTR_ERR(edesc);
  1098. /* set encrypt */
  1099. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1100. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1101. }
  1102. static int aead_decrypt(struct aead_request *req)
  1103. {
  1104. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1105. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1106. unsigned int authsize = ctx->authsize;
  1107. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1108. struct talitos_edesc *edesc;
  1109. struct scatterlist *sg;
  1110. void *icvdata;
  1111. req->cryptlen -= authsize;
  1112. /* allocate extended descriptor */
  1113. edesc = aead_edesc_alloc(req, 1);
  1114. if (IS_ERR(edesc))
  1115. return PTR_ERR(edesc);
  1116. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1117. ((!edesc->src_nents && !edesc->dst_nents) ||
  1118. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1119. /* decrypt and check the ICV */
  1120. edesc->desc.hdr = ctx->desc_hdr_template |
  1121. DESC_HDR_DIR_INBOUND |
  1122. DESC_HDR_MODE1_MDEU_CICV;
  1123. /* reset integrity check result bits */
  1124. edesc->desc.hdr_lo = 0;
  1125. return ipsec_esp(edesc, req, NULL, 0,
  1126. ipsec_esp_decrypt_hwauth_done);
  1127. }
  1128. /* Have to check the ICV with software */
  1129. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1130. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1131. if (edesc->dma_len)
  1132. icvdata = &edesc->link_tbl[edesc->src_nents +
  1133. edesc->dst_nents + 2];
  1134. else
  1135. icvdata = &edesc->link_tbl[0];
  1136. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1137. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1138. ctx->authsize);
  1139. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1140. }
  1141. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1142. {
  1143. struct aead_request *areq = &req->areq;
  1144. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1145. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1146. struct talitos_edesc *edesc;
  1147. /* allocate extended descriptor */
  1148. edesc = aead_edesc_alloc(areq, 0);
  1149. if (IS_ERR(edesc))
  1150. return PTR_ERR(edesc);
  1151. /* set encrypt */
  1152. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1153. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1154. /* avoid consecutive packets going out with same IV */
  1155. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1156. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1157. ipsec_esp_encrypt_done);
  1158. }
  1159. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1160. const u8 *key, unsigned int keylen)
  1161. {
  1162. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1163. memcpy(&ctx->key, key, keylen);
  1164. ctx->keylen = keylen;
  1165. return 0;
  1166. }
  1167. static void common_nonsnoop_unmap(struct device *dev,
  1168. struct talitos_edesc *edesc,
  1169. struct ablkcipher_request *areq)
  1170. {
  1171. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1172. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1173. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1174. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1175. if (edesc->dma_len)
  1176. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1177. DMA_BIDIRECTIONAL);
  1178. }
  1179. static void ablkcipher_done(struct device *dev,
  1180. struct talitos_desc *desc, void *context,
  1181. int err)
  1182. {
  1183. struct ablkcipher_request *areq = context;
  1184. struct talitos_edesc *edesc;
  1185. edesc = container_of(desc, struct talitos_edesc, desc);
  1186. common_nonsnoop_unmap(dev, edesc, areq);
  1187. kfree(edesc);
  1188. areq->base.complete(&areq->base, err);
  1189. }
  1190. static int common_nonsnoop(struct talitos_edesc *edesc,
  1191. struct ablkcipher_request *areq,
  1192. void (*callback) (struct device *dev,
  1193. struct talitos_desc *desc,
  1194. void *context, int error))
  1195. {
  1196. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1197. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1198. struct device *dev = ctx->dev;
  1199. struct talitos_desc *desc = &edesc->desc;
  1200. unsigned int cryptlen = areq->nbytes;
  1201. unsigned int ivsize;
  1202. int sg_count, ret;
  1203. /* first DWORD empty */
  1204. desc->ptr[0].len = 0;
  1205. to_talitos_ptr(&desc->ptr[0], 0);
  1206. desc->ptr[0].j_extent = 0;
  1207. /* cipher iv */
  1208. ivsize = crypto_ablkcipher_ivsize(cipher);
  1209. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, areq->info, 0,
  1210. DMA_TO_DEVICE);
  1211. /* cipher key */
  1212. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1213. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1214. /*
  1215. * cipher in
  1216. */
  1217. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1218. desc->ptr[3].j_extent = 0;
  1219. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1220. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1221. : DMA_TO_DEVICE,
  1222. edesc->src_is_chained);
  1223. if (sg_count == 1) {
  1224. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1225. } else {
  1226. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1227. &edesc->link_tbl[0]);
  1228. if (sg_count > 1) {
  1229. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1230. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1231. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1232. edesc->dma_len,
  1233. DMA_BIDIRECTIONAL);
  1234. } else {
  1235. /* Only one segment now, so no link tbl needed */
  1236. to_talitos_ptr(&desc->ptr[3],
  1237. sg_dma_address(areq->src));
  1238. }
  1239. }
  1240. /* cipher out */
  1241. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1242. desc->ptr[4].j_extent = 0;
  1243. if (areq->src != areq->dst)
  1244. sg_count = talitos_map_sg(dev, areq->dst,
  1245. edesc->dst_nents ? : 1,
  1246. DMA_FROM_DEVICE,
  1247. edesc->dst_is_chained);
  1248. if (sg_count == 1) {
  1249. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1250. } else {
  1251. struct talitos_ptr *link_tbl_ptr =
  1252. &edesc->link_tbl[edesc->src_nents + 1];
  1253. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1254. (edesc->src_nents + 1) *
  1255. sizeof(struct talitos_ptr));
  1256. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1257. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1258. link_tbl_ptr);
  1259. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1260. edesc->dma_len, DMA_BIDIRECTIONAL);
  1261. }
  1262. /* iv out */
  1263. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1264. DMA_FROM_DEVICE);
  1265. /* last DWORD empty */
  1266. desc->ptr[6].len = 0;
  1267. to_talitos_ptr(&desc->ptr[6], 0);
  1268. desc->ptr[6].j_extent = 0;
  1269. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1270. if (ret != -EINPROGRESS) {
  1271. common_nonsnoop_unmap(dev, edesc, areq);
  1272. kfree(edesc);
  1273. }
  1274. return ret;
  1275. }
  1276. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1277. areq)
  1278. {
  1279. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1280. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1281. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1282. areq->nbytes, 0, 0, areq->base.flags);
  1283. }
  1284. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1285. {
  1286. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1287. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1288. struct talitos_edesc *edesc;
  1289. /* allocate extended descriptor */
  1290. edesc = ablkcipher_edesc_alloc(areq);
  1291. if (IS_ERR(edesc))
  1292. return PTR_ERR(edesc);
  1293. /* set encrypt */
  1294. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1295. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1296. }
  1297. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1298. {
  1299. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1300. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1301. struct talitos_edesc *edesc;
  1302. /* allocate extended descriptor */
  1303. edesc = ablkcipher_edesc_alloc(areq);
  1304. if (IS_ERR(edesc))
  1305. return PTR_ERR(edesc);
  1306. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1307. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1308. }
  1309. static void common_nonsnoop_hash_unmap(struct device *dev,
  1310. struct talitos_edesc *edesc,
  1311. struct ahash_request *areq)
  1312. {
  1313. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1314. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1315. /* When using hashctx-in, must unmap it. */
  1316. if (edesc->desc.ptr[1].len)
  1317. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1318. DMA_TO_DEVICE);
  1319. if (edesc->desc.ptr[2].len)
  1320. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1321. DMA_TO_DEVICE);
  1322. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1323. if (edesc->dma_len)
  1324. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1325. DMA_BIDIRECTIONAL);
  1326. }
  1327. static void ahash_done(struct device *dev,
  1328. struct talitos_desc *desc, void *context,
  1329. int err)
  1330. {
  1331. struct ahash_request *areq = context;
  1332. struct talitos_edesc *edesc =
  1333. container_of(desc, struct talitos_edesc, desc);
  1334. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1335. if (!req_ctx->last && req_ctx->to_hash_later) {
  1336. /* Position any partial block for next update/final/finup */
  1337. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1338. req_ctx->nbuf = req_ctx->to_hash_later;
  1339. }
  1340. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1341. kfree(edesc);
  1342. areq->base.complete(&areq->base, err);
  1343. }
  1344. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1345. struct ahash_request *areq, unsigned int length,
  1346. void (*callback) (struct device *dev,
  1347. struct talitos_desc *desc,
  1348. void *context, int error))
  1349. {
  1350. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1351. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1352. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1353. struct device *dev = ctx->dev;
  1354. struct talitos_desc *desc = &edesc->desc;
  1355. int sg_count, ret;
  1356. /* first DWORD empty */
  1357. desc->ptr[0] = zero_entry;
  1358. /* hash context in */
  1359. if (!req_ctx->first || req_ctx->swinit) {
  1360. map_single_talitos_ptr(dev, &desc->ptr[1],
  1361. req_ctx->hw_context_size,
  1362. (char *)req_ctx->hw_context, 0,
  1363. DMA_TO_DEVICE);
  1364. req_ctx->swinit = 0;
  1365. } else {
  1366. desc->ptr[1] = zero_entry;
  1367. /* Indicate next op is not the first. */
  1368. req_ctx->first = 0;
  1369. }
  1370. /* HMAC key */
  1371. if (ctx->keylen)
  1372. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1373. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1374. else
  1375. desc->ptr[2] = zero_entry;
  1376. /*
  1377. * data in
  1378. */
  1379. desc->ptr[3].len = cpu_to_be16(length);
  1380. desc->ptr[3].j_extent = 0;
  1381. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1382. edesc->src_nents ? : 1,
  1383. DMA_TO_DEVICE,
  1384. edesc->src_is_chained);
  1385. if (sg_count == 1) {
  1386. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1387. } else {
  1388. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1389. &edesc->link_tbl[0]);
  1390. if (sg_count > 1) {
  1391. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1392. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1393. dma_sync_single_for_device(ctx->dev,
  1394. edesc->dma_link_tbl,
  1395. edesc->dma_len,
  1396. DMA_BIDIRECTIONAL);
  1397. } else {
  1398. /* Only one segment now, so no link tbl needed */
  1399. to_talitos_ptr(&desc->ptr[3],
  1400. sg_dma_address(req_ctx->psrc));
  1401. }
  1402. }
  1403. /* fifth DWORD empty */
  1404. desc->ptr[4] = zero_entry;
  1405. /* hash/HMAC out -or- hash context out */
  1406. if (req_ctx->last)
  1407. map_single_talitos_ptr(dev, &desc->ptr[5],
  1408. crypto_ahash_digestsize(tfm),
  1409. areq->result, 0, DMA_FROM_DEVICE);
  1410. else
  1411. map_single_talitos_ptr(dev, &desc->ptr[5],
  1412. req_ctx->hw_context_size,
  1413. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1414. /* last DWORD empty */
  1415. desc->ptr[6] = zero_entry;
  1416. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1417. if (ret != -EINPROGRESS) {
  1418. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1419. kfree(edesc);
  1420. }
  1421. return ret;
  1422. }
  1423. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1424. unsigned int nbytes)
  1425. {
  1426. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1427. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1428. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1429. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1430. nbytes, 0, 0, areq->base.flags);
  1431. }
  1432. static int ahash_init(struct ahash_request *areq)
  1433. {
  1434. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1435. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1436. /* Initialize the context */
  1437. req_ctx->nbuf = 0;
  1438. req_ctx->first = 1; /* first indicates h/w must init its context */
  1439. req_ctx->swinit = 0; /* assume h/w init of context */
  1440. req_ctx->hw_context_size =
  1441. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1442. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1443. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1444. return 0;
  1445. }
  1446. /*
  1447. * on h/w without explicit sha224 support, we initialize h/w context
  1448. * manually with sha224 constants, and tell it to run sha256.
  1449. */
  1450. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1451. {
  1452. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1453. ahash_init(areq);
  1454. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1455. req_ctx->hw_context[0] = SHA224_H0;
  1456. req_ctx->hw_context[1] = SHA224_H1;
  1457. req_ctx->hw_context[2] = SHA224_H2;
  1458. req_ctx->hw_context[3] = SHA224_H3;
  1459. req_ctx->hw_context[4] = SHA224_H4;
  1460. req_ctx->hw_context[5] = SHA224_H5;
  1461. req_ctx->hw_context[6] = SHA224_H6;
  1462. req_ctx->hw_context[7] = SHA224_H7;
  1463. /* init 64-bit count */
  1464. req_ctx->hw_context[8] = 0;
  1465. req_ctx->hw_context[9] = 0;
  1466. return 0;
  1467. }
  1468. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1469. {
  1470. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1471. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1472. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1473. struct talitos_edesc *edesc;
  1474. unsigned int blocksize =
  1475. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1476. unsigned int nbytes_to_hash;
  1477. unsigned int to_hash_later;
  1478. unsigned int nsg;
  1479. int chained;
  1480. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1481. /* Buffer up to one whole block */
  1482. sg_copy_to_buffer(areq->src,
  1483. sg_count(areq->src, nbytes, &chained),
  1484. req_ctx->buf + req_ctx->nbuf, nbytes);
  1485. req_ctx->nbuf += nbytes;
  1486. return 0;
  1487. }
  1488. /* At least (blocksize + 1) bytes are available to hash */
  1489. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1490. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1491. if (req_ctx->last)
  1492. to_hash_later = 0;
  1493. else if (to_hash_later)
  1494. /* There is a partial block. Hash the full block(s) now */
  1495. nbytes_to_hash -= to_hash_later;
  1496. else {
  1497. /* Keep one block buffered */
  1498. nbytes_to_hash -= blocksize;
  1499. to_hash_later = blocksize;
  1500. }
  1501. /* Chain in any previously buffered data */
  1502. if (req_ctx->nbuf) {
  1503. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1504. sg_init_table(req_ctx->bufsl, nsg);
  1505. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1506. if (nsg > 1)
  1507. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1508. req_ctx->psrc = req_ctx->bufsl;
  1509. } else
  1510. req_ctx->psrc = areq->src;
  1511. if (to_hash_later) {
  1512. int nents = sg_count(areq->src, nbytes, &chained);
  1513. sg_copy_end_to_buffer(areq->src, nents,
  1514. req_ctx->bufnext,
  1515. to_hash_later,
  1516. nbytes - to_hash_later);
  1517. }
  1518. req_ctx->to_hash_later = to_hash_later;
  1519. /* Allocate extended descriptor */
  1520. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1521. if (IS_ERR(edesc))
  1522. return PTR_ERR(edesc);
  1523. edesc->desc.hdr = ctx->desc_hdr_template;
  1524. /* On last one, request SEC to pad; otherwise continue */
  1525. if (req_ctx->last)
  1526. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1527. else
  1528. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1529. /* request SEC to INIT hash. */
  1530. if (req_ctx->first && !req_ctx->swinit)
  1531. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1532. /* When the tfm context has a keylen, it's an HMAC.
  1533. * A first or last (ie. not middle) descriptor must request HMAC.
  1534. */
  1535. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1536. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1537. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1538. ahash_done);
  1539. }
  1540. static int ahash_update(struct ahash_request *areq)
  1541. {
  1542. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1543. req_ctx->last = 0;
  1544. return ahash_process_req(areq, areq->nbytes);
  1545. }
  1546. static int ahash_final(struct ahash_request *areq)
  1547. {
  1548. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1549. req_ctx->last = 1;
  1550. return ahash_process_req(areq, 0);
  1551. }
  1552. static int ahash_finup(struct ahash_request *areq)
  1553. {
  1554. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1555. req_ctx->last = 1;
  1556. return ahash_process_req(areq, areq->nbytes);
  1557. }
  1558. static int ahash_digest(struct ahash_request *areq)
  1559. {
  1560. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1561. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1562. ahash->init(areq);
  1563. req_ctx->last = 1;
  1564. return ahash_process_req(areq, areq->nbytes);
  1565. }
  1566. struct keyhash_result {
  1567. struct completion completion;
  1568. int err;
  1569. };
  1570. static void keyhash_complete(struct crypto_async_request *req, int err)
  1571. {
  1572. struct keyhash_result *res = req->data;
  1573. if (err == -EINPROGRESS)
  1574. return;
  1575. res->err = err;
  1576. complete(&res->completion);
  1577. }
  1578. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1579. u8 *hash)
  1580. {
  1581. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1582. struct scatterlist sg[1];
  1583. struct ahash_request *req;
  1584. struct keyhash_result hresult;
  1585. int ret;
  1586. init_completion(&hresult.completion);
  1587. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1588. if (!req)
  1589. return -ENOMEM;
  1590. /* Keep tfm keylen == 0 during hash of the long key */
  1591. ctx->keylen = 0;
  1592. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1593. keyhash_complete, &hresult);
  1594. sg_init_one(&sg[0], key, keylen);
  1595. ahash_request_set_crypt(req, sg, hash, keylen);
  1596. ret = crypto_ahash_digest(req);
  1597. switch (ret) {
  1598. case 0:
  1599. break;
  1600. case -EINPROGRESS:
  1601. case -EBUSY:
  1602. ret = wait_for_completion_interruptible(
  1603. &hresult.completion);
  1604. if (!ret)
  1605. ret = hresult.err;
  1606. break;
  1607. default:
  1608. break;
  1609. }
  1610. ahash_request_free(req);
  1611. return ret;
  1612. }
  1613. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1614. unsigned int keylen)
  1615. {
  1616. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1617. unsigned int blocksize =
  1618. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1619. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1620. unsigned int keysize = keylen;
  1621. u8 hash[SHA512_DIGEST_SIZE];
  1622. int ret;
  1623. if (keylen <= blocksize)
  1624. memcpy(ctx->key, key, keysize);
  1625. else {
  1626. /* Must get the hash of the long key */
  1627. ret = keyhash(tfm, key, keylen, hash);
  1628. if (ret) {
  1629. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1630. return -EINVAL;
  1631. }
  1632. keysize = digestsize;
  1633. memcpy(ctx->key, hash, digestsize);
  1634. }
  1635. ctx->keylen = keysize;
  1636. return 0;
  1637. }
  1638. struct talitos_alg_template {
  1639. u32 type;
  1640. union {
  1641. struct crypto_alg crypto;
  1642. struct ahash_alg hash;
  1643. } alg;
  1644. __be32 desc_hdr_template;
  1645. };
  1646. static struct talitos_alg_template driver_algs[] = {
  1647. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1648. { .type = CRYPTO_ALG_TYPE_AEAD,
  1649. .alg.crypto = {
  1650. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1651. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1652. .cra_blocksize = AES_BLOCK_SIZE,
  1653. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1654. .cra_type = &crypto_aead_type,
  1655. .cra_aead = {
  1656. .setkey = aead_setkey,
  1657. .setauthsize = aead_setauthsize,
  1658. .encrypt = aead_encrypt,
  1659. .decrypt = aead_decrypt,
  1660. .givencrypt = aead_givencrypt,
  1661. .geniv = "<built-in>",
  1662. .ivsize = AES_BLOCK_SIZE,
  1663. .maxauthsize = SHA1_DIGEST_SIZE,
  1664. }
  1665. },
  1666. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1667. DESC_HDR_SEL0_AESU |
  1668. DESC_HDR_MODE0_AESU_CBC |
  1669. DESC_HDR_SEL1_MDEUA |
  1670. DESC_HDR_MODE1_MDEU_INIT |
  1671. DESC_HDR_MODE1_MDEU_PAD |
  1672. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1673. },
  1674. { .type = CRYPTO_ALG_TYPE_AEAD,
  1675. .alg.crypto = {
  1676. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1677. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1678. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1679. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1680. .cra_type = &crypto_aead_type,
  1681. .cra_aead = {
  1682. .setkey = aead_setkey,
  1683. .setauthsize = aead_setauthsize,
  1684. .encrypt = aead_encrypt,
  1685. .decrypt = aead_decrypt,
  1686. .givencrypt = aead_givencrypt,
  1687. .geniv = "<built-in>",
  1688. .ivsize = DES3_EDE_BLOCK_SIZE,
  1689. .maxauthsize = SHA1_DIGEST_SIZE,
  1690. }
  1691. },
  1692. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1693. DESC_HDR_SEL0_DEU |
  1694. DESC_HDR_MODE0_DEU_CBC |
  1695. DESC_HDR_MODE0_DEU_3DES |
  1696. DESC_HDR_SEL1_MDEUA |
  1697. DESC_HDR_MODE1_MDEU_INIT |
  1698. DESC_HDR_MODE1_MDEU_PAD |
  1699. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1700. },
  1701. { .type = CRYPTO_ALG_TYPE_AEAD,
  1702. .alg.crypto = {
  1703. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1704. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1705. .cra_blocksize = AES_BLOCK_SIZE,
  1706. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1707. .cra_type = &crypto_aead_type,
  1708. .cra_aead = {
  1709. .setkey = aead_setkey,
  1710. .setauthsize = aead_setauthsize,
  1711. .encrypt = aead_encrypt,
  1712. .decrypt = aead_decrypt,
  1713. .givencrypt = aead_givencrypt,
  1714. .geniv = "<built-in>",
  1715. .ivsize = AES_BLOCK_SIZE,
  1716. .maxauthsize = SHA256_DIGEST_SIZE,
  1717. }
  1718. },
  1719. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1720. DESC_HDR_SEL0_AESU |
  1721. DESC_HDR_MODE0_AESU_CBC |
  1722. DESC_HDR_SEL1_MDEUA |
  1723. DESC_HDR_MODE1_MDEU_INIT |
  1724. DESC_HDR_MODE1_MDEU_PAD |
  1725. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1726. },
  1727. { .type = CRYPTO_ALG_TYPE_AEAD,
  1728. .alg.crypto = {
  1729. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1730. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1731. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1732. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1733. .cra_type = &crypto_aead_type,
  1734. .cra_aead = {
  1735. .setkey = aead_setkey,
  1736. .setauthsize = aead_setauthsize,
  1737. .encrypt = aead_encrypt,
  1738. .decrypt = aead_decrypt,
  1739. .givencrypt = aead_givencrypt,
  1740. .geniv = "<built-in>",
  1741. .ivsize = DES3_EDE_BLOCK_SIZE,
  1742. .maxauthsize = SHA256_DIGEST_SIZE,
  1743. }
  1744. },
  1745. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1746. DESC_HDR_SEL0_DEU |
  1747. DESC_HDR_MODE0_DEU_CBC |
  1748. DESC_HDR_MODE0_DEU_3DES |
  1749. DESC_HDR_SEL1_MDEUA |
  1750. DESC_HDR_MODE1_MDEU_INIT |
  1751. DESC_HDR_MODE1_MDEU_PAD |
  1752. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1753. },
  1754. { .type = CRYPTO_ALG_TYPE_AEAD,
  1755. .alg.crypto = {
  1756. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1757. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1758. .cra_blocksize = AES_BLOCK_SIZE,
  1759. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1760. .cra_type = &crypto_aead_type,
  1761. .cra_aead = {
  1762. .setkey = aead_setkey,
  1763. .setauthsize = aead_setauthsize,
  1764. .encrypt = aead_encrypt,
  1765. .decrypt = aead_decrypt,
  1766. .givencrypt = aead_givencrypt,
  1767. .geniv = "<built-in>",
  1768. .ivsize = AES_BLOCK_SIZE,
  1769. .maxauthsize = MD5_DIGEST_SIZE,
  1770. }
  1771. },
  1772. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1773. DESC_HDR_SEL0_AESU |
  1774. DESC_HDR_MODE0_AESU_CBC |
  1775. DESC_HDR_SEL1_MDEUA |
  1776. DESC_HDR_MODE1_MDEU_INIT |
  1777. DESC_HDR_MODE1_MDEU_PAD |
  1778. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1779. },
  1780. { .type = CRYPTO_ALG_TYPE_AEAD,
  1781. .alg.crypto = {
  1782. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1783. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1784. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1785. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1786. .cra_type = &crypto_aead_type,
  1787. .cra_aead = {
  1788. .setkey = aead_setkey,
  1789. .setauthsize = aead_setauthsize,
  1790. .encrypt = aead_encrypt,
  1791. .decrypt = aead_decrypt,
  1792. .givencrypt = aead_givencrypt,
  1793. .geniv = "<built-in>",
  1794. .ivsize = DES3_EDE_BLOCK_SIZE,
  1795. .maxauthsize = MD5_DIGEST_SIZE,
  1796. }
  1797. },
  1798. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1799. DESC_HDR_SEL0_DEU |
  1800. DESC_HDR_MODE0_DEU_CBC |
  1801. DESC_HDR_MODE0_DEU_3DES |
  1802. DESC_HDR_SEL1_MDEUA |
  1803. DESC_HDR_MODE1_MDEU_INIT |
  1804. DESC_HDR_MODE1_MDEU_PAD |
  1805. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1806. },
  1807. /* ABLKCIPHER algorithms. */
  1808. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1809. .alg.crypto = {
  1810. .cra_name = "cbc(aes)",
  1811. .cra_driver_name = "cbc-aes-talitos",
  1812. .cra_blocksize = AES_BLOCK_SIZE,
  1813. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1814. CRYPTO_ALG_ASYNC,
  1815. .cra_type = &crypto_ablkcipher_type,
  1816. .cra_ablkcipher = {
  1817. .setkey = ablkcipher_setkey,
  1818. .encrypt = ablkcipher_encrypt,
  1819. .decrypt = ablkcipher_decrypt,
  1820. .geniv = "eseqiv",
  1821. .min_keysize = AES_MIN_KEY_SIZE,
  1822. .max_keysize = AES_MAX_KEY_SIZE,
  1823. .ivsize = AES_BLOCK_SIZE,
  1824. }
  1825. },
  1826. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1827. DESC_HDR_SEL0_AESU |
  1828. DESC_HDR_MODE0_AESU_CBC,
  1829. },
  1830. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1831. .alg.crypto = {
  1832. .cra_name = "cbc(des3_ede)",
  1833. .cra_driver_name = "cbc-3des-talitos",
  1834. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1835. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1836. CRYPTO_ALG_ASYNC,
  1837. .cra_type = &crypto_ablkcipher_type,
  1838. .cra_ablkcipher = {
  1839. .setkey = ablkcipher_setkey,
  1840. .encrypt = ablkcipher_encrypt,
  1841. .decrypt = ablkcipher_decrypt,
  1842. .geniv = "eseqiv",
  1843. .min_keysize = DES3_EDE_KEY_SIZE,
  1844. .max_keysize = DES3_EDE_KEY_SIZE,
  1845. .ivsize = DES3_EDE_BLOCK_SIZE,
  1846. }
  1847. },
  1848. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1849. DESC_HDR_SEL0_DEU |
  1850. DESC_HDR_MODE0_DEU_CBC |
  1851. DESC_HDR_MODE0_DEU_3DES,
  1852. },
  1853. /* AHASH algorithms. */
  1854. { .type = CRYPTO_ALG_TYPE_AHASH,
  1855. .alg.hash = {
  1856. .init = ahash_init,
  1857. .update = ahash_update,
  1858. .final = ahash_final,
  1859. .finup = ahash_finup,
  1860. .digest = ahash_digest,
  1861. .halg.digestsize = MD5_DIGEST_SIZE,
  1862. .halg.base = {
  1863. .cra_name = "md5",
  1864. .cra_driver_name = "md5-talitos",
  1865. .cra_blocksize = MD5_BLOCK_SIZE,
  1866. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1867. CRYPTO_ALG_ASYNC,
  1868. .cra_type = &crypto_ahash_type
  1869. }
  1870. },
  1871. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1872. DESC_HDR_SEL0_MDEUA |
  1873. DESC_HDR_MODE0_MDEU_MD5,
  1874. },
  1875. { .type = CRYPTO_ALG_TYPE_AHASH,
  1876. .alg.hash = {
  1877. .init = ahash_init,
  1878. .update = ahash_update,
  1879. .final = ahash_final,
  1880. .finup = ahash_finup,
  1881. .digest = ahash_digest,
  1882. .halg.digestsize = SHA1_DIGEST_SIZE,
  1883. .halg.base = {
  1884. .cra_name = "sha1",
  1885. .cra_driver_name = "sha1-talitos",
  1886. .cra_blocksize = SHA1_BLOCK_SIZE,
  1887. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1888. CRYPTO_ALG_ASYNC,
  1889. .cra_type = &crypto_ahash_type
  1890. }
  1891. },
  1892. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1893. DESC_HDR_SEL0_MDEUA |
  1894. DESC_HDR_MODE0_MDEU_SHA1,
  1895. },
  1896. { .type = CRYPTO_ALG_TYPE_AHASH,
  1897. .alg.hash = {
  1898. .init = ahash_init,
  1899. .update = ahash_update,
  1900. .final = ahash_final,
  1901. .finup = ahash_finup,
  1902. .digest = ahash_digest,
  1903. .halg.digestsize = SHA224_DIGEST_SIZE,
  1904. .halg.base = {
  1905. .cra_name = "sha224",
  1906. .cra_driver_name = "sha224-talitos",
  1907. .cra_blocksize = SHA224_BLOCK_SIZE,
  1908. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1909. CRYPTO_ALG_ASYNC,
  1910. .cra_type = &crypto_ahash_type
  1911. }
  1912. },
  1913. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1914. DESC_HDR_SEL0_MDEUA |
  1915. DESC_HDR_MODE0_MDEU_SHA224,
  1916. },
  1917. { .type = CRYPTO_ALG_TYPE_AHASH,
  1918. .alg.hash = {
  1919. .init = ahash_init,
  1920. .update = ahash_update,
  1921. .final = ahash_final,
  1922. .finup = ahash_finup,
  1923. .digest = ahash_digest,
  1924. .halg.digestsize = SHA256_DIGEST_SIZE,
  1925. .halg.base = {
  1926. .cra_name = "sha256",
  1927. .cra_driver_name = "sha256-talitos",
  1928. .cra_blocksize = SHA256_BLOCK_SIZE,
  1929. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1930. CRYPTO_ALG_ASYNC,
  1931. .cra_type = &crypto_ahash_type
  1932. }
  1933. },
  1934. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1935. DESC_HDR_SEL0_MDEUA |
  1936. DESC_HDR_MODE0_MDEU_SHA256,
  1937. },
  1938. { .type = CRYPTO_ALG_TYPE_AHASH,
  1939. .alg.hash = {
  1940. .init = ahash_init,
  1941. .update = ahash_update,
  1942. .final = ahash_final,
  1943. .finup = ahash_finup,
  1944. .digest = ahash_digest,
  1945. .halg.digestsize = SHA384_DIGEST_SIZE,
  1946. .halg.base = {
  1947. .cra_name = "sha384",
  1948. .cra_driver_name = "sha384-talitos",
  1949. .cra_blocksize = SHA384_BLOCK_SIZE,
  1950. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1951. CRYPTO_ALG_ASYNC,
  1952. .cra_type = &crypto_ahash_type
  1953. }
  1954. },
  1955. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1956. DESC_HDR_SEL0_MDEUB |
  1957. DESC_HDR_MODE0_MDEUB_SHA384,
  1958. },
  1959. { .type = CRYPTO_ALG_TYPE_AHASH,
  1960. .alg.hash = {
  1961. .init = ahash_init,
  1962. .update = ahash_update,
  1963. .final = ahash_final,
  1964. .finup = ahash_finup,
  1965. .digest = ahash_digest,
  1966. .halg.digestsize = SHA512_DIGEST_SIZE,
  1967. .halg.base = {
  1968. .cra_name = "sha512",
  1969. .cra_driver_name = "sha512-talitos",
  1970. .cra_blocksize = SHA512_BLOCK_SIZE,
  1971. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1972. CRYPTO_ALG_ASYNC,
  1973. .cra_type = &crypto_ahash_type
  1974. }
  1975. },
  1976. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1977. DESC_HDR_SEL0_MDEUB |
  1978. DESC_HDR_MODE0_MDEUB_SHA512,
  1979. },
  1980. { .type = CRYPTO_ALG_TYPE_AHASH,
  1981. .alg.hash = {
  1982. .init = ahash_init,
  1983. .update = ahash_update,
  1984. .final = ahash_final,
  1985. .finup = ahash_finup,
  1986. .digest = ahash_digest,
  1987. .setkey = ahash_setkey,
  1988. .halg.digestsize = MD5_DIGEST_SIZE,
  1989. .halg.base = {
  1990. .cra_name = "hmac(md5)",
  1991. .cra_driver_name = "hmac-md5-talitos",
  1992. .cra_blocksize = MD5_BLOCK_SIZE,
  1993. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1994. CRYPTO_ALG_ASYNC,
  1995. .cra_type = &crypto_ahash_type
  1996. }
  1997. },
  1998. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1999. DESC_HDR_SEL0_MDEUA |
  2000. DESC_HDR_MODE0_MDEU_MD5,
  2001. },
  2002. { .type = CRYPTO_ALG_TYPE_AHASH,
  2003. .alg.hash = {
  2004. .init = ahash_init,
  2005. .update = ahash_update,
  2006. .final = ahash_final,
  2007. .finup = ahash_finup,
  2008. .digest = ahash_digest,
  2009. .setkey = ahash_setkey,
  2010. .halg.digestsize = SHA1_DIGEST_SIZE,
  2011. .halg.base = {
  2012. .cra_name = "hmac(sha1)",
  2013. .cra_driver_name = "hmac-sha1-talitos",
  2014. .cra_blocksize = SHA1_BLOCK_SIZE,
  2015. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2016. CRYPTO_ALG_ASYNC,
  2017. .cra_type = &crypto_ahash_type
  2018. }
  2019. },
  2020. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2021. DESC_HDR_SEL0_MDEUA |
  2022. DESC_HDR_MODE0_MDEU_SHA1,
  2023. },
  2024. { .type = CRYPTO_ALG_TYPE_AHASH,
  2025. .alg.hash = {
  2026. .init = ahash_init,
  2027. .update = ahash_update,
  2028. .final = ahash_final,
  2029. .finup = ahash_finup,
  2030. .digest = ahash_digest,
  2031. .setkey = ahash_setkey,
  2032. .halg.digestsize = SHA224_DIGEST_SIZE,
  2033. .halg.base = {
  2034. .cra_name = "hmac(sha224)",
  2035. .cra_driver_name = "hmac-sha224-talitos",
  2036. .cra_blocksize = SHA224_BLOCK_SIZE,
  2037. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2038. CRYPTO_ALG_ASYNC,
  2039. .cra_type = &crypto_ahash_type
  2040. }
  2041. },
  2042. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2043. DESC_HDR_SEL0_MDEUA |
  2044. DESC_HDR_MODE0_MDEU_SHA224,
  2045. },
  2046. { .type = CRYPTO_ALG_TYPE_AHASH,
  2047. .alg.hash = {
  2048. .init = ahash_init,
  2049. .update = ahash_update,
  2050. .final = ahash_final,
  2051. .finup = ahash_finup,
  2052. .digest = ahash_digest,
  2053. .setkey = ahash_setkey,
  2054. .halg.digestsize = SHA256_DIGEST_SIZE,
  2055. .halg.base = {
  2056. .cra_name = "hmac(sha256)",
  2057. .cra_driver_name = "hmac-sha256-talitos",
  2058. .cra_blocksize = SHA256_BLOCK_SIZE,
  2059. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2060. CRYPTO_ALG_ASYNC,
  2061. .cra_type = &crypto_ahash_type
  2062. }
  2063. },
  2064. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2065. DESC_HDR_SEL0_MDEUA |
  2066. DESC_HDR_MODE0_MDEU_SHA256,
  2067. },
  2068. { .type = CRYPTO_ALG_TYPE_AHASH,
  2069. .alg.hash = {
  2070. .init = ahash_init,
  2071. .update = ahash_update,
  2072. .final = ahash_final,
  2073. .finup = ahash_finup,
  2074. .digest = ahash_digest,
  2075. .setkey = ahash_setkey,
  2076. .halg.digestsize = SHA384_DIGEST_SIZE,
  2077. .halg.base = {
  2078. .cra_name = "hmac(sha384)",
  2079. .cra_driver_name = "hmac-sha384-talitos",
  2080. .cra_blocksize = SHA384_BLOCK_SIZE,
  2081. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2082. CRYPTO_ALG_ASYNC,
  2083. .cra_type = &crypto_ahash_type
  2084. }
  2085. },
  2086. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2087. DESC_HDR_SEL0_MDEUB |
  2088. DESC_HDR_MODE0_MDEUB_SHA384,
  2089. },
  2090. { .type = CRYPTO_ALG_TYPE_AHASH,
  2091. .alg.hash = {
  2092. .init = ahash_init,
  2093. .update = ahash_update,
  2094. .final = ahash_final,
  2095. .finup = ahash_finup,
  2096. .digest = ahash_digest,
  2097. .setkey = ahash_setkey,
  2098. .halg.digestsize = SHA512_DIGEST_SIZE,
  2099. .halg.base = {
  2100. .cra_name = "hmac(sha512)",
  2101. .cra_driver_name = "hmac-sha512-talitos",
  2102. .cra_blocksize = SHA512_BLOCK_SIZE,
  2103. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2104. CRYPTO_ALG_ASYNC,
  2105. .cra_type = &crypto_ahash_type
  2106. }
  2107. },
  2108. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2109. DESC_HDR_SEL0_MDEUB |
  2110. DESC_HDR_MODE0_MDEUB_SHA512,
  2111. }
  2112. };
  2113. struct talitos_crypto_alg {
  2114. struct list_head entry;
  2115. struct device *dev;
  2116. struct talitos_alg_template algt;
  2117. };
  2118. static int talitos_cra_init(struct crypto_tfm *tfm)
  2119. {
  2120. struct crypto_alg *alg = tfm->__crt_alg;
  2121. struct talitos_crypto_alg *talitos_alg;
  2122. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2123. struct talitos_private *priv;
  2124. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2125. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2126. struct talitos_crypto_alg,
  2127. algt.alg.hash);
  2128. else
  2129. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2130. algt.alg.crypto);
  2131. /* update context with ptr to dev */
  2132. ctx->dev = talitos_alg->dev;
  2133. /* assign SEC channel to tfm in round-robin fashion */
  2134. priv = dev_get_drvdata(ctx->dev);
  2135. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2136. (priv->num_channels - 1);
  2137. /* copy descriptor header template value */
  2138. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2139. /* select done notification */
  2140. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2141. return 0;
  2142. }
  2143. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2144. {
  2145. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2146. talitos_cra_init(tfm);
  2147. /* random first IV */
  2148. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2149. return 0;
  2150. }
  2151. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2152. {
  2153. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2154. talitos_cra_init(tfm);
  2155. ctx->keylen = 0;
  2156. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2157. sizeof(struct talitos_ahash_req_ctx));
  2158. return 0;
  2159. }
  2160. /*
  2161. * given the alg's descriptor header template, determine whether descriptor
  2162. * type and primary/secondary execution units required match the hw
  2163. * capabilities description provided in the device tree node.
  2164. */
  2165. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2166. {
  2167. struct talitos_private *priv = dev_get_drvdata(dev);
  2168. int ret;
  2169. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2170. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2171. if (SECONDARY_EU(desc_hdr_template))
  2172. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2173. & priv->exec_units);
  2174. return ret;
  2175. }
  2176. static int talitos_remove(struct platform_device *ofdev)
  2177. {
  2178. struct device *dev = &ofdev->dev;
  2179. struct talitos_private *priv = dev_get_drvdata(dev);
  2180. struct talitos_crypto_alg *t_alg, *n;
  2181. int i;
  2182. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2183. switch (t_alg->algt.type) {
  2184. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2185. case CRYPTO_ALG_TYPE_AEAD:
  2186. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2187. break;
  2188. case CRYPTO_ALG_TYPE_AHASH:
  2189. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2190. break;
  2191. }
  2192. list_del(&t_alg->entry);
  2193. kfree(t_alg);
  2194. }
  2195. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2196. talitos_unregister_rng(dev);
  2197. for (i = 0; i < priv->num_channels; i++)
  2198. kfree(priv->chan[i].fifo);
  2199. kfree(priv->chan);
  2200. if (priv->irq != NO_IRQ) {
  2201. free_irq(priv->irq, dev);
  2202. irq_dispose_mapping(priv->irq);
  2203. }
  2204. tasklet_kill(&priv->done_task);
  2205. iounmap(priv->reg);
  2206. dev_set_drvdata(dev, NULL);
  2207. kfree(priv);
  2208. return 0;
  2209. }
  2210. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2211. struct talitos_alg_template
  2212. *template)
  2213. {
  2214. struct talitos_private *priv = dev_get_drvdata(dev);
  2215. struct talitos_crypto_alg *t_alg;
  2216. struct crypto_alg *alg;
  2217. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2218. if (!t_alg)
  2219. return ERR_PTR(-ENOMEM);
  2220. t_alg->algt = *template;
  2221. switch (t_alg->algt.type) {
  2222. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2223. alg = &t_alg->algt.alg.crypto;
  2224. alg->cra_init = talitos_cra_init;
  2225. break;
  2226. case CRYPTO_ALG_TYPE_AEAD:
  2227. alg = &t_alg->algt.alg.crypto;
  2228. alg->cra_init = talitos_cra_init_aead;
  2229. break;
  2230. case CRYPTO_ALG_TYPE_AHASH:
  2231. alg = &t_alg->algt.alg.hash.halg.base;
  2232. alg->cra_init = talitos_cra_init_ahash;
  2233. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2234. !strncmp(alg->cra_name, "hmac", 4))
  2235. return ERR_PTR(-ENOTSUPP);
  2236. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2237. (!strcmp(alg->cra_name, "sha224") ||
  2238. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2239. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2240. t_alg->algt.desc_hdr_template =
  2241. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2242. DESC_HDR_SEL0_MDEUA |
  2243. DESC_HDR_MODE0_MDEU_SHA256;
  2244. }
  2245. break;
  2246. default:
  2247. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2248. return ERR_PTR(-EINVAL);
  2249. }
  2250. alg->cra_module = THIS_MODULE;
  2251. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2252. alg->cra_alignmask = 0;
  2253. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2254. t_alg->dev = dev;
  2255. return t_alg;
  2256. }
  2257. static int talitos_probe(struct platform_device *ofdev)
  2258. {
  2259. struct device *dev = &ofdev->dev;
  2260. struct device_node *np = ofdev->dev.of_node;
  2261. struct talitos_private *priv;
  2262. const unsigned int *prop;
  2263. int i, err;
  2264. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2265. if (!priv)
  2266. return -ENOMEM;
  2267. dev_set_drvdata(dev, priv);
  2268. priv->ofdev = ofdev;
  2269. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  2270. INIT_LIST_HEAD(&priv->alg_list);
  2271. priv->irq = irq_of_parse_and_map(np, 0);
  2272. if (priv->irq == NO_IRQ) {
  2273. dev_err(dev, "failed to map irq\n");
  2274. err = -EINVAL;
  2275. goto err_out;
  2276. }
  2277. /* get the irq line */
  2278. err = request_irq(priv->irq, talitos_interrupt, 0,
  2279. dev_driver_string(dev), dev);
  2280. if (err) {
  2281. dev_err(dev, "failed to request irq %d\n", priv->irq);
  2282. irq_dispose_mapping(priv->irq);
  2283. priv->irq = NO_IRQ;
  2284. goto err_out;
  2285. }
  2286. priv->reg = of_iomap(np, 0);
  2287. if (!priv->reg) {
  2288. dev_err(dev, "failed to of_iomap\n");
  2289. err = -ENOMEM;
  2290. goto err_out;
  2291. }
  2292. /* get SEC version capabilities from device tree */
  2293. prop = of_get_property(np, "fsl,num-channels", NULL);
  2294. if (prop)
  2295. priv->num_channels = *prop;
  2296. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2297. if (prop)
  2298. priv->chfifo_len = *prop;
  2299. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2300. if (prop)
  2301. priv->exec_units = *prop;
  2302. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2303. if (prop)
  2304. priv->desc_types = *prop;
  2305. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2306. !priv->exec_units || !priv->desc_types) {
  2307. dev_err(dev, "invalid property data in device tree node\n");
  2308. err = -EINVAL;
  2309. goto err_out;
  2310. }
  2311. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2312. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2313. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2314. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2315. TALITOS_FTR_SHA224_HWINIT |
  2316. TALITOS_FTR_HMAC_OK;
  2317. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2318. priv->num_channels, GFP_KERNEL);
  2319. if (!priv->chan) {
  2320. dev_err(dev, "failed to allocate channel management space\n");
  2321. err = -ENOMEM;
  2322. goto err_out;
  2323. }
  2324. for (i = 0; i < priv->num_channels; i++)
  2325. priv->chan[i].reg = priv->reg + TALITOS_CH_BASE_OFFSET +
  2326. TALITOS_CH_STRIDE * (i + 1);
  2327. for (i = 0; i < priv->num_channels; i++) {
  2328. spin_lock_init(&priv->chan[i].head_lock);
  2329. spin_lock_init(&priv->chan[i].tail_lock);
  2330. }
  2331. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2332. for (i = 0; i < priv->num_channels; i++) {
  2333. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2334. priv->fifo_len, GFP_KERNEL);
  2335. if (!priv->chan[i].fifo) {
  2336. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2337. err = -ENOMEM;
  2338. goto err_out;
  2339. }
  2340. }
  2341. for (i = 0; i < priv->num_channels; i++)
  2342. atomic_set(&priv->chan[i].submit_count,
  2343. -(priv->chfifo_len - 1));
  2344. dma_set_mask(dev, DMA_BIT_MASK(36));
  2345. /* reset and initialize the h/w */
  2346. err = init_device(dev);
  2347. if (err) {
  2348. dev_err(dev, "failed to initialize device\n");
  2349. goto err_out;
  2350. }
  2351. /* register the RNG, if available */
  2352. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2353. err = talitos_register_rng(dev);
  2354. if (err) {
  2355. dev_err(dev, "failed to register hwrng: %d\n", err);
  2356. goto err_out;
  2357. } else
  2358. dev_info(dev, "hwrng\n");
  2359. }
  2360. /* register crypto algorithms the device supports */
  2361. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2362. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2363. struct talitos_crypto_alg *t_alg;
  2364. char *name = NULL;
  2365. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2366. if (IS_ERR(t_alg)) {
  2367. err = PTR_ERR(t_alg);
  2368. if (err == -ENOTSUPP) {
  2369. kfree(t_alg);
  2370. continue;
  2371. }
  2372. goto err_out;
  2373. }
  2374. switch (t_alg->algt.type) {
  2375. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2376. case CRYPTO_ALG_TYPE_AEAD:
  2377. err = crypto_register_alg(
  2378. &t_alg->algt.alg.crypto);
  2379. name = t_alg->algt.alg.crypto.cra_driver_name;
  2380. break;
  2381. case CRYPTO_ALG_TYPE_AHASH:
  2382. err = crypto_register_ahash(
  2383. &t_alg->algt.alg.hash);
  2384. name =
  2385. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2386. break;
  2387. }
  2388. if (err) {
  2389. dev_err(dev, "%s alg registration failed\n",
  2390. name);
  2391. kfree(t_alg);
  2392. } else
  2393. list_add_tail(&t_alg->entry, &priv->alg_list);
  2394. }
  2395. }
  2396. if (!list_empty(&priv->alg_list))
  2397. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2398. (char *)of_get_property(np, "compatible", NULL));
  2399. return 0;
  2400. err_out:
  2401. talitos_remove(ofdev);
  2402. return err;
  2403. }
  2404. static const struct of_device_id talitos_match[] = {
  2405. {
  2406. .compatible = "fsl,sec2.0",
  2407. },
  2408. {},
  2409. };
  2410. MODULE_DEVICE_TABLE(of, talitos_match);
  2411. static struct platform_driver talitos_driver = {
  2412. .driver = {
  2413. .name = "talitos",
  2414. .owner = THIS_MODULE,
  2415. .of_match_table = talitos_match,
  2416. },
  2417. .probe = talitos_probe,
  2418. .remove = talitos_remove,
  2419. };
  2420. static int __init talitos_init(void)
  2421. {
  2422. return platform_driver_register(&talitos_driver);
  2423. }
  2424. module_init(talitos_init);
  2425. static void __exit talitos_exit(void)
  2426. {
  2427. platform_driver_unregister(&talitos_driver);
  2428. }
  2429. module_exit(talitos_exit);
  2430. MODULE_LICENSE("GPL");
  2431. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2432. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");