rt2800lib.c 167 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  184. {
  185. u32 reg;
  186. int i, count;
  187. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  188. if (rt2x00_get_field32(reg, WLAN_EN))
  189. return 0;
  190. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  191. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  192. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  193. rt2x00_set_field32(&reg, WLAN_EN, 1);
  194. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  195. udelay(REGISTER_BUSY_DELAY);
  196. count = 0;
  197. do {
  198. /*
  199. * Check PLL_LD & XTAL_RDY.
  200. */
  201. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  202. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  203. if (rt2x00_get_field32(reg, PLL_LD) &&
  204. rt2x00_get_field32(reg, XTAL_RDY))
  205. break;
  206. udelay(REGISTER_BUSY_DELAY);
  207. }
  208. if (i >= REGISTER_BUSY_COUNT) {
  209. if (count >= 10)
  210. return -EIO;
  211. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  212. udelay(REGISTER_BUSY_DELAY);
  213. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  214. udelay(REGISTER_BUSY_DELAY);
  215. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  216. udelay(REGISTER_BUSY_DELAY);
  217. count++;
  218. } else {
  219. count = 0;
  220. }
  221. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  222. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  223. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  224. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  225. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  226. udelay(10);
  227. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  228. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  229. udelay(10);
  230. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  231. } while (count != 0);
  232. return 0;
  233. }
  234. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  235. const u8 command, const u8 token,
  236. const u8 arg0, const u8 arg1)
  237. {
  238. u32 reg;
  239. /*
  240. * SOC devices don't support MCU requests.
  241. */
  242. if (rt2x00_is_soc(rt2x00dev))
  243. return;
  244. mutex_lock(&rt2x00dev->csr_mutex);
  245. /*
  246. * Wait until the MCU becomes available, afterwards we
  247. * can safely write the new data into the register.
  248. */
  249. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  250. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  251. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  252. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  253. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  254. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  255. reg = 0;
  256. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  257. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  258. }
  259. mutex_unlock(&rt2x00dev->csr_mutex);
  260. }
  261. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  262. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  263. {
  264. unsigned int i = 0;
  265. u32 reg;
  266. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  267. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  268. if (reg && reg != ~0)
  269. return 0;
  270. msleep(1);
  271. }
  272. ERROR(rt2x00dev, "Unstable hardware.\n");
  273. return -EBUSY;
  274. }
  275. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  276. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  277. {
  278. unsigned int i;
  279. u32 reg;
  280. /*
  281. * Some devices are really slow to respond here. Wait a whole second
  282. * before timing out.
  283. */
  284. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  285. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  286. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  287. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  288. return 0;
  289. msleep(10);
  290. }
  291. ERROR(rt2x00dev, "WPDMA TX/RX busy [0x%08x].\n", reg);
  292. return -EACCES;
  293. }
  294. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  295. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  296. {
  297. u32 reg;
  298. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  299. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  300. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  301. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  302. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  303. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  304. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  305. }
  306. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  307. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  308. {
  309. u16 fw_crc;
  310. u16 crc;
  311. /*
  312. * The last 2 bytes in the firmware array are the crc checksum itself,
  313. * this means that we should never pass those 2 bytes to the crc
  314. * algorithm.
  315. */
  316. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  317. /*
  318. * Use the crc ccitt algorithm.
  319. * This will return the same value as the legacy driver which
  320. * used bit ordering reversion on the both the firmware bytes
  321. * before input input as well as on the final output.
  322. * Obviously using crc ccitt directly is much more efficient.
  323. */
  324. crc = crc_ccitt(~0, data, len - 2);
  325. /*
  326. * There is a small difference between the crc-itu-t + bitrev and
  327. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  328. * will be swapped, use swab16 to convert the crc to the correct
  329. * value.
  330. */
  331. crc = swab16(crc);
  332. return fw_crc == crc;
  333. }
  334. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  335. const u8 *data, const size_t len)
  336. {
  337. size_t offset = 0;
  338. size_t fw_len;
  339. bool multiple;
  340. /*
  341. * PCI(e) & SOC devices require firmware with a length
  342. * of 8kb. USB devices require firmware files with a length
  343. * of 4kb. Certain USB chipsets however require different firmware,
  344. * which Ralink only provides attached to the original firmware
  345. * file. Thus for USB devices, firmware files have a length
  346. * which is a multiple of 4kb. The firmware for rt3290 chip also
  347. * have a length which is a multiple of 4kb.
  348. */
  349. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  350. fw_len = 4096;
  351. else
  352. fw_len = 8192;
  353. multiple = true;
  354. /*
  355. * Validate the firmware length
  356. */
  357. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  358. return FW_BAD_LENGTH;
  359. /*
  360. * Check if the chipset requires one of the upper parts
  361. * of the firmware.
  362. */
  363. if (rt2x00_is_usb(rt2x00dev) &&
  364. !rt2x00_rt(rt2x00dev, RT2860) &&
  365. !rt2x00_rt(rt2x00dev, RT2872) &&
  366. !rt2x00_rt(rt2x00dev, RT3070) &&
  367. ((len / fw_len) == 1))
  368. return FW_BAD_VERSION;
  369. /*
  370. * 8kb firmware files must be checked as if it were
  371. * 2 separate firmware files.
  372. */
  373. while (offset < len) {
  374. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  375. return FW_BAD_CRC;
  376. offset += fw_len;
  377. }
  378. return FW_OK;
  379. }
  380. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  381. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  382. const u8 *data, const size_t len)
  383. {
  384. unsigned int i;
  385. u32 reg;
  386. int retval;
  387. if (rt2x00_rt(rt2x00dev, RT3290)) {
  388. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  389. if (retval)
  390. return -EBUSY;
  391. }
  392. /*
  393. * If driver doesn't wake up firmware here,
  394. * rt2800_load_firmware will hang forever when interface is up again.
  395. */
  396. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  397. /*
  398. * Wait for stable hardware.
  399. */
  400. if (rt2800_wait_csr_ready(rt2x00dev))
  401. return -EBUSY;
  402. if (rt2x00_is_pci(rt2x00dev)) {
  403. if (rt2x00_rt(rt2x00dev, RT3290) ||
  404. rt2x00_rt(rt2x00dev, RT3572) ||
  405. rt2x00_rt(rt2x00dev, RT5390) ||
  406. rt2x00_rt(rt2x00dev, RT5392)) {
  407. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  408. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  409. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  410. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  411. }
  412. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  413. }
  414. rt2800_disable_wpdma(rt2x00dev);
  415. /*
  416. * Write firmware to the device.
  417. */
  418. rt2800_drv_write_firmware(rt2x00dev, data, len);
  419. /*
  420. * Wait for device to stabilize.
  421. */
  422. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  423. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  424. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  425. break;
  426. msleep(1);
  427. }
  428. if (i == REGISTER_BUSY_COUNT) {
  429. ERROR(rt2x00dev, "PBF system register not ready.\n");
  430. return -EBUSY;
  431. }
  432. /*
  433. * Disable DMA, will be reenabled later when enabling
  434. * the radio.
  435. */
  436. rt2800_disable_wpdma(rt2x00dev);
  437. /*
  438. * Initialize firmware.
  439. */
  440. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  441. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  442. if (rt2x00_is_usb(rt2x00dev))
  443. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  444. msleep(1);
  445. return 0;
  446. }
  447. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  448. void rt2800_write_tx_data(struct queue_entry *entry,
  449. struct txentry_desc *txdesc)
  450. {
  451. __le32 *txwi = rt2800_drv_get_txwi(entry);
  452. u32 word;
  453. /*
  454. * Initialize TX Info descriptor
  455. */
  456. rt2x00_desc_read(txwi, 0, &word);
  457. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  458. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  459. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  460. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  461. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  462. rt2x00_set_field32(&word, TXWI_W0_TS,
  463. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  464. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  465. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  466. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  467. txdesc->u.ht.mpdu_density);
  468. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  469. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  470. rt2x00_set_field32(&word, TXWI_W0_BW,
  471. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  472. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  473. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  474. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  475. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  476. rt2x00_desc_write(txwi, 0, word);
  477. rt2x00_desc_read(txwi, 1, &word);
  478. rt2x00_set_field32(&word, TXWI_W1_ACK,
  479. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  480. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  481. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  482. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  483. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  484. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  485. txdesc->key_idx : txdesc->u.ht.wcid);
  486. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  487. txdesc->length);
  488. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  489. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  490. rt2x00_desc_write(txwi, 1, word);
  491. /*
  492. * Always write 0 to IV/EIV fields, hardware will insert the IV
  493. * from the IVEIV register when TXD_W3_WIV is set to 0.
  494. * When TXD_W3_WIV is set to 1 it will use the IV data
  495. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  496. * crypto entry in the registers should be used to encrypt the frame.
  497. */
  498. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  499. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  500. }
  501. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  502. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  503. {
  504. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  505. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  506. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  507. u16 eeprom;
  508. u8 offset0;
  509. u8 offset1;
  510. u8 offset2;
  511. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  512. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  513. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  514. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  515. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  516. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  517. } else {
  518. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  519. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  520. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  521. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  522. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  523. }
  524. /*
  525. * Convert the value from the descriptor into the RSSI value
  526. * If the value in the descriptor is 0, it is considered invalid
  527. * and the default (extremely low) rssi value is assumed
  528. */
  529. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  530. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  531. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  532. /*
  533. * mac80211 only accepts a single RSSI value. Calculating the
  534. * average doesn't deliver a fair answer either since -60:-60 would
  535. * be considered equally good as -50:-70 while the second is the one
  536. * which gives less energy...
  537. */
  538. rssi0 = max(rssi0, rssi1);
  539. return (int)max(rssi0, rssi2);
  540. }
  541. void rt2800_process_rxwi(struct queue_entry *entry,
  542. struct rxdone_entry_desc *rxdesc)
  543. {
  544. __le32 *rxwi = (__le32 *) entry->skb->data;
  545. u32 word;
  546. rt2x00_desc_read(rxwi, 0, &word);
  547. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  548. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  549. rt2x00_desc_read(rxwi, 1, &word);
  550. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  551. rxdesc->flags |= RX_FLAG_SHORT_GI;
  552. if (rt2x00_get_field32(word, RXWI_W1_BW))
  553. rxdesc->flags |= RX_FLAG_40MHZ;
  554. /*
  555. * Detect RX rate, always use MCS as signal type.
  556. */
  557. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  558. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  559. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  560. /*
  561. * Mask of 0x8 bit to remove the short preamble flag.
  562. */
  563. if (rxdesc->rate_mode == RATE_MODE_CCK)
  564. rxdesc->signal &= ~0x8;
  565. rt2x00_desc_read(rxwi, 2, &word);
  566. /*
  567. * Convert descriptor AGC value to RSSI value.
  568. */
  569. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  570. /*
  571. * Remove RXWI descriptor from start of buffer.
  572. */
  573. skb_pull(entry->skb, RXWI_DESC_SIZE);
  574. }
  575. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  576. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  577. {
  578. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  579. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  580. struct txdone_entry_desc txdesc;
  581. u32 word;
  582. u16 mcs, real_mcs;
  583. int aggr, ampdu;
  584. /*
  585. * Obtain the status about this packet.
  586. */
  587. txdesc.flags = 0;
  588. rt2x00_desc_read(txwi, 0, &word);
  589. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  590. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  591. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  592. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  593. /*
  594. * If a frame was meant to be sent as a single non-aggregated MPDU
  595. * but ended up in an aggregate the used tx rate doesn't correlate
  596. * with the one specified in the TXWI as the whole aggregate is sent
  597. * with the same rate.
  598. *
  599. * For example: two frames are sent to rt2x00, the first one sets
  600. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  601. * and requests MCS15. If the hw aggregates both frames into one
  602. * AMDPU the tx status for both frames will contain MCS7 although
  603. * the frame was sent successfully.
  604. *
  605. * Hence, replace the requested rate with the real tx rate to not
  606. * confuse the rate control algortihm by providing clearly wrong
  607. * data.
  608. */
  609. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  610. skbdesc->tx_rate_idx = real_mcs;
  611. mcs = real_mcs;
  612. }
  613. if (aggr == 1 || ampdu == 1)
  614. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  615. /*
  616. * Ralink has a retry mechanism using a global fallback
  617. * table. We setup this fallback table to try the immediate
  618. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  619. * always contains the MCS used for the last transmission, be
  620. * it successful or not.
  621. */
  622. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  623. /*
  624. * Transmission succeeded. The number of retries is
  625. * mcs - real_mcs
  626. */
  627. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  628. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  629. } else {
  630. /*
  631. * Transmission failed. The number of retries is
  632. * always 7 in this case (for a total number of 8
  633. * frames sent).
  634. */
  635. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  636. txdesc.retry = rt2x00dev->long_retry;
  637. }
  638. /*
  639. * the frame was retried at least once
  640. * -> hw used fallback rates
  641. */
  642. if (txdesc.retry)
  643. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  644. rt2x00lib_txdone(entry, &txdesc);
  645. }
  646. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  647. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  648. {
  649. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  650. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  651. unsigned int beacon_base;
  652. unsigned int padding_len;
  653. u32 orig_reg, reg;
  654. /*
  655. * Disable beaconing while we are reloading the beacon data,
  656. * otherwise we might be sending out invalid data.
  657. */
  658. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  659. orig_reg = reg;
  660. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  661. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  662. /*
  663. * Add space for the TXWI in front of the skb.
  664. */
  665. memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
  666. /*
  667. * Register descriptor details in skb frame descriptor.
  668. */
  669. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  670. skbdesc->desc = entry->skb->data;
  671. skbdesc->desc_len = TXWI_DESC_SIZE;
  672. /*
  673. * Add the TXWI for the beacon to the skb.
  674. */
  675. rt2800_write_tx_data(entry, txdesc);
  676. /*
  677. * Dump beacon to userspace through debugfs.
  678. */
  679. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  680. /*
  681. * Write entire beacon with TXWI and padding to register.
  682. */
  683. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  684. if (padding_len && skb_pad(entry->skb, padding_len)) {
  685. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  686. /* skb freed by skb_pad() on failure */
  687. entry->skb = NULL;
  688. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  689. return;
  690. }
  691. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  692. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  693. entry->skb->len + padding_len);
  694. /*
  695. * Enable beaconing again.
  696. */
  697. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  698. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  699. /*
  700. * Clean up beacon skb.
  701. */
  702. dev_kfree_skb_any(entry->skb);
  703. entry->skb = NULL;
  704. }
  705. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  706. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  707. unsigned int beacon_base)
  708. {
  709. int i;
  710. /*
  711. * For the Beacon base registers we only need to clear
  712. * the whole TXWI which (when set to 0) will invalidate
  713. * the entire beacon.
  714. */
  715. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  716. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  717. }
  718. void rt2800_clear_beacon(struct queue_entry *entry)
  719. {
  720. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  721. u32 reg;
  722. /*
  723. * Disable beaconing while we are reloading the beacon data,
  724. * otherwise we might be sending out invalid data.
  725. */
  726. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  727. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  728. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  729. /*
  730. * Clear beacon.
  731. */
  732. rt2800_clear_beacon_register(rt2x00dev,
  733. HW_BEACON_OFFSET(entry->entry_idx));
  734. /*
  735. * Enabled beaconing again.
  736. */
  737. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  738. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  739. }
  740. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  741. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  742. const struct rt2x00debug rt2800_rt2x00debug = {
  743. .owner = THIS_MODULE,
  744. .csr = {
  745. .read = rt2800_register_read,
  746. .write = rt2800_register_write,
  747. .flags = RT2X00DEBUGFS_OFFSET,
  748. .word_base = CSR_REG_BASE,
  749. .word_size = sizeof(u32),
  750. .word_count = CSR_REG_SIZE / sizeof(u32),
  751. },
  752. .eeprom = {
  753. .read = rt2x00_eeprom_read,
  754. .write = rt2x00_eeprom_write,
  755. .word_base = EEPROM_BASE,
  756. .word_size = sizeof(u16),
  757. .word_count = EEPROM_SIZE / sizeof(u16),
  758. },
  759. .bbp = {
  760. .read = rt2800_bbp_read,
  761. .write = rt2800_bbp_write,
  762. .word_base = BBP_BASE,
  763. .word_size = sizeof(u8),
  764. .word_count = BBP_SIZE / sizeof(u8),
  765. },
  766. .rf = {
  767. .read = rt2x00_rf_read,
  768. .write = rt2800_rf_write,
  769. .word_base = RF_BASE,
  770. .word_size = sizeof(u32),
  771. .word_count = RF_SIZE / sizeof(u32),
  772. },
  773. .rfcsr = {
  774. .read = rt2800_rfcsr_read,
  775. .write = rt2800_rfcsr_write,
  776. .word_base = RFCSR_BASE,
  777. .word_size = sizeof(u8),
  778. .word_count = RFCSR_SIZE / sizeof(u8),
  779. },
  780. };
  781. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  782. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  783. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  784. {
  785. u32 reg;
  786. if (rt2x00_rt(rt2x00dev, RT3290)) {
  787. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  788. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  789. } else {
  790. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  791. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  792. }
  793. }
  794. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  795. #ifdef CONFIG_RT2X00_LIB_LEDS
  796. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  797. enum led_brightness brightness)
  798. {
  799. struct rt2x00_led *led =
  800. container_of(led_cdev, struct rt2x00_led, led_dev);
  801. unsigned int enabled = brightness != LED_OFF;
  802. unsigned int bg_mode =
  803. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  804. unsigned int polarity =
  805. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  806. EEPROM_FREQ_LED_POLARITY);
  807. unsigned int ledmode =
  808. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  809. EEPROM_FREQ_LED_MODE);
  810. u32 reg;
  811. /* Check for SoC (SOC devices don't support MCU requests) */
  812. if (rt2x00_is_soc(led->rt2x00dev)) {
  813. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  814. /* Set LED Polarity */
  815. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  816. /* Set LED Mode */
  817. if (led->type == LED_TYPE_RADIO) {
  818. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  819. enabled ? 3 : 0);
  820. } else if (led->type == LED_TYPE_ASSOC) {
  821. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  822. enabled ? 3 : 0);
  823. } else if (led->type == LED_TYPE_QUALITY) {
  824. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  825. enabled ? 3 : 0);
  826. }
  827. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  828. } else {
  829. if (led->type == LED_TYPE_RADIO) {
  830. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  831. enabled ? 0x20 : 0);
  832. } else if (led->type == LED_TYPE_ASSOC) {
  833. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  834. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  835. } else if (led->type == LED_TYPE_QUALITY) {
  836. /*
  837. * The brightness is divided into 6 levels (0 - 5),
  838. * The specs tell us the following levels:
  839. * 0, 1 ,3, 7, 15, 31
  840. * to determine the level in a simple way we can simply
  841. * work with bitshifting:
  842. * (1 << level) - 1
  843. */
  844. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  845. (1 << brightness / (LED_FULL / 6)) - 1,
  846. polarity);
  847. }
  848. }
  849. }
  850. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  851. struct rt2x00_led *led, enum led_type type)
  852. {
  853. led->rt2x00dev = rt2x00dev;
  854. led->type = type;
  855. led->led_dev.brightness_set = rt2800_brightness_set;
  856. led->flags = LED_INITIALIZED;
  857. }
  858. #endif /* CONFIG_RT2X00_LIB_LEDS */
  859. /*
  860. * Configuration handlers.
  861. */
  862. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  863. const u8 *address,
  864. int wcid)
  865. {
  866. struct mac_wcid_entry wcid_entry;
  867. u32 offset;
  868. offset = MAC_WCID_ENTRY(wcid);
  869. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  870. if (address)
  871. memcpy(wcid_entry.mac, address, ETH_ALEN);
  872. rt2800_register_multiwrite(rt2x00dev, offset,
  873. &wcid_entry, sizeof(wcid_entry));
  874. }
  875. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  876. {
  877. u32 offset;
  878. offset = MAC_WCID_ATTR_ENTRY(wcid);
  879. rt2800_register_write(rt2x00dev, offset, 0);
  880. }
  881. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  882. int wcid, u32 bssidx)
  883. {
  884. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  885. u32 reg;
  886. /*
  887. * The BSS Idx numbers is split in a main value of 3 bits,
  888. * and a extended field for adding one additional bit to the value.
  889. */
  890. rt2800_register_read(rt2x00dev, offset, &reg);
  891. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  892. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  893. (bssidx & 0x8) >> 3);
  894. rt2800_register_write(rt2x00dev, offset, reg);
  895. }
  896. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  897. struct rt2x00lib_crypto *crypto,
  898. struct ieee80211_key_conf *key)
  899. {
  900. struct mac_iveiv_entry iveiv_entry;
  901. u32 offset;
  902. u32 reg;
  903. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  904. if (crypto->cmd == SET_KEY) {
  905. rt2800_register_read(rt2x00dev, offset, &reg);
  906. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  907. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  908. /*
  909. * Both the cipher as the BSS Idx numbers are split in a main
  910. * value of 3 bits, and a extended field for adding one additional
  911. * bit to the value.
  912. */
  913. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  914. (crypto->cipher & 0x7));
  915. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  916. (crypto->cipher & 0x8) >> 3);
  917. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  918. rt2800_register_write(rt2x00dev, offset, reg);
  919. } else {
  920. /* Delete the cipher without touching the bssidx */
  921. rt2800_register_read(rt2x00dev, offset, &reg);
  922. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  923. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  924. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  925. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  926. rt2800_register_write(rt2x00dev, offset, reg);
  927. }
  928. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  929. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  930. if ((crypto->cipher == CIPHER_TKIP) ||
  931. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  932. (crypto->cipher == CIPHER_AES))
  933. iveiv_entry.iv[3] |= 0x20;
  934. iveiv_entry.iv[3] |= key->keyidx << 6;
  935. rt2800_register_multiwrite(rt2x00dev, offset,
  936. &iveiv_entry, sizeof(iveiv_entry));
  937. }
  938. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  939. struct rt2x00lib_crypto *crypto,
  940. struct ieee80211_key_conf *key)
  941. {
  942. struct hw_key_entry key_entry;
  943. struct rt2x00_field32 field;
  944. u32 offset;
  945. u32 reg;
  946. if (crypto->cmd == SET_KEY) {
  947. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  948. memcpy(key_entry.key, crypto->key,
  949. sizeof(key_entry.key));
  950. memcpy(key_entry.tx_mic, crypto->tx_mic,
  951. sizeof(key_entry.tx_mic));
  952. memcpy(key_entry.rx_mic, crypto->rx_mic,
  953. sizeof(key_entry.rx_mic));
  954. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  955. rt2800_register_multiwrite(rt2x00dev, offset,
  956. &key_entry, sizeof(key_entry));
  957. }
  958. /*
  959. * The cipher types are stored over multiple registers
  960. * starting with SHARED_KEY_MODE_BASE each word will have
  961. * 32 bits and contains the cipher types for 2 bssidx each.
  962. * Using the correct defines correctly will cause overhead,
  963. * so just calculate the correct offset.
  964. */
  965. field.bit_offset = 4 * (key->hw_key_idx % 8);
  966. field.bit_mask = 0x7 << field.bit_offset;
  967. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  968. rt2800_register_read(rt2x00dev, offset, &reg);
  969. rt2x00_set_field32(&reg, field,
  970. (crypto->cmd == SET_KEY) * crypto->cipher);
  971. rt2800_register_write(rt2x00dev, offset, reg);
  972. /*
  973. * Update WCID information
  974. */
  975. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  976. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  977. crypto->bssidx);
  978. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  979. return 0;
  980. }
  981. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  982. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  983. {
  984. struct mac_wcid_entry wcid_entry;
  985. int idx;
  986. u32 offset;
  987. /*
  988. * Search for the first free WCID entry and return the corresponding
  989. * index.
  990. *
  991. * Make sure the WCID starts _after_ the last possible shared key
  992. * entry (>32).
  993. *
  994. * Since parts of the pairwise key table might be shared with
  995. * the beacon frame buffers 6 & 7 we should only write into the
  996. * first 222 entries.
  997. */
  998. for (idx = 33; idx <= 222; idx++) {
  999. offset = MAC_WCID_ENTRY(idx);
  1000. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1001. sizeof(wcid_entry));
  1002. if (is_broadcast_ether_addr(wcid_entry.mac))
  1003. return idx;
  1004. }
  1005. /*
  1006. * Use -1 to indicate that we don't have any more space in the WCID
  1007. * table.
  1008. */
  1009. return -1;
  1010. }
  1011. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1012. struct rt2x00lib_crypto *crypto,
  1013. struct ieee80211_key_conf *key)
  1014. {
  1015. struct hw_key_entry key_entry;
  1016. u32 offset;
  1017. if (crypto->cmd == SET_KEY) {
  1018. /*
  1019. * Allow key configuration only for STAs that are
  1020. * known by the hw.
  1021. */
  1022. if (crypto->wcid < 0)
  1023. return -ENOSPC;
  1024. key->hw_key_idx = crypto->wcid;
  1025. memcpy(key_entry.key, crypto->key,
  1026. sizeof(key_entry.key));
  1027. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1028. sizeof(key_entry.tx_mic));
  1029. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1030. sizeof(key_entry.rx_mic));
  1031. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1032. rt2800_register_multiwrite(rt2x00dev, offset,
  1033. &key_entry, sizeof(key_entry));
  1034. }
  1035. /*
  1036. * Update WCID information
  1037. */
  1038. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1039. return 0;
  1040. }
  1041. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1042. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1043. struct ieee80211_sta *sta)
  1044. {
  1045. int wcid;
  1046. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1047. /*
  1048. * Find next free WCID.
  1049. */
  1050. wcid = rt2800_find_wcid(rt2x00dev);
  1051. /*
  1052. * Store selected wcid even if it is invalid so that we can
  1053. * later decide if the STA is uploaded into the hw.
  1054. */
  1055. sta_priv->wcid = wcid;
  1056. /*
  1057. * No space left in the device, however, we can still communicate
  1058. * with the STA -> No error.
  1059. */
  1060. if (wcid < 0)
  1061. return 0;
  1062. /*
  1063. * Clean up WCID attributes and write STA address to the device.
  1064. */
  1065. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1066. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1067. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1068. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1069. return 0;
  1070. }
  1071. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1072. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1073. {
  1074. /*
  1075. * Remove WCID entry, no need to clean the attributes as they will
  1076. * get renewed when the WCID is reused.
  1077. */
  1078. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1079. return 0;
  1080. }
  1081. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1082. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1083. const unsigned int filter_flags)
  1084. {
  1085. u32 reg;
  1086. /*
  1087. * Start configuration steps.
  1088. * Note that the version error will always be dropped
  1089. * and broadcast frames will always be accepted since
  1090. * there is no filter for it at this time.
  1091. */
  1092. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1093. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1094. !(filter_flags & FIF_FCSFAIL));
  1095. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1096. !(filter_flags & FIF_PLCPFAIL));
  1097. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1098. !(filter_flags & FIF_PROMISC_IN_BSS));
  1099. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1100. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1101. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1102. !(filter_flags & FIF_ALLMULTI));
  1103. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1104. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1105. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1106. !(filter_flags & FIF_CONTROL));
  1107. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1108. !(filter_flags & FIF_CONTROL));
  1109. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1110. !(filter_flags & FIF_CONTROL));
  1111. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1112. !(filter_flags & FIF_CONTROL));
  1113. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1114. !(filter_flags & FIF_CONTROL));
  1115. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1116. !(filter_flags & FIF_PSPOLL));
  1117. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA,
  1118. !(filter_flags & FIF_CONTROL));
  1119. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1120. !(filter_flags & FIF_CONTROL));
  1121. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1122. !(filter_flags & FIF_CONTROL));
  1123. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1124. }
  1125. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1126. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1127. struct rt2x00intf_conf *conf, const unsigned int flags)
  1128. {
  1129. u32 reg;
  1130. bool update_bssid = false;
  1131. if (flags & CONFIG_UPDATE_TYPE) {
  1132. /*
  1133. * Enable synchronisation.
  1134. */
  1135. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1136. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1137. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1138. if (conf->sync == TSF_SYNC_AP_NONE) {
  1139. /*
  1140. * Tune beacon queue transmit parameters for AP mode
  1141. */
  1142. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1143. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1144. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1145. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1146. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1147. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1148. } else {
  1149. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1150. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1151. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1152. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1153. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1154. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1155. }
  1156. }
  1157. if (flags & CONFIG_UPDATE_MAC) {
  1158. if (flags & CONFIG_UPDATE_TYPE &&
  1159. conf->sync == TSF_SYNC_AP_NONE) {
  1160. /*
  1161. * The BSSID register has to be set to our own mac
  1162. * address in AP mode.
  1163. */
  1164. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1165. update_bssid = true;
  1166. }
  1167. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1168. reg = le32_to_cpu(conf->mac[1]);
  1169. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1170. conf->mac[1] = cpu_to_le32(reg);
  1171. }
  1172. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1173. conf->mac, sizeof(conf->mac));
  1174. }
  1175. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1176. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1177. reg = le32_to_cpu(conf->bssid[1]);
  1178. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1179. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1180. conf->bssid[1] = cpu_to_le32(reg);
  1181. }
  1182. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1183. conf->bssid, sizeof(conf->bssid));
  1184. }
  1185. }
  1186. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1187. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1188. struct rt2x00lib_erp *erp)
  1189. {
  1190. bool any_sta_nongf = !!(erp->ht_opmode &
  1191. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1192. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1193. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1194. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1195. u32 reg;
  1196. /* default protection rate for HT20: OFDM 24M */
  1197. mm20_rate = gf20_rate = 0x4004;
  1198. /* default protection rate for HT40: duplicate OFDM 24M */
  1199. mm40_rate = gf40_rate = 0x4084;
  1200. switch (protection) {
  1201. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1202. /*
  1203. * All STAs in this BSS are HT20/40 but there might be
  1204. * STAs not supporting greenfield mode.
  1205. * => Disable protection for HT transmissions.
  1206. */
  1207. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1208. break;
  1209. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1210. /*
  1211. * All STAs in this BSS are HT20 or HT20/40 but there
  1212. * might be STAs not supporting greenfield mode.
  1213. * => Protect all HT40 transmissions.
  1214. */
  1215. mm20_mode = gf20_mode = 0;
  1216. mm40_mode = gf40_mode = 2;
  1217. break;
  1218. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1219. /*
  1220. * Nonmember protection:
  1221. * According to 802.11n we _should_ protect all
  1222. * HT transmissions (but we don't have to).
  1223. *
  1224. * But if cts_protection is enabled we _shall_ protect
  1225. * all HT transmissions using a CCK rate.
  1226. *
  1227. * And if any station is non GF we _shall_ protect
  1228. * GF transmissions.
  1229. *
  1230. * We decide to protect everything
  1231. * -> fall through to mixed mode.
  1232. */
  1233. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1234. /*
  1235. * Legacy STAs are present
  1236. * => Protect all HT transmissions.
  1237. */
  1238. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1239. /*
  1240. * If erp protection is needed we have to protect HT
  1241. * transmissions with CCK 11M long preamble.
  1242. */
  1243. if (erp->cts_protection) {
  1244. /* don't duplicate RTS/CTS in CCK mode */
  1245. mm20_rate = mm40_rate = 0x0003;
  1246. gf20_rate = gf40_rate = 0x0003;
  1247. }
  1248. break;
  1249. }
  1250. /* check for STAs not supporting greenfield mode */
  1251. if (any_sta_nongf)
  1252. gf20_mode = gf40_mode = 2;
  1253. /* Update HT protection config */
  1254. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1255. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1256. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1257. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1258. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1259. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1260. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1261. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1262. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1263. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1264. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1265. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1266. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1267. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1268. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1269. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1270. }
  1271. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1272. u32 changed)
  1273. {
  1274. u32 reg;
  1275. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1276. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1277. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1278. !!erp->short_preamble);
  1279. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1280. !!erp->short_preamble);
  1281. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1282. }
  1283. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1284. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1285. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1286. erp->cts_protection ? 2 : 0);
  1287. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1288. }
  1289. if (changed & BSS_CHANGED_BASIC_RATES) {
  1290. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1291. erp->basic_rates);
  1292. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1293. }
  1294. if (changed & BSS_CHANGED_ERP_SLOT) {
  1295. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1296. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1297. erp->slot_time);
  1298. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1299. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1300. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1301. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1302. }
  1303. if (changed & BSS_CHANGED_BEACON_INT) {
  1304. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1305. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1306. erp->beacon_int * 16);
  1307. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1308. }
  1309. if (changed & BSS_CHANGED_HT)
  1310. rt2800_config_ht_opmode(rt2x00dev, erp);
  1311. }
  1312. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1313. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1314. {
  1315. u32 reg;
  1316. u16 eeprom;
  1317. u8 led_ctrl, led_g_mode, led_r_mode;
  1318. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1319. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1320. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1321. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1322. } else {
  1323. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1324. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1325. }
  1326. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1327. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1328. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1329. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1330. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1331. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1332. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1333. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1334. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1335. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1336. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1337. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1338. } else {
  1339. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1340. (led_g_mode << 2) | led_r_mode, 1);
  1341. }
  1342. }
  1343. }
  1344. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1345. enum antenna ant)
  1346. {
  1347. u32 reg;
  1348. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1349. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1350. if (rt2x00_is_pci(rt2x00dev)) {
  1351. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1352. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1353. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1354. } else if (rt2x00_is_usb(rt2x00dev))
  1355. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1356. eesk_pin, 0);
  1357. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1358. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1359. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1360. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1361. }
  1362. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1363. {
  1364. u8 r1;
  1365. u8 r3;
  1366. u16 eeprom;
  1367. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1368. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1369. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1370. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1371. rt2800_config_3572bt_ant(rt2x00dev);
  1372. /*
  1373. * Configure the TX antenna.
  1374. */
  1375. switch (ant->tx_chain_num) {
  1376. case 1:
  1377. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1378. break;
  1379. case 2:
  1380. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1381. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1382. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1383. else
  1384. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1385. break;
  1386. case 3:
  1387. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1388. break;
  1389. }
  1390. /*
  1391. * Configure the RX antenna.
  1392. */
  1393. switch (ant->rx_chain_num) {
  1394. case 1:
  1395. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1396. rt2x00_rt(rt2x00dev, RT3090) ||
  1397. rt2x00_rt(rt2x00dev, RT3390)) {
  1398. rt2x00_eeprom_read(rt2x00dev,
  1399. EEPROM_NIC_CONF1, &eeprom);
  1400. if (rt2x00_get_field16(eeprom,
  1401. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1402. rt2800_set_ant_diversity(rt2x00dev,
  1403. rt2x00dev->default_ant.rx);
  1404. }
  1405. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1406. break;
  1407. case 2:
  1408. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1409. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1410. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1411. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1412. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1413. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1414. } else {
  1415. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1416. }
  1417. break;
  1418. case 3:
  1419. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1420. break;
  1421. }
  1422. rt2800_bbp_write(rt2x00dev, 3, r3);
  1423. rt2800_bbp_write(rt2x00dev, 1, r1);
  1424. }
  1425. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1426. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1427. struct rt2x00lib_conf *libconf)
  1428. {
  1429. u16 eeprom;
  1430. short lna_gain;
  1431. if (libconf->rf.channel <= 14) {
  1432. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1433. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1434. } else if (libconf->rf.channel <= 64) {
  1435. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1436. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1437. } else if (libconf->rf.channel <= 128) {
  1438. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1439. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1440. } else {
  1441. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1442. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1443. }
  1444. rt2x00dev->lna_gain = lna_gain;
  1445. }
  1446. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1447. struct ieee80211_conf *conf,
  1448. struct rf_channel *rf,
  1449. struct channel_info *info)
  1450. {
  1451. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1452. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1453. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1454. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1455. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1456. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1457. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1458. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1459. if (rf->channel > 14) {
  1460. /*
  1461. * When TX power is below 0, we should increase it by 7 to
  1462. * make it a positive value (Minimum value is -7).
  1463. * However this means that values between 0 and 7 have
  1464. * double meaning, and we should set a 7DBm boost flag.
  1465. */
  1466. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1467. (info->default_power1 >= 0));
  1468. if (info->default_power1 < 0)
  1469. info->default_power1 += 7;
  1470. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1471. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1472. (info->default_power2 >= 0));
  1473. if (info->default_power2 < 0)
  1474. info->default_power2 += 7;
  1475. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1476. } else {
  1477. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1478. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1479. }
  1480. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1481. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1482. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1483. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1484. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1485. udelay(200);
  1486. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1487. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1488. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1489. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1490. udelay(200);
  1491. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1492. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1493. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1494. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1495. }
  1496. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1497. struct ieee80211_conf *conf,
  1498. struct rf_channel *rf,
  1499. struct channel_info *info)
  1500. {
  1501. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1502. u8 rfcsr, calib_tx, calib_rx;
  1503. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1504. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1505. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1506. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1507. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1508. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1509. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1510. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1511. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1512. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1513. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1514. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1515. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1516. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1517. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1518. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1519. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1520. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1521. rt2x00dev->default_ant.rx_chain_num == 1);
  1522. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1523. rt2x00dev->default_ant.tx_chain_num == 1);
  1524. } else {
  1525. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1526. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1527. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1528. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1529. switch (rt2x00dev->default_ant.tx_chain_num) {
  1530. case 1:
  1531. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1532. /* fall through */
  1533. case 2:
  1534. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1535. break;
  1536. }
  1537. switch (rt2x00dev->default_ant.rx_chain_num) {
  1538. case 1:
  1539. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1540. /* fall through */
  1541. case 2:
  1542. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1543. break;
  1544. }
  1545. }
  1546. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1547. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1548. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1549. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1550. msleep(1);
  1551. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1552. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1553. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1554. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1555. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1556. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1557. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1558. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1559. } else {
  1560. if (conf_is_ht40(conf)) {
  1561. calib_tx = drv_data->calibration_bw40;
  1562. calib_rx = drv_data->calibration_bw40;
  1563. } else {
  1564. calib_tx = drv_data->calibration_bw20;
  1565. calib_rx = drv_data->calibration_bw20;
  1566. }
  1567. }
  1568. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1569. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1570. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1571. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1572. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1573. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1574. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1575. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1576. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1577. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1578. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1579. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1580. msleep(1);
  1581. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1582. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1583. }
  1584. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1585. struct ieee80211_conf *conf,
  1586. struct rf_channel *rf,
  1587. struct channel_info *info)
  1588. {
  1589. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1590. u8 rfcsr;
  1591. u32 reg;
  1592. if (rf->channel <= 14) {
  1593. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1594. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1595. } else {
  1596. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1597. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1598. }
  1599. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1600. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1601. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1602. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1603. if (rf->channel <= 14)
  1604. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1605. else
  1606. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1607. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1608. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1609. if (rf->channel <= 14)
  1610. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1611. else
  1612. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1613. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1614. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1615. if (rf->channel <= 14) {
  1616. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1617. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1618. info->default_power1);
  1619. } else {
  1620. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1621. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1622. (info->default_power1 & 0x3) |
  1623. ((info->default_power1 & 0xC) << 1));
  1624. }
  1625. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1626. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1627. if (rf->channel <= 14) {
  1628. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1629. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1630. info->default_power2);
  1631. } else {
  1632. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1633. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1634. (info->default_power2 & 0x3) |
  1635. ((info->default_power2 & 0xC) << 1));
  1636. }
  1637. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1638. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1639. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1640. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1641. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1642. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1643. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1644. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1645. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1646. if (rf->channel <= 14) {
  1647. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1648. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1649. }
  1650. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1651. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1652. } else {
  1653. switch (rt2x00dev->default_ant.tx_chain_num) {
  1654. case 1:
  1655. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1656. case 2:
  1657. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1658. break;
  1659. }
  1660. switch (rt2x00dev->default_ant.rx_chain_num) {
  1661. case 1:
  1662. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1663. case 2:
  1664. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1665. break;
  1666. }
  1667. }
  1668. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1669. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1670. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1671. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1672. if (conf_is_ht40(conf)) {
  1673. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1674. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1675. } else {
  1676. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1677. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1678. }
  1679. if (rf->channel <= 14) {
  1680. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1681. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1682. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1683. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1684. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1685. rfcsr = 0x4c;
  1686. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1687. drv_data->txmixer_gain_24g);
  1688. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1689. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1690. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1691. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1692. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1693. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1694. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1695. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1696. } else {
  1697. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1698. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1699. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1700. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1701. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1702. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1703. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1704. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1705. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1706. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1707. rfcsr = 0x7a;
  1708. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1709. drv_data->txmixer_gain_5g);
  1710. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1711. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1712. if (rf->channel <= 64) {
  1713. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1714. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1715. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1716. } else if (rf->channel <= 128) {
  1717. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1718. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1719. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1720. } else {
  1721. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1722. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1723. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1724. }
  1725. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1726. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1727. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1728. }
  1729. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1730. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1731. if (rf->channel <= 14)
  1732. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1733. else
  1734. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1735. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1736. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1737. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1738. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1739. }
  1740. #define POWER_BOUND 0x27
  1741. #define FREQ_OFFSET_BOUND 0x5f
  1742. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1743. struct ieee80211_conf *conf,
  1744. struct rf_channel *rf,
  1745. struct channel_info *info)
  1746. {
  1747. u8 rfcsr;
  1748. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1749. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1750. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1751. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1752. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1753. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1754. if (info->default_power1 > POWER_BOUND)
  1755. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1756. else
  1757. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1758. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1759. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1760. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1761. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1762. else
  1763. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1764. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1765. if (rf->channel <= 14) {
  1766. if (rf->channel == 6)
  1767. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1768. else
  1769. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1770. if (rf->channel >= 1 && rf->channel <= 6)
  1771. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1772. else if (rf->channel >= 7 && rf->channel <= 11)
  1773. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1774. else if (rf->channel >= 12 && rf->channel <= 14)
  1775. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1776. }
  1777. }
  1778. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1779. struct ieee80211_conf *conf,
  1780. struct rf_channel *rf,
  1781. struct channel_info *info)
  1782. {
  1783. u8 rfcsr;
  1784. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1785. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1786. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1787. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1788. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1789. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1790. if (info->default_power1 > POWER_BOUND)
  1791. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1792. else
  1793. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1794. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1795. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1796. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1797. if (info->default_power1 > POWER_BOUND)
  1798. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  1799. else
  1800. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1801. info->default_power2);
  1802. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1803. }
  1804. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1805. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1806. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1807. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1808. }
  1809. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1810. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1811. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1812. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1813. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1814. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1815. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1816. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1817. else
  1818. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1819. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1820. if (rf->channel <= 14) {
  1821. int idx = rf->channel-1;
  1822. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1823. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1824. /* r55/r59 value array of channel 1~14 */
  1825. static const char r55_bt_rev[] = {0x83, 0x83,
  1826. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1827. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1828. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1829. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1830. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1831. rt2800_rfcsr_write(rt2x00dev, 55,
  1832. r55_bt_rev[idx]);
  1833. rt2800_rfcsr_write(rt2x00dev, 59,
  1834. r59_bt_rev[idx]);
  1835. } else {
  1836. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1837. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1838. 0x88, 0x88, 0x86, 0x85, 0x84};
  1839. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1840. }
  1841. } else {
  1842. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1843. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1844. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1845. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1846. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1847. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1848. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1849. rt2800_rfcsr_write(rt2x00dev, 55,
  1850. r55_nonbt_rev[idx]);
  1851. rt2800_rfcsr_write(rt2x00dev, 59,
  1852. r59_nonbt_rev[idx]);
  1853. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  1854. rt2x00_rt(rt2x00dev, RT5392)) {
  1855. static const char r59_non_bt[] = {0x8f, 0x8f,
  1856. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1857. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1858. rt2800_rfcsr_write(rt2x00dev, 59,
  1859. r59_non_bt[idx]);
  1860. }
  1861. }
  1862. }
  1863. }
  1864. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1865. struct ieee80211_conf *conf,
  1866. struct rf_channel *rf,
  1867. struct channel_info *info)
  1868. {
  1869. u32 reg;
  1870. unsigned int tx_pin;
  1871. u8 bbp, rfcsr;
  1872. if (rf->channel <= 14) {
  1873. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1874. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1875. } else {
  1876. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1877. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1878. }
  1879. switch (rt2x00dev->chip.rf) {
  1880. case RF2020:
  1881. case RF3020:
  1882. case RF3021:
  1883. case RF3022:
  1884. case RF3320:
  1885. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1886. break;
  1887. case RF3052:
  1888. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  1889. break;
  1890. case RF3290:
  1891. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  1892. break;
  1893. case RF5360:
  1894. case RF5370:
  1895. case RF5372:
  1896. case RF5390:
  1897. case RF5392:
  1898. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  1899. break;
  1900. default:
  1901. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1902. }
  1903. if (rt2x00_rf(rt2x00dev, RF3290) ||
  1904. rt2x00_rf(rt2x00dev, RF5360) ||
  1905. rt2x00_rf(rt2x00dev, RF5370) ||
  1906. rt2x00_rf(rt2x00dev, RF5372) ||
  1907. rt2x00_rf(rt2x00dev, RF5390) ||
  1908. rt2x00_rf(rt2x00dev, RF5392)) {
  1909. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1910. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  1911. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  1912. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1913. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1914. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1915. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1916. }
  1917. /*
  1918. * Change BBP settings
  1919. */
  1920. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1921. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1922. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1923. rt2800_bbp_write(rt2x00dev, 86, 0);
  1924. if (rf->channel <= 14) {
  1925. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  1926. !rt2x00_rt(rt2x00dev, RT5392)) {
  1927. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  1928. &rt2x00dev->cap_flags)) {
  1929. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1930. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1931. } else {
  1932. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1933. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1934. }
  1935. }
  1936. } else {
  1937. if (rt2x00_rt(rt2x00dev, RT3572))
  1938. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  1939. else
  1940. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1941. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  1942. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1943. else
  1944. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1945. }
  1946. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1947. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1948. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1949. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1950. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1951. if (rt2x00_rt(rt2x00dev, RT3572))
  1952. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  1953. tx_pin = 0;
  1954. /* Turn on unused PA or LNA when not using 1T or 1R */
  1955. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  1956. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  1957. rf->channel > 14);
  1958. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  1959. rf->channel <= 14);
  1960. }
  1961. /* Turn on unused PA or LNA when not using 1T or 1R */
  1962. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  1963. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1964. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1965. }
  1966. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1967. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1968. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1969. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1970. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1971. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  1972. else
  1973. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  1974. rf->channel <= 14);
  1975. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1976. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1977. if (rt2x00_rt(rt2x00dev, RT3572))
  1978. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  1979. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1980. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1981. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1982. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1983. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1984. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1985. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1986. if (conf_is_ht40(conf)) {
  1987. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1988. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1989. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1990. } else {
  1991. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1992. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1993. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1994. }
  1995. }
  1996. msleep(1);
  1997. /*
  1998. * Clear channel statistic counters
  1999. */
  2000. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2001. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2002. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2003. }
  2004. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2005. {
  2006. u8 tssi_bounds[9];
  2007. u8 current_tssi;
  2008. u16 eeprom;
  2009. u8 step;
  2010. int i;
  2011. /*
  2012. * Read TSSI boundaries for temperature compensation from
  2013. * the EEPROM.
  2014. *
  2015. * Array idx 0 1 2 3 4 5 6 7 8
  2016. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2017. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2018. */
  2019. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2020. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2021. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2022. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2023. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2024. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2025. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2026. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2027. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2028. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2029. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2030. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2031. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2032. EEPROM_TSSI_BOUND_BG3_REF);
  2033. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2034. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2035. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2036. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2037. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2038. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2039. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2040. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2041. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2042. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2043. step = rt2x00_get_field16(eeprom,
  2044. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2045. } else {
  2046. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2047. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2048. EEPROM_TSSI_BOUND_A1_MINUS4);
  2049. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2050. EEPROM_TSSI_BOUND_A1_MINUS3);
  2051. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2052. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2053. EEPROM_TSSI_BOUND_A2_MINUS2);
  2054. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2055. EEPROM_TSSI_BOUND_A2_MINUS1);
  2056. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2057. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2058. EEPROM_TSSI_BOUND_A3_REF);
  2059. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2060. EEPROM_TSSI_BOUND_A3_PLUS1);
  2061. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2062. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2063. EEPROM_TSSI_BOUND_A4_PLUS2);
  2064. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2065. EEPROM_TSSI_BOUND_A4_PLUS3);
  2066. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2067. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2068. EEPROM_TSSI_BOUND_A5_PLUS4);
  2069. step = rt2x00_get_field16(eeprom,
  2070. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2071. }
  2072. /*
  2073. * Check if temperature compensation is supported.
  2074. */
  2075. if (tssi_bounds[4] == 0xff)
  2076. return 0;
  2077. /*
  2078. * Read current TSSI (BBP 49).
  2079. */
  2080. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2081. /*
  2082. * Compare TSSI value (BBP49) with the compensation boundaries
  2083. * from the EEPROM and increase or decrease tx power.
  2084. */
  2085. for (i = 0; i <= 3; i++) {
  2086. if (current_tssi > tssi_bounds[i])
  2087. break;
  2088. }
  2089. if (i == 4) {
  2090. for (i = 8; i >= 5; i--) {
  2091. if (current_tssi < tssi_bounds[i])
  2092. break;
  2093. }
  2094. }
  2095. return (i - 4) * step;
  2096. }
  2097. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2098. enum ieee80211_band band)
  2099. {
  2100. u16 eeprom;
  2101. u8 comp_en;
  2102. u8 comp_type;
  2103. int comp_value = 0;
  2104. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2105. /*
  2106. * HT40 compensation not required.
  2107. */
  2108. if (eeprom == 0xffff ||
  2109. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2110. return 0;
  2111. if (band == IEEE80211_BAND_2GHZ) {
  2112. comp_en = rt2x00_get_field16(eeprom,
  2113. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2114. if (comp_en) {
  2115. comp_type = rt2x00_get_field16(eeprom,
  2116. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2117. comp_value = rt2x00_get_field16(eeprom,
  2118. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2119. if (!comp_type)
  2120. comp_value = -comp_value;
  2121. }
  2122. } else {
  2123. comp_en = rt2x00_get_field16(eeprom,
  2124. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2125. if (comp_en) {
  2126. comp_type = rt2x00_get_field16(eeprom,
  2127. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2128. comp_value = rt2x00_get_field16(eeprom,
  2129. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2130. if (!comp_type)
  2131. comp_value = -comp_value;
  2132. }
  2133. }
  2134. return comp_value;
  2135. }
  2136. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2137. enum ieee80211_band band, int power_level,
  2138. u8 txpower, int delta)
  2139. {
  2140. u32 reg;
  2141. u16 eeprom;
  2142. u8 criterion;
  2143. u8 eirp_txpower;
  2144. u8 eirp_txpower_criterion;
  2145. u8 reg_limit;
  2146. if (!((band == IEEE80211_BAND_5GHZ) && is_rate_b))
  2147. return txpower;
  2148. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2149. /*
  2150. * Check if eirp txpower exceed txpower_limit.
  2151. * We use OFDM 6M as criterion and its eirp txpower
  2152. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2153. * .11b data rate need add additional 4dbm
  2154. * when calculating eirp txpower.
  2155. */
  2156. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  2157. criterion = rt2x00_get_field32(reg, TX_PWR_CFG_0_6MBS);
  2158. rt2x00_eeprom_read(rt2x00dev,
  2159. EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  2160. if (band == IEEE80211_BAND_2GHZ)
  2161. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2162. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2163. else
  2164. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2165. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2166. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2167. (is_rate_b ? 4 : 0) + delta;
  2168. reg_limit = (eirp_txpower > power_level) ?
  2169. (eirp_txpower - power_level) : 0;
  2170. } else
  2171. reg_limit = 0;
  2172. return txpower + delta - reg_limit;
  2173. }
  2174. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  2175. enum ieee80211_band band,
  2176. int power_level)
  2177. {
  2178. u8 txpower;
  2179. u16 eeprom;
  2180. int i, is_rate_b;
  2181. u32 reg;
  2182. u8 r1;
  2183. u32 offset;
  2184. int delta;
  2185. /*
  2186. * Calculate HT40 compensation delta
  2187. */
  2188. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  2189. /*
  2190. * calculate temperature compensation delta
  2191. */
  2192. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  2193. /*
  2194. * set to normal bbp tx power control mode: +/- 0dBm
  2195. */
  2196. rt2800_bbp_read(rt2x00dev, 1, &r1);
  2197. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, 0);
  2198. rt2800_bbp_write(rt2x00dev, 1, r1);
  2199. offset = TX_PWR_CFG_0;
  2200. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  2201. /* just to be safe */
  2202. if (offset > TX_PWR_CFG_4)
  2203. break;
  2204. rt2800_register_read(rt2x00dev, offset, &reg);
  2205. /* read the next four txpower values */
  2206. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  2207. &eeprom);
  2208. is_rate_b = i ? 0 : 1;
  2209. /*
  2210. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  2211. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  2212. * TX_PWR_CFG_4: unknown
  2213. */
  2214. txpower = rt2x00_get_field16(eeprom,
  2215. EEPROM_TXPOWER_BYRATE_RATE0);
  2216. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2217. power_level, txpower, delta);
  2218. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  2219. /*
  2220. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  2221. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  2222. * TX_PWR_CFG_4: unknown
  2223. */
  2224. txpower = rt2x00_get_field16(eeprom,
  2225. EEPROM_TXPOWER_BYRATE_RATE1);
  2226. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2227. power_level, txpower, delta);
  2228. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  2229. /*
  2230. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  2231. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  2232. * TX_PWR_CFG_4: unknown
  2233. */
  2234. txpower = rt2x00_get_field16(eeprom,
  2235. EEPROM_TXPOWER_BYRATE_RATE2);
  2236. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2237. power_level, txpower, delta);
  2238. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  2239. /*
  2240. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  2241. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  2242. * TX_PWR_CFG_4: unknown
  2243. */
  2244. txpower = rt2x00_get_field16(eeprom,
  2245. EEPROM_TXPOWER_BYRATE_RATE3);
  2246. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2247. power_level, txpower, delta);
  2248. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  2249. /* read the next four txpower values */
  2250. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  2251. &eeprom);
  2252. is_rate_b = 0;
  2253. /*
  2254. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  2255. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  2256. * TX_PWR_CFG_4: unknown
  2257. */
  2258. txpower = rt2x00_get_field16(eeprom,
  2259. EEPROM_TXPOWER_BYRATE_RATE0);
  2260. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2261. power_level, txpower, delta);
  2262. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  2263. /*
  2264. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  2265. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  2266. * TX_PWR_CFG_4: unknown
  2267. */
  2268. txpower = rt2x00_get_field16(eeprom,
  2269. EEPROM_TXPOWER_BYRATE_RATE1);
  2270. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2271. power_level, txpower, delta);
  2272. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  2273. /*
  2274. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  2275. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  2276. * TX_PWR_CFG_4: unknown
  2277. */
  2278. txpower = rt2x00_get_field16(eeprom,
  2279. EEPROM_TXPOWER_BYRATE_RATE2);
  2280. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2281. power_level, txpower, delta);
  2282. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  2283. /*
  2284. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  2285. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  2286. * TX_PWR_CFG_4: unknown
  2287. */
  2288. txpower = rt2x00_get_field16(eeprom,
  2289. EEPROM_TXPOWER_BYRATE_RATE3);
  2290. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2291. power_level, txpower, delta);
  2292. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2293. rt2800_register_write(rt2x00dev, offset, reg);
  2294. /* next TX_PWR_CFG register */
  2295. offset += 4;
  2296. }
  2297. }
  2298. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2299. {
  2300. rt2800_config_txpower(rt2x00dev, rt2x00dev->curr_band,
  2301. rt2x00dev->tx_power);
  2302. }
  2303. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2304. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  2305. {
  2306. u32 tx_pin;
  2307. u8 rfcsr;
  2308. /*
  2309. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  2310. * designed to be controlled in oscillation frequency by a voltage
  2311. * input. Maybe the temperature will affect the frequency of
  2312. * oscillation to be shifted. The VCO calibration will be called
  2313. * periodically to adjust the frequency to be precision.
  2314. */
  2315. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2316. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  2317. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2318. switch (rt2x00dev->chip.rf) {
  2319. case RF2020:
  2320. case RF3020:
  2321. case RF3021:
  2322. case RF3022:
  2323. case RF3320:
  2324. case RF3052:
  2325. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2326. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2327. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2328. break;
  2329. case RF3290:
  2330. case RF5360:
  2331. case RF5370:
  2332. case RF5372:
  2333. case RF5390:
  2334. case RF5392:
  2335. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2336. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2337. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2338. break;
  2339. default:
  2340. return;
  2341. }
  2342. mdelay(1);
  2343. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2344. if (rt2x00dev->rf_channel <= 14) {
  2345. switch (rt2x00dev->default_ant.tx_chain_num) {
  2346. case 3:
  2347. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  2348. /* fall through */
  2349. case 2:
  2350. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  2351. /* fall through */
  2352. case 1:
  2353. default:
  2354. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2355. break;
  2356. }
  2357. } else {
  2358. switch (rt2x00dev->default_ant.tx_chain_num) {
  2359. case 3:
  2360. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  2361. /* fall through */
  2362. case 2:
  2363. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  2364. /* fall through */
  2365. case 1:
  2366. default:
  2367. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  2368. break;
  2369. }
  2370. }
  2371. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2372. }
  2373. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  2374. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2375. struct rt2x00lib_conf *libconf)
  2376. {
  2377. u32 reg;
  2378. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2379. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2380. libconf->conf->short_frame_max_tx_count);
  2381. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2382. libconf->conf->long_frame_max_tx_count);
  2383. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2384. }
  2385. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2386. struct rt2x00lib_conf *libconf)
  2387. {
  2388. enum dev_state state =
  2389. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2390. STATE_SLEEP : STATE_AWAKE;
  2391. u32 reg;
  2392. if (state == STATE_SLEEP) {
  2393. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2394. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2395. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2396. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2397. libconf->conf->listen_interval - 1);
  2398. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2399. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2400. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2401. } else {
  2402. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2403. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2404. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2405. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2406. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2407. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2408. }
  2409. }
  2410. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2411. struct rt2x00lib_conf *libconf,
  2412. const unsigned int flags)
  2413. {
  2414. /* Always recalculate LNA gain before changing configuration */
  2415. rt2800_config_lna_gain(rt2x00dev, libconf);
  2416. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2417. rt2800_config_channel(rt2x00dev, libconf->conf,
  2418. &libconf->rf, &libconf->channel);
  2419. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2420. libconf->conf->power_level);
  2421. }
  2422. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2423. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2424. libconf->conf->power_level);
  2425. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2426. rt2800_config_retry_limit(rt2x00dev, libconf);
  2427. if (flags & IEEE80211_CONF_CHANGE_PS)
  2428. rt2800_config_ps(rt2x00dev, libconf);
  2429. }
  2430. EXPORT_SYMBOL_GPL(rt2800_config);
  2431. /*
  2432. * Link tuning
  2433. */
  2434. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2435. {
  2436. u32 reg;
  2437. /*
  2438. * Update FCS error count from register.
  2439. */
  2440. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2441. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2442. }
  2443. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2444. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2445. {
  2446. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2447. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2448. rt2x00_rt(rt2x00dev, RT3071) ||
  2449. rt2x00_rt(rt2x00dev, RT3090) ||
  2450. rt2x00_rt(rt2x00dev, RT3290) ||
  2451. rt2x00_rt(rt2x00dev, RT3390) ||
  2452. rt2x00_rt(rt2x00dev, RT5390) ||
  2453. rt2x00_rt(rt2x00dev, RT5392))
  2454. return 0x1c + (2 * rt2x00dev->lna_gain);
  2455. else
  2456. return 0x2e + rt2x00dev->lna_gain;
  2457. }
  2458. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2459. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2460. else
  2461. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2462. }
  2463. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2464. struct link_qual *qual, u8 vgc_level)
  2465. {
  2466. if (qual->vgc_level != vgc_level) {
  2467. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2468. qual->vgc_level = vgc_level;
  2469. qual->vgc_level_reg = vgc_level;
  2470. }
  2471. }
  2472. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2473. {
  2474. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2475. }
  2476. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2477. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2478. const u32 count)
  2479. {
  2480. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2481. return;
  2482. /*
  2483. * When RSSI is better then -80 increase VGC level with 0x10
  2484. */
  2485. rt2800_set_vgc(rt2x00dev, qual,
  2486. rt2800_get_default_vgc(rt2x00dev) +
  2487. ((qual->rssi > -80) * 0x10));
  2488. }
  2489. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2490. /*
  2491. * Initialization functions.
  2492. */
  2493. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2494. {
  2495. u32 reg;
  2496. u16 eeprom;
  2497. unsigned int i;
  2498. int ret;
  2499. rt2800_disable_wpdma(rt2x00dev);
  2500. ret = rt2800_drv_init_registers(rt2x00dev);
  2501. if (ret)
  2502. return ret;
  2503. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2504. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2505. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2506. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2507. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2508. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2509. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2510. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2511. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2512. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2513. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2514. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2515. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2516. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2517. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2518. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2519. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2520. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2521. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2522. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2523. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2524. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2525. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2526. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2527. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2528. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2529. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2530. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2531. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2532. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  2533. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  2534. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  2535. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  2536. }
  2537. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  2538. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  2539. rt2x00_set_field32(&reg, LDO0_EN, 1);
  2540. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  2541. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  2542. }
  2543. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  2544. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  2545. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  2546. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  2547. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  2548. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  2549. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  2550. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  2551. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  2552. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  2553. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  2554. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  2555. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  2556. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  2557. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  2558. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  2559. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  2560. }
  2561. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2562. rt2x00_rt(rt2x00dev, RT3090) ||
  2563. rt2x00_rt(rt2x00dev, RT3290) ||
  2564. rt2x00_rt(rt2x00dev, RT3390)) {
  2565. if (rt2x00_rt(rt2x00dev, RT3290))
  2566. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2567. 0x00000404);
  2568. else
  2569. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2570. 0x00000400);
  2571. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2572. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2573. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2574. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2575. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2576. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2577. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2578. 0x0000002c);
  2579. else
  2580. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2581. 0x0000000f);
  2582. } else {
  2583. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2584. }
  2585. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  2586. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2587. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2588. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2589. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  2590. } else {
  2591. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2592. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2593. }
  2594. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2595. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2596. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2597. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  2598. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  2599. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2600. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2601. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2602. rt2x00_rt(rt2x00dev, RT5392)) {
  2603. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  2604. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2605. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2606. } else {
  2607. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  2608. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2609. }
  2610. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  2611. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  2612. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  2613. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  2614. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  2615. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  2616. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  2617. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  2618. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  2619. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  2620. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  2621. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  2622. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  2623. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  2624. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  2625. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  2626. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  2627. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  2628. rt2x00_rt(rt2x00dev, RT2883) ||
  2629. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  2630. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  2631. else
  2632. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  2633. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  2634. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  2635. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  2636. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  2637. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  2638. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  2639. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  2640. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  2641. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  2642. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  2643. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  2644. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  2645. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  2646. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2647. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  2648. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  2649. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  2650. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  2651. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  2652. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  2653. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2654. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  2655. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  2656. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  2657. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  2658. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  2659. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  2660. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  2661. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  2662. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  2663. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2664. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  2665. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  2666. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2667. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2668. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2669. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2670. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2671. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2672. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2673. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  2674. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2675. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2676. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  2677. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  2678. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2679. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2680. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2681. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2682. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2683. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2684. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2685. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  2686. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2687. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2688. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  2689. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  2690. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2691. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2692. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2693. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2694. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2695. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2696. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2697. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  2698. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2699. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2700. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  2701. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  2702. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2703. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2704. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2705. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2706. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2707. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2708. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2709. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  2710. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2711. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2712. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  2713. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  2714. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2715. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2716. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2717. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2718. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2719. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2720. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2721. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  2722. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2723. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2724. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  2725. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  2726. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2727. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2728. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2729. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2730. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2731. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2732. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2733. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  2734. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2735. if (rt2x00_is_usb(rt2x00dev)) {
  2736. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  2737. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2738. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2739. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2740. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2741. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2742. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  2743. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  2744. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  2745. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  2746. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  2747. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2748. }
  2749. /*
  2750. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  2751. * although it is reserved.
  2752. */
  2753. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  2754. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  2755. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  2756. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  2757. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  2758. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  2759. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  2760. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  2761. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  2762. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  2763. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  2764. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  2765. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  2766. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2767. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  2768. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  2769. IEEE80211_MAX_RTS_THRESHOLD);
  2770. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  2771. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2772. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  2773. /*
  2774. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  2775. * time should be set to 16. However, the original Ralink driver uses
  2776. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  2777. * connection problems with 11g + CTS protection. Hence, use the same
  2778. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  2779. */
  2780. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  2781. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  2782. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  2783. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  2784. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  2785. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  2786. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  2787. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  2788. /*
  2789. * ASIC will keep garbage value after boot, clear encryption keys.
  2790. */
  2791. for (i = 0; i < 4; i++)
  2792. rt2800_register_write(rt2x00dev,
  2793. SHARED_KEY_MODE_ENTRY(i), 0);
  2794. for (i = 0; i < 256; i++) {
  2795. rt2800_config_wcid(rt2x00dev, NULL, i);
  2796. rt2800_delete_wcid_attr(rt2x00dev, i);
  2797. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  2798. }
  2799. /*
  2800. * Clear all beacons
  2801. */
  2802. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  2803. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  2804. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  2805. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  2806. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  2807. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  2808. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  2809. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  2810. if (rt2x00_is_usb(rt2x00dev)) {
  2811. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2812. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  2813. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2814. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2815. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2816. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  2817. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2818. }
  2819. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  2820. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  2821. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  2822. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  2823. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  2824. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  2825. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  2826. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  2827. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  2828. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  2829. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  2830. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  2831. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  2832. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  2833. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  2834. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  2835. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  2836. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  2837. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  2838. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  2839. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  2840. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  2841. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  2842. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  2843. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  2844. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  2845. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  2846. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  2847. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  2848. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  2849. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  2850. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  2851. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  2852. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  2853. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  2854. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  2855. /*
  2856. * Do not force the BA window size, we use the TXWI to set it
  2857. */
  2858. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  2859. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  2860. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  2861. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  2862. /*
  2863. * We must clear the error counters.
  2864. * These registers are cleared on read,
  2865. * so we may pass a useless variable to store the value.
  2866. */
  2867. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2868. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  2869. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  2870. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  2871. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  2872. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  2873. /*
  2874. * Setup leadtime for pre tbtt interrupt to 6ms
  2875. */
  2876. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  2877. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  2878. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  2879. /*
  2880. * Set up channel statistics timer
  2881. */
  2882. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  2883. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  2884. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  2885. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  2886. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  2887. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  2888. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  2889. return 0;
  2890. }
  2891. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  2892. {
  2893. unsigned int i;
  2894. u32 reg;
  2895. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2896. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  2897. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  2898. return 0;
  2899. udelay(REGISTER_BUSY_DELAY);
  2900. }
  2901. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  2902. return -EACCES;
  2903. }
  2904. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  2905. {
  2906. unsigned int i;
  2907. u8 value;
  2908. /*
  2909. * BBP was enabled after firmware was loaded,
  2910. * but we need to reactivate it now.
  2911. */
  2912. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  2913. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  2914. msleep(1);
  2915. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2916. rt2800_bbp_read(rt2x00dev, 0, &value);
  2917. if ((value != 0xff) && (value != 0x00))
  2918. return 0;
  2919. udelay(REGISTER_BUSY_DELAY);
  2920. }
  2921. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  2922. return -EACCES;
  2923. }
  2924. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  2925. {
  2926. unsigned int i;
  2927. u16 eeprom;
  2928. u8 reg_id;
  2929. u8 value;
  2930. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  2931. rt2800_wait_bbp_ready(rt2x00dev)))
  2932. return -EACCES;
  2933. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2934. rt2x00_rt(rt2x00dev, RT5390) ||
  2935. rt2x00_rt(rt2x00dev, RT5392)) {
  2936. rt2800_bbp_read(rt2x00dev, 4, &value);
  2937. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  2938. rt2800_bbp_write(rt2x00dev, 4, value);
  2939. }
  2940. if (rt2800_is_305x_soc(rt2x00dev) ||
  2941. rt2x00_rt(rt2x00dev, RT3290) ||
  2942. rt2x00_rt(rt2x00dev, RT3572) ||
  2943. rt2x00_rt(rt2x00dev, RT5390) ||
  2944. rt2x00_rt(rt2x00dev, RT5392))
  2945. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  2946. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  2947. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  2948. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2949. rt2x00_rt(rt2x00dev, RT5390) ||
  2950. rt2x00_rt(rt2x00dev, RT5392))
  2951. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2952. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2953. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2954. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  2955. } else if (rt2x00_rt(rt2x00dev, RT3290) ||
  2956. rt2x00_rt(rt2x00dev, RT5390) ||
  2957. rt2x00_rt(rt2x00dev, RT5392)) {
  2958. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2959. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  2960. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2961. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  2962. if (rt2x00_rt(rt2x00dev, RT3290))
  2963. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  2964. else
  2965. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  2966. } else {
  2967. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2968. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  2969. }
  2970. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2971. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2972. rt2x00_rt(rt2x00dev, RT3071) ||
  2973. rt2x00_rt(rt2x00dev, RT3090) ||
  2974. rt2x00_rt(rt2x00dev, RT3390) ||
  2975. rt2x00_rt(rt2x00dev, RT3572) ||
  2976. rt2x00_rt(rt2x00dev, RT5390) ||
  2977. rt2x00_rt(rt2x00dev, RT5392)) {
  2978. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  2979. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  2980. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2981. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2982. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  2983. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  2984. } else {
  2985. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  2986. }
  2987. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2988. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  2989. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  2990. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  2991. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2992. }
  2993. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2994. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2995. rt2x00_rt(rt2x00dev, RT5390) ||
  2996. rt2x00_rt(rt2x00dev, RT5392))
  2997. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  2998. else
  2999. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3000. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  3001. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3002. else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3003. rt2x00_rt(rt2x00dev, RT5390) ||
  3004. rt2x00_rt(rt2x00dev, RT5392))
  3005. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  3006. else
  3007. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3008. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3009. rt2x00_rt(rt2x00dev, RT5390) ||
  3010. rt2x00_rt(rt2x00dev, RT5392))
  3011. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3012. else
  3013. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3014. if (rt2x00_rt(rt2x00dev, RT5392))
  3015. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3016. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3017. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3018. rt2x00_rt(rt2x00dev, RT5390) ||
  3019. rt2x00_rt(rt2x00dev, RT5392))
  3020. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3021. else
  3022. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3023. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3024. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3025. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3026. }
  3027. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  3028. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  3029. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  3030. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  3031. rt2x00_rt(rt2x00dev, RT3290) ||
  3032. rt2x00_rt(rt2x00dev, RT3572) ||
  3033. rt2x00_rt(rt2x00dev, RT5390) ||
  3034. rt2x00_rt(rt2x00dev, RT5392) ||
  3035. rt2800_is_305x_soc(rt2x00dev))
  3036. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3037. else
  3038. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3039. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3040. rt2x00_rt(rt2x00dev, RT5390) ||
  3041. rt2x00_rt(rt2x00dev, RT5392))
  3042. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3043. if (rt2800_is_305x_soc(rt2x00dev))
  3044. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  3045. else if (rt2x00_rt(rt2x00dev, RT3290))
  3046. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  3047. else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3048. rt2x00_rt(rt2x00dev, RT5392))
  3049. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  3050. else
  3051. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3052. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3053. rt2x00_rt(rt2x00dev, RT5390))
  3054. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  3055. else if (rt2x00_rt(rt2x00dev, RT5392))
  3056. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  3057. else
  3058. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3059. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3060. rt2x00_rt(rt2x00dev, RT5390) ||
  3061. rt2x00_rt(rt2x00dev, RT5392))
  3062. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3063. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3064. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  3065. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  3066. }
  3067. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3068. rt2x00_rt(rt2x00dev, RT3090) ||
  3069. rt2x00_rt(rt2x00dev, RT3390) ||
  3070. rt2x00_rt(rt2x00dev, RT3572) ||
  3071. rt2x00_rt(rt2x00dev, RT5390) ||
  3072. rt2x00_rt(rt2x00dev, RT5392)) {
  3073. rt2800_bbp_read(rt2x00dev, 138, &value);
  3074. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3075. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3076. value |= 0x20;
  3077. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3078. value &= ~0x02;
  3079. rt2800_bbp_write(rt2x00dev, 138, value);
  3080. }
  3081. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3082. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  3083. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  3084. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  3085. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  3086. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  3087. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  3088. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  3089. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  3090. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  3091. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  3092. rt2800_bbp_read(rt2x00dev, 47, &value);
  3093. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  3094. rt2800_bbp_write(rt2x00dev, 47, value);
  3095. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  3096. rt2800_bbp_read(rt2x00dev, 3, &value);
  3097. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  3098. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  3099. rt2800_bbp_write(rt2x00dev, 3, value);
  3100. }
  3101. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3102. rt2x00_rt(rt2x00dev, RT5392)) {
  3103. int ant, div_mode;
  3104. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3105. div_mode = rt2x00_get_field16(eeprom,
  3106. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3107. ant = (div_mode == 3) ? 1 : 0;
  3108. /* check if this is a Bluetooth combo card */
  3109. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  3110. u32 reg;
  3111. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  3112. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  3113. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  3114. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  3115. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  3116. if (ant == 0)
  3117. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  3118. else if (ant == 1)
  3119. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  3120. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3121. }
  3122. /* This chip has hardware antenna diversity*/
  3123. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3124. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  3125. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  3126. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  3127. }
  3128. rt2800_bbp_read(rt2x00dev, 152, &value);
  3129. if (ant == 0)
  3130. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3131. else
  3132. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3133. rt2800_bbp_write(rt2x00dev, 152, value);
  3134. /* Init frequency calibration */
  3135. rt2800_bbp_write(rt2x00dev, 142, 1);
  3136. rt2800_bbp_write(rt2x00dev, 143, 57);
  3137. }
  3138. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  3139. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  3140. if (eeprom != 0xffff && eeprom != 0x0000) {
  3141. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  3142. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  3143. rt2800_bbp_write(rt2x00dev, reg_id, value);
  3144. }
  3145. }
  3146. return 0;
  3147. }
  3148. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  3149. bool bw40, u8 rfcsr24, u8 filter_target)
  3150. {
  3151. unsigned int i;
  3152. u8 bbp;
  3153. u8 rfcsr;
  3154. u8 passband;
  3155. u8 stopband;
  3156. u8 overtuned = 0;
  3157. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3158. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3159. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  3160. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3161. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  3162. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  3163. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  3164. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3165. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  3166. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3167. /*
  3168. * Set power & frequency of passband test tone
  3169. */
  3170. rt2800_bbp_write(rt2x00dev, 24, 0);
  3171. for (i = 0; i < 100; i++) {
  3172. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3173. msleep(1);
  3174. rt2800_bbp_read(rt2x00dev, 55, &passband);
  3175. if (passband)
  3176. break;
  3177. }
  3178. /*
  3179. * Set power & frequency of stopband test tone
  3180. */
  3181. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  3182. for (i = 0; i < 100; i++) {
  3183. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3184. msleep(1);
  3185. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  3186. if ((passband - stopband) <= filter_target) {
  3187. rfcsr24++;
  3188. overtuned += ((passband - stopband) == filter_target);
  3189. } else
  3190. break;
  3191. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3192. }
  3193. rfcsr24 -= !!overtuned;
  3194. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3195. return rfcsr24;
  3196. }
  3197. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  3198. {
  3199. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3200. u8 rfcsr;
  3201. u8 bbp;
  3202. u32 reg;
  3203. u16 eeprom;
  3204. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  3205. !rt2x00_rt(rt2x00dev, RT3071) &&
  3206. !rt2x00_rt(rt2x00dev, RT3090) &&
  3207. !rt2x00_rt(rt2x00dev, RT3290) &&
  3208. !rt2x00_rt(rt2x00dev, RT3390) &&
  3209. !rt2x00_rt(rt2x00dev, RT3572) &&
  3210. !rt2x00_rt(rt2x00dev, RT5390) &&
  3211. !rt2x00_rt(rt2x00dev, RT5392) &&
  3212. !rt2800_is_305x_soc(rt2x00dev))
  3213. return 0;
  3214. /*
  3215. * Init RF calibration.
  3216. */
  3217. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3218. rt2x00_rt(rt2x00dev, RT5390) ||
  3219. rt2x00_rt(rt2x00dev, RT5392)) {
  3220. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  3221. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  3222. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3223. msleep(1);
  3224. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
  3225. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3226. } else {
  3227. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3228. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  3229. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3230. msleep(1);
  3231. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  3232. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3233. }
  3234. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3235. rt2x00_rt(rt2x00dev, RT3071) ||
  3236. rt2x00_rt(rt2x00dev, RT3090)) {
  3237. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3238. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3239. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3240. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  3241. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3242. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  3243. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3244. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  3245. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3246. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3247. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3248. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3249. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3250. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3251. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3252. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3253. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3254. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3255. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  3256. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3257. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3258. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3259. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  3260. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3261. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3262. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  3263. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  3264. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3265. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3266. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3267. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3268. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  3269. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3270. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  3271. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3272. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3273. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3274. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3275. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3276. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3277. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3278. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  3279. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3280. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3281. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3282. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3283. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3284. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3285. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3286. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  3287. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3288. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3289. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3290. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3291. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3292. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  3293. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3294. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3295. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3296. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3297. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  3298. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3299. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3300. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  3301. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3302. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  3303. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3304. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  3305. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  3306. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3307. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  3308. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3309. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  3310. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  3311. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  3312. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  3313. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  3314. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  3315. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3316. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  3317. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  3318. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3319. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3320. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  3321. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  3322. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  3323. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  3324. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  3325. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  3326. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3327. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  3328. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3329. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  3330. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3331. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3332. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  3333. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  3334. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  3335. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  3336. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3337. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  3338. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  3339. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3340. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  3341. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  3342. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  3343. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  3344. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  3345. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  3346. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  3347. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  3348. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  3349. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  3350. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  3351. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3352. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  3353. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  3354. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  3355. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  3356. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  3357. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  3358. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3359. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  3360. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3361. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  3362. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3363. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3364. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3365. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  3366. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  3367. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  3368. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3369. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  3370. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  3371. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  3372. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  3373. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3374. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3375. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3376. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  3377. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  3378. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3379. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  3380. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3381. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  3382. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  3383. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3384. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3385. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3386. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3387. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3388. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3389. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3390. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3391. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3392. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  3393. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3394. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3395. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  3396. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  3397. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  3398. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  3399. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3400. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  3401. return 0;
  3402. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  3403. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3404. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3405. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3406. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3407. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3408. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3409. else
  3410. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3411. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3412. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3413. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3414. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  3415. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3416. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3417. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3418. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3419. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3420. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  3421. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3422. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  3423. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3424. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  3425. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  3426. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3427. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3428. else
  3429. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  3430. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  3431. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3432. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3433. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3434. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3435. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3436. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3437. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3438. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3439. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3440. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3441. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3442. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3443. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3444. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3445. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3446. else
  3447. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  3448. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3449. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  3450. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  3451. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3452. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3453. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3454. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3455. else
  3456. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  3457. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3458. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3459. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3460. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3461. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3462. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3463. else
  3464. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  3465. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3466. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  3467. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  3468. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3469. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3470. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  3471. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3472. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3473. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  3474. else
  3475. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  3476. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  3477. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  3478. } else if (rt2x00_rt(rt2x00dev, RT5392)) {
  3479. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  3480. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3481. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3482. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3483. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3484. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3485. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3486. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3487. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3488. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3489. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3490. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3491. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3492. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3493. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  3494. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3495. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  3496. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3497. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  3498. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  3499. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3500. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3501. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3502. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3503. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3504. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3505. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3506. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  3507. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  3508. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3509. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3510. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3511. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3512. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  3513. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3514. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  3515. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3516. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3517. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  3518. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3519. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3520. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3521. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  3522. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3523. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3524. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  3525. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  3526. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  3527. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  3528. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  3529. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3530. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  3531. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  3532. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  3533. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  3534. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3535. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  3536. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  3537. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  3538. }
  3539. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3540. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3541. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3542. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3543. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3544. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3545. rt2x00_rt(rt2x00dev, RT3090)) {
  3546. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  3547. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3548. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3549. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3550. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3551. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3552. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3553. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  3554. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3555. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3556. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3557. else
  3558. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3559. }
  3560. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3561. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3562. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3563. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3564. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3565. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3566. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3567. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3568. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3569. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3570. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3571. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3572. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3573. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3574. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3575. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3576. msleep(1);
  3577. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3578. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3579. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3580. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3581. }
  3582. /*
  3583. * Set RX Filter calibration for 20MHz and 40MHz
  3584. */
  3585. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3586. drv_data->calibration_bw20 =
  3587. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  3588. drv_data->calibration_bw40 =
  3589. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  3590. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3591. rt2x00_rt(rt2x00dev, RT3090) ||
  3592. rt2x00_rt(rt2x00dev, RT3390) ||
  3593. rt2x00_rt(rt2x00dev, RT3572)) {
  3594. drv_data->calibration_bw20 =
  3595. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  3596. drv_data->calibration_bw40 =
  3597. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  3598. }
  3599. /*
  3600. * Save BBP 25 & 26 values for later use in channel switching
  3601. */
  3602. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  3603. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  3604. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3605. !rt2x00_rt(rt2x00dev, RT5392)) {
  3606. /*
  3607. * Set back to initial state
  3608. */
  3609. rt2800_bbp_write(rt2x00dev, 24, 0);
  3610. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3611. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  3612. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3613. /*
  3614. * Set BBP back to BW20
  3615. */
  3616. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3617. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  3618. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3619. }
  3620. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  3621. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3622. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3623. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  3624. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  3625. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  3626. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  3627. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  3628. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3629. !rt2x00_rt(rt2x00dev, RT5392)) {
  3630. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  3631. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  3632. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3633. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3634. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3635. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3636. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  3637. &rt2x00dev->cap_flags))
  3638. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  3639. }
  3640. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  3641. drv_data->txmixer_gain_24g);
  3642. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3643. }
  3644. if (rt2x00_rt(rt2x00dev, RT3090)) {
  3645. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  3646. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3647. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3648. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3649. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  3650. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3651. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  3652. rt2800_bbp_write(rt2x00dev, 138, bbp);
  3653. }
  3654. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3655. rt2x00_rt(rt2x00dev, RT3090) ||
  3656. rt2x00_rt(rt2x00dev, RT3390)) {
  3657. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  3658. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3659. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  3660. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  3661. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  3662. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  3663. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3664. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  3665. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  3666. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  3667. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  3668. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  3669. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  3670. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  3671. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  3672. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3673. }
  3674. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3675. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  3676. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  3677. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  3678. else
  3679. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  3680. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  3681. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  3682. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  3683. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  3684. }
  3685. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3686. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  3687. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  3688. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  3689. }
  3690. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3691. rt2x00_rt(rt2x00dev, RT5392)) {
  3692. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  3693. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  3694. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  3695. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  3696. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  3697. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  3698. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3699. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  3700. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3701. }
  3702. return 0;
  3703. }
  3704. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  3705. {
  3706. u32 reg;
  3707. u16 word;
  3708. /*
  3709. * Initialize all registers.
  3710. */
  3711. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  3712. rt2800_init_registers(rt2x00dev) ||
  3713. rt2800_init_bbp(rt2x00dev) ||
  3714. rt2800_init_rfcsr(rt2x00dev)))
  3715. return -EIO;
  3716. /*
  3717. * Send signal to firmware during boot time.
  3718. */
  3719. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  3720. if (rt2x00_is_usb(rt2x00dev) &&
  3721. (rt2x00_rt(rt2x00dev, RT3070) ||
  3722. rt2x00_rt(rt2x00dev, RT3071) ||
  3723. rt2x00_rt(rt2x00dev, RT3572))) {
  3724. udelay(200);
  3725. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  3726. udelay(10);
  3727. }
  3728. /*
  3729. * Enable RX.
  3730. */
  3731. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3732. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3733. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3734. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3735. udelay(50);
  3736. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3737. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  3738. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  3739. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  3740. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  3741. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3742. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3743. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3744. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  3745. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3746. /*
  3747. * Initialize LED control
  3748. */
  3749. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  3750. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  3751. word & 0xff, (word >> 8) & 0xff);
  3752. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  3753. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  3754. word & 0xff, (word >> 8) & 0xff);
  3755. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  3756. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  3757. word & 0xff, (word >> 8) & 0xff);
  3758. return 0;
  3759. }
  3760. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  3761. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  3762. {
  3763. u32 reg;
  3764. rt2800_disable_wpdma(rt2x00dev);
  3765. /* Wait for DMA, ignore error */
  3766. rt2800_wait_wpdma_ready(rt2x00dev);
  3767. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3768. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  3769. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3770. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3771. }
  3772. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  3773. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  3774. {
  3775. u32 reg;
  3776. u16 efuse_ctrl_reg;
  3777. if (rt2x00_rt(rt2x00dev, RT3290))
  3778. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3779. else
  3780. efuse_ctrl_reg = EFUSE_CTRL;
  3781. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  3782. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  3783. }
  3784. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  3785. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  3786. {
  3787. u32 reg;
  3788. u16 efuse_ctrl_reg;
  3789. u16 efuse_data0_reg;
  3790. u16 efuse_data1_reg;
  3791. u16 efuse_data2_reg;
  3792. u16 efuse_data3_reg;
  3793. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3794. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3795. efuse_data0_reg = EFUSE_DATA0_3290;
  3796. efuse_data1_reg = EFUSE_DATA1_3290;
  3797. efuse_data2_reg = EFUSE_DATA2_3290;
  3798. efuse_data3_reg = EFUSE_DATA3_3290;
  3799. } else {
  3800. efuse_ctrl_reg = EFUSE_CTRL;
  3801. efuse_data0_reg = EFUSE_DATA0;
  3802. efuse_data1_reg = EFUSE_DATA1;
  3803. efuse_data2_reg = EFUSE_DATA2;
  3804. efuse_data3_reg = EFUSE_DATA3;
  3805. }
  3806. mutex_lock(&rt2x00dev->csr_mutex);
  3807. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  3808. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  3809. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  3810. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  3811. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  3812. /* Wait until the EEPROM has been loaded */
  3813. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  3814. /* Apparently the data is read from end to start */
  3815. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  3816. /* The returned value is in CPU order, but eeprom is le */
  3817. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  3818. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  3819. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  3820. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  3821. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  3822. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  3823. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  3824. mutex_unlock(&rt2x00dev->csr_mutex);
  3825. }
  3826. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  3827. {
  3828. unsigned int i;
  3829. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  3830. rt2800_efuse_read(rt2x00dev, i);
  3831. }
  3832. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  3833. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  3834. {
  3835. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3836. u16 word;
  3837. u8 *mac;
  3838. u8 default_lna_gain;
  3839. /*
  3840. * Read the EEPROM.
  3841. */
  3842. rt2800_read_eeprom(rt2x00dev);
  3843. /*
  3844. * Start validation of the data that has been read.
  3845. */
  3846. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  3847. if (!is_valid_ether_addr(mac)) {
  3848. eth_random_addr(mac);
  3849. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  3850. }
  3851. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  3852. if (word == 0xffff) {
  3853. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  3854. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  3855. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  3856. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  3857. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  3858. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  3859. rt2x00_rt(rt2x00dev, RT2872)) {
  3860. /*
  3861. * There is a max of 2 RX streams for RT28x0 series
  3862. */
  3863. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  3864. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  3865. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  3866. }
  3867. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  3868. if (word == 0xffff) {
  3869. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  3870. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  3871. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  3872. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  3873. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  3874. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  3875. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  3876. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  3877. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  3878. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  3879. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  3880. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  3881. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  3882. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  3883. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  3884. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  3885. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  3886. }
  3887. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  3888. if ((word & 0x00ff) == 0x00ff) {
  3889. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  3890. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  3891. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  3892. }
  3893. if ((word & 0xff00) == 0xff00) {
  3894. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  3895. LED_MODE_TXRX_ACTIVITY);
  3896. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  3897. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  3898. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  3899. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  3900. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  3901. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  3902. }
  3903. /*
  3904. * During the LNA validation we are going to use
  3905. * lna0 as correct value. Note that EEPROM_LNA
  3906. * is never validated.
  3907. */
  3908. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  3909. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  3910. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  3911. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  3912. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  3913. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  3914. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  3915. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  3916. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  3917. if ((word & 0x00ff) != 0x00ff) {
  3918. drv_data->txmixer_gain_24g =
  3919. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  3920. } else {
  3921. drv_data->txmixer_gain_24g = 0;
  3922. }
  3923. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  3924. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  3925. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  3926. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  3927. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  3928. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  3929. default_lna_gain);
  3930. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  3931. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  3932. if ((word & 0x00ff) != 0x00ff) {
  3933. drv_data->txmixer_gain_5g =
  3934. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  3935. } else {
  3936. drv_data->txmixer_gain_5g = 0;
  3937. }
  3938. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  3939. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  3940. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  3941. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  3942. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  3943. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  3944. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  3945. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  3946. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  3947. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  3948. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  3949. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  3950. default_lna_gain);
  3951. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  3952. return 0;
  3953. }
  3954. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  3955. {
  3956. u32 reg;
  3957. u16 value;
  3958. u16 eeprom;
  3959. /*
  3960. * Read EEPROM word for configuration.
  3961. */
  3962. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3963. /*
  3964. * Identify RF chipset by EEPROM value
  3965. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  3966. * RT53xx: defined in "EEPROM_CHIP_ID" field
  3967. */
  3968. if (rt2x00_rt(rt2x00dev, RT3290))
  3969. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  3970. else
  3971. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  3972. if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT3290 ||
  3973. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390 ||
  3974. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5392)
  3975. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
  3976. else
  3977. value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  3978. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  3979. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  3980. switch (rt2x00dev->chip.rt) {
  3981. case RT2860:
  3982. case RT2872:
  3983. case RT2883:
  3984. case RT3070:
  3985. case RT3071:
  3986. case RT3090:
  3987. case RT3290:
  3988. case RT3390:
  3989. case RT3572:
  3990. case RT5390:
  3991. case RT5392:
  3992. break;
  3993. default:
  3994. ERROR(rt2x00dev, "Invalid RT chipset 0x%04x detected.\n", rt2x00dev->chip.rt);
  3995. return -ENODEV;
  3996. }
  3997. switch (rt2x00dev->chip.rf) {
  3998. case RF2820:
  3999. case RF2850:
  4000. case RF2720:
  4001. case RF2750:
  4002. case RF3020:
  4003. case RF2020:
  4004. case RF3021:
  4005. case RF3022:
  4006. case RF3052:
  4007. case RF3290:
  4008. case RF3320:
  4009. case RF5360:
  4010. case RF5370:
  4011. case RF5372:
  4012. case RF5390:
  4013. case RF5392:
  4014. break;
  4015. default:
  4016. ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n",
  4017. rt2x00dev->chip.rf);
  4018. return -ENODEV;
  4019. }
  4020. /*
  4021. * Identify default antenna configuration.
  4022. */
  4023. rt2x00dev->default_ant.tx_chain_num =
  4024. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  4025. rt2x00dev->default_ant.rx_chain_num =
  4026. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  4027. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4028. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4029. rt2x00_rt(rt2x00dev, RT3090) ||
  4030. rt2x00_rt(rt2x00dev, RT3390)) {
  4031. value = rt2x00_get_field16(eeprom,
  4032. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4033. switch (value) {
  4034. case 0:
  4035. case 1:
  4036. case 2:
  4037. rt2x00dev->default_ant.tx = ANTENNA_A;
  4038. rt2x00dev->default_ant.rx = ANTENNA_A;
  4039. break;
  4040. case 3:
  4041. rt2x00dev->default_ant.tx = ANTENNA_A;
  4042. rt2x00dev->default_ant.rx = ANTENNA_B;
  4043. break;
  4044. }
  4045. } else {
  4046. rt2x00dev->default_ant.tx = ANTENNA_A;
  4047. rt2x00dev->default_ant.rx = ANTENNA_A;
  4048. }
  4049. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4050. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  4051. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  4052. }
  4053. /*
  4054. * Determine external LNA informations.
  4055. */
  4056. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  4057. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  4058. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  4059. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  4060. /*
  4061. * Detect if this device has an hardware controlled radio.
  4062. */
  4063. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  4064. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  4065. /*
  4066. * Detect if this device has Bluetooth co-existence.
  4067. */
  4068. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  4069. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  4070. /*
  4071. * Read frequency offset and RF programming sequence.
  4072. */
  4073. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  4074. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  4075. /*
  4076. * Store led settings, for correct led behaviour.
  4077. */
  4078. #ifdef CONFIG_RT2X00_LIB_LEDS
  4079. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  4080. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  4081. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  4082. rt2x00dev->led_mcu_reg = eeprom;
  4083. #endif /* CONFIG_RT2X00_LIB_LEDS */
  4084. /*
  4085. * Check if support EIRP tx power limit feature.
  4086. */
  4087. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  4088. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  4089. EIRP_MAX_TX_POWER_LIMIT)
  4090. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  4091. return 0;
  4092. }
  4093. /*
  4094. * RF value list for rt28xx
  4095. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  4096. */
  4097. static const struct rf_channel rf_vals[] = {
  4098. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  4099. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  4100. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  4101. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  4102. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  4103. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  4104. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  4105. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  4106. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  4107. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  4108. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  4109. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  4110. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  4111. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  4112. /* 802.11 UNI / HyperLan 2 */
  4113. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  4114. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  4115. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  4116. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  4117. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  4118. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  4119. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  4120. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  4121. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  4122. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  4123. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  4124. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  4125. /* 802.11 HyperLan 2 */
  4126. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  4127. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  4128. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  4129. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  4130. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  4131. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  4132. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  4133. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  4134. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  4135. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  4136. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  4137. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  4138. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  4139. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  4140. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  4141. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  4142. /* 802.11 UNII */
  4143. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  4144. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  4145. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  4146. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  4147. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  4148. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  4149. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  4150. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  4151. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  4152. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  4153. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  4154. /* 802.11 Japan */
  4155. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  4156. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  4157. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  4158. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  4159. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  4160. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  4161. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  4162. };
  4163. /*
  4164. * RF value list for rt3xxx
  4165. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  4166. */
  4167. static const struct rf_channel rf_vals_3x[] = {
  4168. {1, 241, 2, 2 },
  4169. {2, 241, 2, 7 },
  4170. {3, 242, 2, 2 },
  4171. {4, 242, 2, 7 },
  4172. {5, 243, 2, 2 },
  4173. {6, 243, 2, 7 },
  4174. {7, 244, 2, 2 },
  4175. {8, 244, 2, 7 },
  4176. {9, 245, 2, 2 },
  4177. {10, 245, 2, 7 },
  4178. {11, 246, 2, 2 },
  4179. {12, 246, 2, 7 },
  4180. {13, 247, 2, 2 },
  4181. {14, 248, 2, 4 },
  4182. /* 802.11 UNI / HyperLan 2 */
  4183. {36, 0x56, 0, 4},
  4184. {38, 0x56, 0, 6},
  4185. {40, 0x56, 0, 8},
  4186. {44, 0x57, 0, 0},
  4187. {46, 0x57, 0, 2},
  4188. {48, 0x57, 0, 4},
  4189. {52, 0x57, 0, 8},
  4190. {54, 0x57, 0, 10},
  4191. {56, 0x58, 0, 0},
  4192. {60, 0x58, 0, 4},
  4193. {62, 0x58, 0, 6},
  4194. {64, 0x58, 0, 8},
  4195. /* 802.11 HyperLan 2 */
  4196. {100, 0x5b, 0, 8},
  4197. {102, 0x5b, 0, 10},
  4198. {104, 0x5c, 0, 0},
  4199. {108, 0x5c, 0, 4},
  4200. {110, 0x5c, 0, 6},
  4201. {112, 0x5c, 0, 8},
  4202. {116, 0x5d, 0, 0},
  4203. {118, 0x5d, 0, 2},
  4204. {120, 0x5d, 0, 4},
  4205. {124, 0x5d, 0, 8},
  4206. {126, 0x5d, 0, 10},
  4207. {128, 0x5e, 0, 0},
  4208. {132, 0x5e, 0, 4},
  4209. {134, 0x5e, 0, 6},
  4210. {136, 0x5e, 0, 8},
  4211. {140, 0x5f, 0, 0},
  4212. /* 802.11 UNII */
  4213. {149, 0x5f, 0, 9},
  4214. {151, 0x5f, 0, 11},
  4215. {153, 0x60, 0, 1},
  4216. {157, 0x60, 0, 5},
  4217. {159, 0x60, 0, 7},
  4218. {161, 0x60, 0, 9},
  4219. {165, 0x61, 0, 1},
  4220. {167, 0x61, 0, 3},
  4221. {169, 0x61, 0, 5},
  4222. {171, 0x61, 0, 7},
  4223. {173, 0x61, 0, 9},
  4224. };
  4225. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  4226. {
  4227. struct hw_mode_spec *spec = &rt2x00dev->spec;
  4228. struct channel_info *info;
  4229. char *default_power1;
  4230. char *default_power2;
  4231. unsigned int i;
  4232. u16 eeprom;
  4233. /*
  4234. * Disable powersaving as default on PCI devices.
  4235. */
  4236. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  4237. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4238. /*
  4239. * Initialize all hw fields.
  4240. */
  4241. rt2x00dev->hw->flags =
  4242. IEEE80211_HW_SIGNAL_DBM |
  4243. IEEE80211_HW_SUPPORTS_PS |
  4244. IEEE80211_HW_PS_NULLFUNC_STACK |
  4245. IEEE80211_HW_AMPDU_AGGREGATION |
  4246. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4247. /*
  4248. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  4249. * unless we are capable of sending the buffered frames out after the
  4250. * DTIM transmission using rt2x00lib_beacondone. This will send out
  4251. * multicast and broadcast traffic immediately instead of buffering it
  4252. * infinitly and thus dropping it after some time.
  4253. */
  4254. if (!rt2x00_is_usb(rt2x00dev))
  4255. rt2x00dev->hw->flags |=
  4256. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  4257. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  4258. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  4259. rt2x00_eeprom_addr(rt2x00dev,
  4260. EEPROM_MAC_ADDR_0));
  4261. /*
  4262. * As rt2800 has a global fallback table we cannot specify
  4263. * more then one tx rate per frame but since the hw will
  4264. * try several rates (based on the fallback table) we should
  4265. * initialize max_report_rates to the maximum number of rates
  4266. * we are going to try. Otherwise mac80211 will truncate our
  4267. * reported tx rates and the rc algortihm will end up with
  4268. * incorrect data.
  4269. */
  4270. rt2x00dev->hw->max_rates = 1;
  4271. rt2x00dev->hw->max_report_rates = 7;
  4272. rt2x00dev->hw->max_rate_tries = 1;
  4273. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4274. /*
  4275. * Initialize hw_mode information.
  4276. */
  4277. spec->supported_bands = SUPPORT_BAND_2GHZ;
  4278. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  4279. if (rt2x00_rf(rt2x00dev, RF2820) ||
  4280. rt2x00_rf(rt2x00dev, RF2720)) {
  4281. spec->num_channels = 14;
  4282. spec->channels = rf_vals;
  4283. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  4284. rt2x00_rf(rt2x00dev, RF2750)) {
  4285. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4286. spec->num_channels = ARRAY_SIZE(rf_vals);
  4287. spec->channels = rf_vals;
  4288. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  4289. rt2x00_rf(rt2x00dev, RF2020) ||
  4290. rt2x00_rf(rt2x00dev, RF3021) ||
  4291. rt2x00_rf(rt2x00dev, RF3022) ||
  4292. rt2x00_rf(rt2x00dev, RF3290) ||
  4293. rt2x00_rf(rt2x00dev, RF3320) ||
  4294. rt2x00_rf(rt2x00dev, RF5360) ||
  4295. rt2x00_rf(rt2x00dev, RF5370) ||
  4296. rt2x00_rf(rt2x00dev, RF5372) ||
  4297. rt2x00_rf(rt2x00dev, RF5390) ||
  4298. rt2x00_rf(rt2x00dev, RF5392)) {
  4299. spec->num_channels = 14;
  4300. spec->channels = rf_vals_3x;
  4301. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  4302. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4303. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  4304. spec->channels = rf_vals_3x;
  4305. }
  4306. /*
  4307. * Initialize HT information.
  4308. */
  4309. if (!rt2x00_rf(rt2x00dev, RF2020))
  4310. spec->ht.ht_supported = true;
  4311. else
  4312. spec->ht.ht_supported = false;
  4313. spec->ht.cap =
  4314. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  4315. IEEE80211_HT_CAP_GRN_FLD |
  4316. IEEE80211_HT_CAP_SGI_20 |
  4317. IEEE80211_HT_CAP_SGI_40;
  4318. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  4319. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  4320. spec->ht.cap |=
  4321. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  4322. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  4323. spec->ht.ampdu_factor = 3;
  4324. spec->ht.ampdu_density = 4;
  4325. spec->ht.mcs.tx_params =
  4326. IEEE80211_HT_MCS_TX_DEFINED |
  4327. IEEE80211_HT_MCS_TX_RX_DIFF |
  4328. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  4329. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  4330. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  4331. case 3:
  4332. spec->ht.mcs.rx_mask[2] = 0xff;
  4333. case 2:
  4334. spec->ht.mcs.rx_mask[1] = 0xff;
  4335. case 1:
  4336. spec->ht.mcs.rx_mask[0] = 0xff;
  4337. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  4338. break;
  4339. }
  4340. /*
  4341. * Create channel information array
  4342. */
  4343. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  4344. if (!info)
  4345. return -ENOMEM;
  4346. spec->channels_info = info;
  4347. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  4348. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  4349. for (i = 0; i < 14; i++) {
  4350. info[i].default_power1 = default_power1[i];
  4351. info[i].default_power2 = default_power2[i];
  4352. }
  4353. if (spec->num_channels > 14) {
  4354. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  4355. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  4356. for (i = 14; i < spec->num_channels; i++) {
  4357. info[i].default_power1 = default_power1[i];
  4358. info[i].default_power2 = default_power2[i];
  4359. }
  4360. }
  4361. switch (rt2x00dev->chip.rf) {
  4362. case RF2020:
  4363. case RF3020:
  4364. case RF3021:
  4365. case RF3022:
  4366. case RF3320:
  4367. case RF3052:
  4368. case RF3290:
  4369. case RF5360:
  4370. case RF5370:
  4371. case RF5372:
  4372. case RF5390:
  4373. case RF5392:
  4374. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  4375. break;
  4376. }
  4377. return 0;
  4378. }
  4379. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  4380. {
  4381. int retval;
  4382. u32 reg;
  4383. /*
  4384. * Allocate eeprom data.
  4385. */
  4386. retval = rt2800_validate_eeprom(rt2x00dev);
  4387. if (retval)
  4388. return retval;
  4389. retval = rt2800_init_eeprom(rt2x00dev);
  4390. if (retval)
  4391. return retval;
  4392. /*
  4393. * Enable rfkill polling by setting GPIO direction of the
  4394. * rfkill switch GPIO pin correctly.
  4395. */
  4396. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4397. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  4398. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4399. /*
  4400. * Initialize hw specifications.
  4401. */
  4402. retval = rt2800_probe_hw_mode(rt2x00dev);
  4403. if (retval)
  4404. return retval;
  4405. /*
  4406. * Set device capabilities.
  4407. */
  4408. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  4409. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  4410. if (!rt2x00_is_usb(rt2x00dev))
  4411. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  4412. /*
  4413. * Set device requirements.
  4414. */
  4415. if (!rt2x00_is_soc(rt2x00dev))
  4416. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  4417. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  4418. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  4419. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  4420. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  4421. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  4422. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  4423. if (rt2x00_is_usb(rt2x00dev))
  4424. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  4425. else {
  4426. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  4427. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  4428. }
  4429. /*
  4430. * Set the rssi offset.
  4431. */
  4432. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  4433. return 0;
  4434. }
  4435. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  4436. /*
  4437. * IEEE80211 stack callback functions.
  4438. */
  4439. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  4440. u16 *iv16)
  4441. {
  4442. struct rt2x00_dev *rt2x00dev = hw->priv;
  4443. struct mac_iveiv_entry iveiv_entry;
  4444. u32 offset;
  4445. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  4446. rt2800_register_multiread(rt2x00dev, offset,
  4447. &iveiv_entry, sizeof(iveiv_entry));
  4448. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  4449. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  4450. }
  4451. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  4452. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  4453. {
  4454. struct rt2x00_dev *rt2x00dev = hw->priv;
  4455. u32 reg;
  4456. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  4457. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4458. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  4459. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4460. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4461. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  4462. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4463. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4464. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  4465. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4466. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4467. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  4468. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4469. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4470. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  4471. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4472. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4473. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  4474. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4475. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4476. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  4477. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4478. return 0;
  4479. }
  4480. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  4481. int rt2800_conf_tx(struct ieee80211_hw *hw,
  4482. struct ieee80211_vif *vif, u16 queue_idx,
  4483. const struct ieee80211_tx_queue_params *params)
  4484. {
  4485. struct rt2x00_dev *rt2x00dev = hw->priv;
  4486. struct data_queue *queue;
  4487. struct rt2x00_field32 field;
  4488. int retval;
  4489. u32 reg;
  4490. u32 offset;
  4491. /*
  4492. * First pass the configuration through rt2x00lib, that will
  4493. * update the queue settings and validate the input. After that
  4494. * we are free to update the registers based on the value
  4495. * in the queue parameter.
  4496. */
  4497. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  4498. if (retval)
  4499. return retval;
  4500. /*
  4501. * We only need to perform additional register initialization
  4502. * for WMM queues/
  4503. */
  4504. if (queue_idx >= 4)
  4505. return 0;
  4506. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  4507. /* Update WMM TXOP register */
  4508. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  4509. field.bit_offset = (queue_idx & 1) * 16;
  4510. field.bit_mask = 0xffff << field.bit_offset;
  4511. rt2800_register_read(rt2x00dev, offset, &reg);
  4512. rt2x00_set_field32(&reg, field, queue->txop);
  4513. rt2800_register_write(rt2x00dev, offset, reg);
  4514. /* Update WMM registers */
  4515. field.bit_offset = queue_idx * 4;
  4516. field.bit_mask = 0xf << field.bit_offset;
  4517. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  4518. rt2x00_set_field32(&reg, field, queue->aifs);
  4519. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  4520. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  4521. rt2x00_set_field32(&reg, field, queue->cw_min);
  4522. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  4523. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  4524. rt2x00_set_field32(&reg, field, queue->cw_max);
  4525. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  4526. /* Update EDCA registers */
  4527. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  4528. rt2800_register_read(rt2x00dev, offset, &reg);
  4529. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  4530. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  4531. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  4532. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  4533. rt2800_register_write(rt2x00dev, offset, reg);
  4534. return 0;
  4535. }
  4536. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  4537. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  4538. {
  4539. struct rt2x00_dev *rt2x00dev = hw->priv;
  4540. u64 tsf;
  4541. u32 reg;
  4542. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  4543. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  4544. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  4545. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  4546. return tsf;
  4547. }
  4548. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  4549. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4550. enum ieee80211_ampdu_mlme_action action,
  4551. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  4552. u8 buf_size)
  4553. {
  4554. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  4555. int ret = 0;
  4556. /*
  4557. * Don't allow aggregation for stations the hardware isn't aware
  4558. * of because tx status reports for frames to an unknown station
  4559. * always contain wcid=255 and thus we can't distinguish between
  4560. * multiple stations which leads to unwanted situations when the
  4561. * hw reorders frames due to aggregation.
  4562. */
  4563. if (sta_priv->wcid < 0)
  4564. return 1;
  4565. switch (action) {
  4566. case IEEE80211_AMPDU_RX_START:
  4567. case IEEE80211_AMPDU_RX_STOP:
  4568. /*
  4569. * The hw itself takes care of setting up BlockAck mechanisms.
  4570. * So, we only have to allow mac80211 to nagotiate a BlockAck
  4571. * agreement. Once that is done, the hw will BlockAck incoming
  4572. * AMPDUs without further setup.
  4573. */
  4574. break;
  4575. case IEEE80211_AMPDU_TX_START:
  4576. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4577. break;
  4578. case IEEE80211_AMPDU_TX_STOP:
  4579. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4580. break;
  4581. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4582. break;
  4583. default:
  4584. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  4585. }
  4586. return ret;
  4587. }
  4588. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  4589. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  4590. struct survey_info *survey)
  4591. {
  4592. struct rt2x00_dev *rt2x00dev = hw->priv;
  4593. struct ieee80211_conf *conf = &hw->conf;
  4594. u32 idle, busy, busy_ext;
  4595. if (idx != 0)
  4596. return -ENOENT;
  4597. survey->channel = conf->channel;
  4598. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  4599. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  4600. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  4601. if (idle || busy) {
  4602. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  4603. SURVEY_INFO_CHANNEL_TIME_BUSY |
  4604. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  4605. survey->channel_time = (idle + busy) / 1000;
  4606. survey->channel_time_busy = busy / 1000;
  4607. survey->channel_time_ext_busy = busy_ext / 1000;
  4608. }
  4609. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  4610. survey->filled |= SURVEY_INFO_IN_USE;
  4611. return 0;
  4612. }
  4613. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  4614. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  4615. MODULE_VERSION(DRV_VERSION);
  4616. MODULE_DESCRIPTION("Ralink RT2800 library");
  4617. MODULE_LICENSE("GPL");