intel-iommu.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * Copyright (c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  15. * Place - Suite 330, Boston, MA 02111-1307 USA.
  16. *
  17. * Copyright (C) 2006-2008 Intel Corporation
  18. * Author: Ashok Raj <ashok.raj@intel.com>
  19. * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  20. */
  21. #ifndef _INTEL_IOMMU_H_
  22. #define _INTEL_IOMMU_H_
  23. #include <linux/types.h>
  24. #include <linux/msi.h>
  25. #include <linux/sysdev.h>
  26. #include "iova.h"
  27. #include <linux/io.h>
  28. #include "dma_remapping.h"
  29. /*
  30. * Intel IOMMU register specification per version 1.0 public spec.
  31. */
  32. #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
  33. #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
  34. #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
  35. #define DMAR_GCMD_REG 0x18 /* Global command register */
  36. #define DMAR_GSTS_REG 0x1c /* Global status register */
  37. #define DMAR_RTADDR_REG 0x20 /* Root entry table */
  38. #define DMAR_CCMD_REG 0x28 /* Context command reg */
  39. #define DMAR_FSTS_REG 0x34 /* Fault Status register */
  40. #define DMAR_FECTL_REG 0x38 /* Fault control register */
  41. #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
  42. #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
  43. #define DMAR_FEUADDR_REG 0x44 /* Upper address register */
  44. #define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
  45. #define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
  46. #define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
  47. #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
  48. #define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
  49. #define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
  50. #define OFFSET_STRIDE (9)
  51. /*
  52. #define dmar_readl(dmar, reg) readl(dmar + reg)
  53. #define dmar_readq(dmar, reg) ({ \
  54. u32 lo, hi; \
  55. lo = readl(dmar + reg); \
  56. hi = readl(dmar + reg + 4); \
  57. (((u64) hi) << 32) + lo; })
  58. */
  59. static inline u64 dmar_readq(void __iomem *addr)
  60. {
  61. u32 lo, hi;
  62. lo = readl(addr);
  63. hi = readl(addr + 4);
  64. return (((u64) hi) << 32) + lo;
  65. }
  66. static inline void dmar_writeq(void __iomem *addr, u64 val)
  67. {
  68. writel((u32)val, addr);
  69. writel((u32)(val >> 32), addr + 4);
  70. }
  71. #define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
  72. #define DMAR_VER_MINOR(v) ((v) & 0x0f)
  73. /*
  74. * Decoding Capability Register
  75. */
  76. #define cap_read_drain(c) (((c) >> 55) & 1)
  77. #define cap_write_drain(c) (((c) >> 54) & 1)
  78. #define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
  79. #define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
  80. #define cap_pgsel_inv(c) (((c) >> 39) & 1)
  81. #define cap_super_page_val(c) (((c) >> 34) & 0xf)
  82. #define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
  83. * OFFSET_STRIDE) + 21)
  84. #define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
  85. #define cap_max_fault_reg_offset(c) \
  86. (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
  87. #define cap_zlr(c) (((c) >> 22) & 1)
  88. #define cap_isoch(c) (((c) >> 23) & 1)
  89. #define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
  90. #define cap_sagaw(c) (((c) >> 8) & 0x1f)
  91. #define cap_caching_mode(c) (((c) >> 7) & 1)
  92. #define cap_phmr(c) (((c) >> 6) & 1)
  93. #define cap_plmr(c) (((c) >> 5) & 1)
  94. #define cap_rwbf(c) (((c) >> 4) & 1)
  95. #define cap_afl(c) (((c) >> 3) & 1)
  96. #define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
  97. /*
  98. * Extended Capability Register
  99. */
  100. #define ecap_niotlb_iunits(e) ((((e) >> 24) & 0xff) + 1)
  101. #define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
  102. #define ecap_max_iotlb_offset(e) \
  103. (ecap_iotlb_offset(e) + ecap_niotlb_iunits(e) * 16)
  104. #define ecap_coherent(e) ((e) & 0x1)
  105. #define ecap_eim_support(e) ((e >> 4) & 0x1)
  106. #define ecap_ir_support(e) ((e >> 3) & 0x1)
  107. /* IOTLB_REG */
  108. #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
  109. #define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
  110. #define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
  111. #define DMA_TLB_IIRG(type) ((type >> 60) & 7)
  112. #define DMA_TLB_IAIG(val) (((val) >> 57) & 7)
  113. #define DMA_TLB_READ_DRAIN (((u64)1) << 49)
  114. #define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
  115. #define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
  116. #define DMA_TLB_IVT (((u64)1) << 63)
  117. #define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
  118. #define DMA_TLB_MAX_SIZE (0x3f)
  119. /* PMEN_REG */
  120. #define DMA_PMEN_EPM (((u32)1)<<31)
  121. #define DMA_PMEN_PRS (((u32)1)<<0)
  122. /* GCMD_REG */
  123. #define DMA_GCMD_TE (((u32)1) << 31)
  124. #define DMA_GCMD_SRTP (((u32)1) << 30)
  125. #define DMA_GCMD_SFL (((u32)1) << 29)
  126. #define DMA_GCMD_EAFL (((u32)1) << 28)
  127. #define DMA_GCMD_WBF (((u32)1) << 27)
  128. /* GSTS_REG */
  129. #define DMA_GSTS_TES (((u32)1) << 31)
  130. #define DMA_GSTS_RTPS (((u32)1) << 30)
  131. #define DMA_GSTS_FLS (((u32)1) << 29)
  132. #define DMA_GSTS_AFLS (((u32)1) << 28)
  133. #define DMA_GSTS_WBFS (((u32)1) << 27)
  134. /* CCMD_REG */
  135. #define DMA_CCMD_ICC (((u64)1) << 63)
  136. #define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
  137. #define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
  138. #define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
  139. #define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
  140. #define DMA_CCMD_MASK_NOBIT 0
  141. #define DMA_CCMD_MASK_1BIT 1
  142. #define DMA_CCMD_MASK_2BIT 2
  143. #define DMA_CCMD_MASK_3BIT 3
  144. #define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
  145. #define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
  146. /* FECTL_REG */
  147. #define DMA_FECTL_IM (((u32)1) << 31)
  148. /* FSTS_REG */
  149. #define DMA_FSTS_PPF ((u32)2)
  150. #define DMA_FSTS_PFO ((u32)1)
  151. #define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
  152. /* FRCD_REG, 32 bits access */
  153. #define DMA_FRCD_F (((u32)1) << 31)
  154. #define dma_frcd_type(d) ((d >> 30) & 1)
  155. #define dma_frcd_fault_reason(c) (c & 0xff)
  156. #define dma_frcd_source_id(c) (c & 0xffff)
  157. #define dma_frcd_page_addr(d) (d & (((u64)-1) << 12)) /* low 64 bit */
  158. struct intel_iommu {
  159. void __iomem *reg; /* Pointer to hardware regs, virtual addr */
  160. u64 cap;
  161. u64 ecap;
  162. int seg;
  163. u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
  164. spinlock_t register_lock; /* protect register handling */
  165. int seq_id; /* sequence id of the iommu */
  166. #ifdef CONFIG_DMAR
  167. unsigned long *domain_ids; /* bitmap of domains */
  168. struct dmar_domain **domains; /* ptr to domains */
  169. spinlock_t lock; /* protect context, domain ids */
  170. struct root_entry *root_entry; /* virtual address */
  171. unsigned int irq;
  172. unsigned char name[7]; /* Device Name */
  173. struct msi_msg saved_msg;
  174. struct sys_device sysdev;
  175. #endif
  176. };
  177. extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
  178. extern int alloc_iommu(struct dmar_drhd_unit *drhd);
  179. extern void free_iommu(struct intel_iommu *iommu);
  180. #endif