bfin_mac.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Blackfin On-Chip MAC Driver
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/sched.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/timer.h>
  17. #include <linux/errno.h>
  18. #include <linux/irq.h>
  19. #include <linux/io.h>
  20. #include <linux/ioport.h>
  21. #include <linux/crc32.h>
  22. #include <linux/device.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/mii.h>
  25. #include <linux/phy.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/platform_device.h>
  31. #include <asm/dma.h>
  32. #include <linux/dma-mapping.h>
  33. #include <asm/div64.h>
  34. #include <asm/dpmc.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/cacheflush.h>
  37. #include <asm/portmux.h>
  38. #include "bfin_mac.h"
  39. #define DRV_NAME "bfin_mac"
  40. #define DRV_VERSION "1.1"
  41. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  42. #define DRV_DESC "Blackfin on-chip Ethernet MAC driver"
  43. MODULE_AUTHOR(DRV_AUTHOR);
  44. MODULE_LICENSE("GPL");
  45. MODULE_DESCRIPTION(DRV_DESC);
  46. MODULE_ALIAS("platform:bfin_mac");
  47. #if defined(CONFIG_BFIN_MAC_USE_L1)
  48. # define bfin_mac_alloc(dma_handle, size) l1_data_sram_zalloc(size)
  49. # define bfin_mac_free(dma_handle, ptr) l1_data_sram_free(ptr)
  50. #else
  51. # define bfin_mac_alloc(dma_handle, size) \
  52. dma_alloc_coherent(NULL, size, dma_handle, GFP_KERNEL)
  53. # define bfin_mac_free(dma_handle, ptr) \
  54. dma_free_coherent(NULL, sizeof(*ptr), ptr, dma_handle)
  55. #endif
  56. #define PKT_BUF_SZ 1580
  57. #define MAX_TIMEOUT_CNT 500
  58. /* pointers to maintain transmit list */
  59. static struct net_dma_desc_tx *tx_list_head;
  60. static struct net_dma_desc_tx *tx_list_tail;
  61. static struct net_dma_desc_rx *rx_list_head;
  62. static struct net_dma_desc_rx *rx_list_tail;
  63. static struct net_dma_desc_rx *current_rx_ptr;
  64. static struct net_dma_desc_tx *current_tx_ptr;
  65. static struct net_dma_desc_tx *tx_desc;
  66. static struct net_dma_desc_rx *rx_desc;
  67. #if defined(CONFIG_BFIN_MAC_RMII)
  68. static u16 pin_req[] = P_RMII0;
  69. #else
  70. static u16 pin_req[] = P_MII0;
  71. #endif
  72. static void bfin_mac_disable(void);
  73. static void bfin_mac_enable(void);
  74. static void desc_list_free(void)
  75. {
  76. struct net_dma_desc_rx *r;
  77. struct net_dma_desc_tx *t;
  78. int i;
  79. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  80. dma_addr_t dma_handle = 0;
  81. #endif
  82. if (tx_desc) {
  83. t = tx_list_head;
  84. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  85. if (t) {
  86. if (t->skb) {
  87. dev_kfree_skb(t->skb);
  88. t->skb = NULL;
  89. }
  90. t = t->next;
  91. }
  92. }
  93. bfin_mac_free(dma_handle, tx_desc);
  94. }
  95. if (rx_desc) {
  96. r = rx_list_head;
  97. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  98. if (r) {
  99. if (r->skb) {
  100. dev_kfree_skb(r->skb);
  101. r->skb = NULL;
  102. }
  103. r = r->next;
  104. }
  105. }
  106. bfin_mac_free(dma_handle, rx_desc);
  107. }
  108. }
  109. static int desc_list_init(void)
  110. {
  111. int i;
  112. struct sk_buff *new_skb;
  113. #if !defined(CONFIG_BFIN_MAC_USE_L1)
  114. /*
  115. * This dma_handle is useless in Blackfin dma_alloc_coherent().
  116. * The real dma handler is the return value of dma_alloc_coherent().
  117. */
  118. dma_addr_t dma_handle;
  119. #endif
  120. tx_desc = bfin_mac_alloc(&dma_handle,
  121. sizeof(struct net_dma_desc_tx) *
  122. CONFIG_BFIN_TX_DESC_NUM);
  123. if (tx_desc == NULL)
  124. goto init_error;
  125. rx_desc = bfin_mac_alloc(&dma_handle,
  126. sizeof(struct net_dma_desc_rx) *
  127. CONFIG_BFIN_RX_DESC_NUM);
  128. if (rx_desc == NULL)
  129. goto init_error;
  130. /* init tx_list */
  131. tx_list_head = tx_list_tail = tx_desc;
  132. for (i = 0; i < CONFIG_BFIN_TX_DESC_NUM; i++) {
  133. struct net_dma_desc_tx *t = tx_desc + i;
  134. struct dma_descriptor *a = &(t->desc_a);
  135. struct dma_descriptor *b = &(t->desc_b);
  136. /*
  137. * disable DMA
  138. * read from memory WNR = 0
  139. * wordsize is 32 bits
  140. * 6 half words is desc size
  141. * large desc flow
  142. */
  143. a->config = WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  144. a->start_addr = (unsigned long)t->packet;
  145. a->x_count = 0;
  146. a->next_dma_desc = b;
  147. /*
  148. * enabled DMA
  149. * write to memory WNR = 1
  150. * wordsize is 32 bits
  151. * disable interrupt
  152. * 6 half words is desc size
  153. * large desc flow
  154. */
  155. b->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  156. b->start_addr = (unsigned long)(&(t->status));
  157. b->x_count = 0;
  158. t->skb = NULL;
  159. tx_list_tail->desc_b.next_dma_desc = a;
  160. tx_list_tail->next = t;
  161. tx_list_tail = t;
  162. }
  163. tx_list_tail->next = tx_list_head; /* tx_list is a circle */
  164. tx_list_tail->desc_b.next_dma_desc = &(tx_list_head->desc_a);
  165. current_tx_ptr = tx_list_head;
  166. /* init rx_list */
  167. rx_list_head = rx_list_tail = rx_desc;
  168. for (i = 0; i < CONFIG_BFIN_RX_DESC_NUM; i++) {
  169. struct net_dma_desc_rx *r = rx_desc + i;
  170. struct dma_descriptor *a = &(r->desc_a);
  171. struct dma_descriptor *b = &(r->desc_b);
  172. /* allocate a new skb for next time receive */
  173. new_skb = dev_alloc_skb(PKT_BUF_SZ + NET_IP_ALIGN);
  174. if (!new_skb) {
  175. printk(KERN_NOTICE DRV_NAME
  176. ": init: low on mem - packet dropped\n");
  177. goto init_error;
  178. }
  179. skb_reserve(new_skb, NET_IP_ALIGN);
  180. /* Invidate the data cache of skb->data range when it is write back
  181. * cache. It will prevent overwritting the new data from DMA
  182. */
  183. blackfin_dcache_invalidate_range((unsigned long)new_skb->head,
  184. (unsigned long)new_skb->end);
  185. r->skb = new_skb;
  186. /*
  187. * enabled DMA
  188. * write to memory WNR = 1
  189. * wordsize is 32 bits
  190. * disable interrupt
  191. * 6 half words is desc size
  192. * large desc flow
  193. */
  194. a->config = DMAEN | WNR | WDSIZE_32 | NDSIZE_6 | DMAFLOW_LARGE;
  195. /* since RXDWA is enabled */
  196. a->start_addr = (unsigned long)new_skb->data - 2;
  197. a->x_count = 0;
  198. a->next_dma_desc = b;
  199. /*
  200. * enabled DMA
  201. * write to memory WNR = 1
  202. * wordsize is 32 bits
  203. * enable interrupt
  204. * 6 half words is desc size
  205. * large desc flow
  206. */
  207. b->config = DMAEN | WNR | WDSIZE_32 | DI_EN |
  208. NDSIZE_6 | DMAFLOW_LARGE;
  209. b->start_addr = (unsigned long)(&(r->status));
  210. b->x_count = 0;
  211. rx_list_tail->desc_b.next_dma_desc = a;
  212. rx_list_tail->next = r;
  213. rx_list_tail = r;
  214. }
  215. rx_list_tail->next = rx_list_head; /* rx_list is a circle */
  216. rx_list_tail->desc_b.next_dma_desc = &(rx_list_head->desc_a);
  217. current_rx_ptr = rx_list_head;
  218. return 0;
  219. init_error:
  220. desc_list_free();
  221. printk(KERN_ERR DRV_NAME ": kmalloc failed\n");
  222. return -ENOMEM;
  223. }
  224. /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
  225. /*
  226. * MII operations
  227. */
  228. /* Wait until the previous MDC/MDIO transaction has completed */
  229. static void bfin_mdio_poll(void)
  230. {
  231. int timeout_cnt = MAX_TIMEOUT_CNT;
  232. /* poll the STABUSY bit */
  233. while ((bfin_read_EMAC_STAADD()) & STABUSY) {
  234. udelay(1);
  235. if (timeout_cnt-- < 0) {
  236. printk(KERN_ERR DRV_NAME
  237. ": wait MDC/MDIO transaction to complete timeout\n");
  238. break;
  239. }
  240. }
  241. }
  242. /* Read an off-chip register in a PHY through the MDC/MDIO port */
  243. static int bfin_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  244. {
  245. bfin_mdio_poll();
  246. /* read mode */
  247. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  248. SET_REGAD((u16) regnum) |
  249. STABUSY);
  250. bfin_mdio_poll();
  251. return (int) bfin_read_EMAC_STADAT();
  252. }
  253. /* Write an off-chip register in a PHY through the MDC/MDIO port */
  254. static int bfin_mdiobus_write(struct mii_bus *bus, int phy_addr, int regnum,
  255. u16 value)
  256. {
  257. bfin_mdio_poll();
  258. bfin_write_EMAC_STADAT((u32) value);
  259. /* write mode */
  260. bfin_write_EMAC_STAADD(SET_PHYAD((u16) phy_addr) |
  261. SET_REGAD((u16) regnum) |
  262. STAOP |
  263. STABUSY);
  264. bfin_mdio_poll();
  265. return 0;
  266. }
  267. static int bfin_mdiobus_reset(struct mii_bus *bus)
  268. {
  269. return 0;
  270. }
  271. static void bfin_mac_adjust_link(struct net_device *dev)
  272. {
  273. struct bfin_mac_local *lp = netdev_priv(dev);
  274. struct phy_device *phydev = lp->phydev;
  275. unsigned long flags;
  276. int new_state = 0;
  277. spin_lock_irqsave(&lp->lock, flags);
  278. if (phydev->link) {
  279. /* Now we make sure that we can be in full duplex mode.
  280. * If not, we operate in half-duplex mode. */
  281. if (phydev->duplex != lp->old_duplex) {
  282. u32 opmode = bfin_read_EMAC_OPMODE();
  283. new_state = 1;
  284. if (phydev->duplex)
  285. opmode |= FDMODE;
  286. else
  287. opmode &= ~(FDMODE);
  288. bfin_write_EMAC_OPMODE(opmode);
  289. lp->old_duplex = phydev->duplex;
  290. }
  291. if (phydev->speed != lp->old_speed) {
  292. #if defined(CONFIG_BFIN_MAC_RMII)
  293. u32 opmode = bfin_read_EMAC_OPMODE();
  294. switch (phydev->speed) {
  295. case 10:
  296. opmode |= RMII_10;
  297. break;
  298. case 100:
  299. opmode &= ~(RMII_10);
  300. break;
  301. default:
  302. printk(KERN_WARNING
  303. "%s: Ack! Speed (%d) is not 10/100!\n",
  304. DRV_NAME, phydev->speed);
  305. break;
  306. }
  307. bfin_write_EMAC_OPMODE(opmode);
  308. #endif
  309. new_state = 1;
  310. lp->old_speed = phydev->speed;
  311. }
  312. if (!lp->old_link) {
  313. new_state = 1;
  314. lp->old_link = 1;
  315. }
  316. } else if (lp->old_link) {
  317. new_state = 1;
  318. lp->old_link = 0;
  319. lp->old_speed = 0;
  320. lp->old_duplex = -1;
  321. }
  322. if (new_state) {
  323. u32 opmode = bfin_read_EMAC_OPMODE();
  324. phy_print_status(phydev);
  325. pr_debug("EMAC_OPMODE = 0x%08x\n", opmode);
  326. }
  327. spin_unlock_irqrestore(&lp->lock, flags);
  328. }
  329. /* MDC = 2.5 MHz */
  330. #define MDC_CLK 2500000
  331. static int mii_probe(struct net_device *dev)
  332. {
  333. struct bfin_mac_local *lp = netdev_priv(dev);
  334. struct phy_device *phydev = NULL;
  335. unsigned short sysctl;
  336. int i;
  337. u32 sclk, mdc_div;
  338. /* Enable PHY output early */
  339. if (!(bfin_read_VR_CTL() & CLKBUFOE))
  340. bfin_write_VR_CTL(bfin_read_VR_CTL() | CLKBUFOE);
  341. sclk = get_sclk();
  342. mdc_div = ((sclk / MDC_CLK) / 2) - 1;
  343. sysctl = bfin_read_EMAC_SYSCTL();
  344. sysctl = (sysctl & ~MDCDIV) | SET_MDCDIV(mdc_div);
  345. bfin_write_EMAC_SYSCTL(sysctl);
  346. /* search for connect PHY device */
  347. for (i = 0; i < PHY_MAX_ADDR; i++) {
  348. struct phy_device *const tmp_phydev = lp->mii_bus->phy_map[i];
  349. if (!tmp_phydev)
  350. continue; /* no PHY here... */
  351. phydev = tmp_phydev;
  352. break; /* found it */
  353. }
  354. /* now we are supposed to have a proper phydev, to attach to... */
  355. if (!phydev) {
  356. printk(KERN_INFO "%s: Don't found any phy device at all\n",
  357. dev->name);
  358. return -ENODEV;
  359. }
  360. #if defined(CONFIG_BFIN_MAC_RMII)
  361. phydev = phy_connect(dev, dev_name(&phydev->dev), &bfin_mac_adjust_link,
  362. 0, PHY_INTERFACE_MODE_RMII);
  363. #else
  364. phydev = phy_connect(dev, dev_name(&phydev->dev), &bfin_mac_adjust_link,
  365. 0, PHY_INTERFACE_MODE_MII);
  366. #endif
  367. if (IS_ERR(phydev)) {
  368. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  369. return PTR_ERR(phydev);
  370. }
  371. /* mask with MAC supported features */
  372. phydev->supported &= (SUPPORTED_10baseT_Half
  373. | SUPPORTED_10baseT_Full
  374. | SUPPORTED_100baseT_Half
  375. | SUPPORTED_100baseT_Full
  376. | SUPPORTED_Autoneg
  377. | SUPPORTED_Pause | SUPPORTED_Asym_Pause
  378. | SUPPORTED_MII
  379. | SUPPORTED_TP);
  380. phydev->advertising = phydev->supported;
  381. lp->old_link = 0;
  382. lp->old_speed = 0;
  383. lp->old_duplex = -1;
  384. lp->phydev = phydev;
  385. printk(KERN_INFO "%s: attached PHY driver [%s] "
  386. "(mii_bus:phy_addr=%s, irq=%d, mdc_clk=%dHz(mdc_div=%d)"
  387. "@sclk=%dMHz)\n",
  388. DRV_NAME, phydev->drv->name, dev_name(&phydev->dev), phydev->irq,
  389. MDC_CLK, mdc_div, sclk/1000000);
  390. return 0;
  391. }
  392. /*
  393. * Ethtool support
  394. */
  395. static int
  396. bfin_mac_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  397. {
  398. struct bfin_mac_local *lp = netdev_priv(dev);
  399. if (lp->phydev)
  400. return phy_ethtool_gset(lp->phydev, cmd);
  401. return -EINVAL;
  402. }
  403. static int
  404. bfin_mac_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  405. {
  406. struct bfin_mac_local *lp = netdev_priv(dev);
  407. if (!capable(CAP_NET_ADMIN))
  408. return -EPERM;
  409. if (lp->phydev)
  410. return phy_ethtool_sset(lp->phydev, cmd);
  411. return -EINVAL;
  412. }
  413. static void bfin_mac_ethtool_getdrvinfo(struct net_device *dev,
  414. struct ethtool_drvinfo *info)
  415. {
  416. strcpy(info->driver, DRV_NAME);
  417. strcpy(info->version, DRV_VERSION);
  418. strcpy(info->fw_version, "N/A");
  419. strcpy(info->bus_info, dev_name(&dev->dev));
  420. }
  421. static const struct ethtool_ops bfin_mac_ethtool_ops = {
  422. .get_settings = bfin_mac_ethtool_getsettings,
  423. .set_settings = bfin_mac_ethtool_setsettings,
  424. .get_link = ethtool_op_get_link,
  425. .get_drvinfo = bfin_mac_ethtool_getdrvinfo,
  426. };
  427. /**************************************************************************/
  428. void setup_system_regs(struct net_device *dev)
  429. {
  430. unsigned short sysctl;
  431. /*
  432. * Odd word alignment for Receive Frame DMA word
  433. * Configure checksum support and rcve frame word alignment
  434. */
  435. sysctl = bfin_read_EMAC_SYSCTL();
  436. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  437. sysctl |= RXDWA | RXCKS;
  438. #else
  439. sysctl |= RXDWA;
  440. #endif
  441. bfin_write_EMAC_SYSCTL(sysctl);
  442. bfin_write_EMAC_MMC_CTL(RSTC | CROLL);
  443. /* Initialize the TX DMA channel registers */
  444. bfin_write_DMA2_X_COUNT(0);
  445. bfin_write_DMA2_X_MODIFY(4);
  446. bfin_write_DMA2_Y_COUNT(0);
  447. bfin_write_DMA2_Y_MODIFY(0);
  448. /* Initialize the RX DMA channel registers */
  449. bfin_write_DMA1_X_COUNT(0);
  450. bfin_write_DMA1_X_MODIFY(4);
  451. bfin_write_DMA1_Y_COUNT(0);
  452. bfin_write_DMA1_Y_MODIFY(0);
  453. }
  454. static void setup_mac_addr(u8 *mac_addr)
  455. {
  456. u32 addr_low = le32_to_cpu(*(__le32 *) & mac_addr[0]);
  457. u16 addr_hi = le16_to_cpu(*(__le16 *) & mac_addr[4]);
  458. /* this depends on a little-endian machine */
  459. bfin_write_EMAC_ADDRLO(addr_low);
  460. bfin_write_EMAC_ADDRHI(addr_hi);
  461. }
  462. static int bfin_mac_set_mac_address(struct net_device *dev, void *p)
  463. {
  464. struct sockaddr *addr = p;
  465. if (netif_running(dev))
  466. return -EBUSY;
  467. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  468. setup_mac_addr(dev->dev_addr);
  469. return 0;
  470. }
  471. #ifdef CONFIG_BFIN_MAC_USE_HWSTAMP
  472. #define bfin_mac_hwtstamp_is_none(cfg) ((cfg) == HWTSTAMP_FILTER_NONE)
  473. static int bfin_mac_hwtstamp_ioctl(struct net_device *netdev,
  474. struct ifreq *ifr, int cmd)
  475. {
  476. struct hwtstamp_config config;
  477. struct bfin_mac_local *lp = netdev_priv(netdev);
  478. u16 ptpctl;
  479. u32 ptpfv1, ptpfv2, ptpfv3, ptpfoff;
  480. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  481. return -EFAULT;
  482. pr_debug("%s config flag:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
  483. __func__, config.flags, config.tx_type, config.rx_filter);
  484. /* reserved for future extensions */
  485. if (config.flags)
  486. return -EINVAL;
  487. if ((config.tx_type != HWTSTAMP_TX_OFF) &&
  488. (config.tx_type != HWTSTAMP_TX_ON))
  489. return -ERANGE;
  490. ptpctl = bfin_read_EMAC_PTP_CTL();
  491. switch (config.rx_filter) {
  492. case HWTSTAMP_FILTER_NONE:
  493. /*
  494. * Dont allow any timestamping
  495. */
  496. ptpfv3 = 0xFFFFFFFF;
  497. bfin_write_EMAC_PTP_FV3(ptpfv3);
  498. break;
  499. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  500. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  501. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  502. /*
  503. * Clear the five comparison mask bits (bits[12:8]) in EMAC_PTP_CTL)
  504. * to enable all the field matches.
  505. */
  506. ptpctl &= ~0x1F00;
  507. bfin_write_EMAC_PTP_CTL(ptpctl);
  508. /*
  509. * Keep the default values of the EMAC_PTP_FOFF register.
  510. */
  511. ptpfoff = 0x4A24170C;
  512. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  513. /*
  514. * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
  515. * registers.
  516. */
  517. ptpfv1 = 0x11040800;
  518. bfin_write_EMAC_PTP_FV1(ptpfv1);
  519. ptpfv2 = 0x0140013F;
  520. bfin_write_EMAC_PTP_FV2(ptpfv2);
  521. /*
  522. * The default value (0xFFFC) allows the timestamping of both
  523. * received Sync messages and Delay_Req messages.
  524. */
  525. ptpfv3 = 0xFFFFFFFC;
  526. bfin_write_EMAC_PTP_FV3(ptpfv3);
  527. config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  528. break;
  529. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  530. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  531. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  532. /* Clear all five comparison mask bits (bits[12:8]) in the
  533. * EMAC_PTP_CTL register to enable all the field matches.
  534. */
  535. ptpctl &= ~0x1F00;
  536. bfin_write_EMAC_PTP_CTL(ptpctl);
  537. /*
  538. * Keep the default values of the EMAC_PTP_FOFF register, except set
  539. * the PTPCOF field to 0x2A.
  540. */
  541. ptpfoff = 0x2A24170C;
  542. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  543. /*
  544. * Keep the default values of the EMAC_PTP_FV1 and EMAC_PTP_FV2
  545. * registers.
  546. */
  547. ptpfv1 = 0x11040800;
  548. bfin_write_EMAC_PTP_FV1(ptpfv1);
  549. ptpfv2 = 0x0140013F;
  550. bfin_write_EMAC_PTP_FV2(ptpfv2);
  551. /*
  552. * To allow the timestamping of Pdelay_Req and Pdelay_Resp, set
  553. * the value to 0xFFF0.
  554. */
  555. ptpfv3 = 0xFFFFFFF0;
  556. bfin_write_EMAC_PTP_FV3(ptpfv3);
  557. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  558. break;
  559. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  560. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  561. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  562. /*
  563. * Clear bits 8 and 12 of the EMAC_PTP_CTL register to enable only the
  564. * EFTM and PTPCM field comparison.
  565. */
  566. ptpctl &= ~0x1100;
  567. bfin_write_EMAC_PTP_CTL(ptpctl);
  568. /*
  569. * Keep the default values of all the fields of the EMAC_PTP_FOFF
  570. * register, except set the PTPCOF field to 0x0E.
  571. */
  572. ptpfoff = 0x0E24170C;
  573. bfin_write_EMAC_PTP_FOFF(ptpfoff);
  574. /*
  575. * Program bits [15:0] of the EMAC_PTP_FV1 register to 0x88F7, which
  576. * corresponds to PTP messages on the MAC layer.
  577. */
  578. ptpfv1 = 0x110488F7;
  579. bfin_write_EMAC_PTP_FV1(ptpfv1);
  580. ptpfv2 = 0x0140013F;
  581. bfin_write_EMAC_PTP_FV2(ptpfv2);
  582. /*
  583. * To allow the timestamping of Pdelay_Req and Pdelay_Resp
  584. * messages, set the value to 0xFFF0.
  585. */
  586. ptpfv3 = 0xFFFFFFF0;
  587. bfin_write_EMAC_PTP_FV3(ptpfv3);
  588. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  589. break;
  590. default:
  591. return -ERANGE;
  592. }
  593. if (config.tx_type == HWTSTAMP_TX_OFF &&
  594. bfin_mac_hwtstamp_is_none(config.rx_filter)) {
  595. ptpctl &= ~PTP_EN;
  596. bfin_write_EMAC_PTP_CTL(ptpctl);
  597. SSYNC();
  598. } else {
  599. ptpctl |= PTP_EN;
  600. bfin_write_EMAC_PTP_CTL(ptpctl);
  601. /*
  602. * clear any existing timestamp
  603. */
  604. bfin_read_EMAC_PTP_RXSNAPLO();
  605. bfin_read_EMAC_PTP_RXSNAPHI();
  606. bfin_read_EMAC_PTP_TXSNAPLO();
  607. bfin_read_EMAC_PTP_TXSNAPHI();
  608. /*
  609. * Set registers so that rollover occurs soon to test this.
  610. */
  611. bfin_write_EMAC_PTP_TIMELO(0x00000000);
  612. bfin_write_EMAC_PTP_TIMEHI(0xFF800000);
  613. SSYNC();
  614. lp->compare.last_update = 0;
  615. timecounter_init(&lp->clock,
  616. &lp->cycles,
  617. ktime_to_ns(ktime_get_real()));
  618. timecompare_update(&lp->compare, 0);
  619. }
  620. lp->stamp_cfg = config;
  621. return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
  622. -EFAULT : 0;
  623. }
  624. static void bfin_dump_hwtamp(char *s, ktime_t *hw, ktime_t *ts, struct timecompare *cmp)
  625. {
  626. ktime_t sys = ktime_get_real();
  627. pr_debug("%s %s hardware:%d,%d transform system:%d,%d system:%d,%d, cmp:%lld, %lld\n",
  628. __func__, s, hw->tv.sec, hw->tv.nsec, ts->tv.sec, ts->tv.nsec, sys.tv.sec,
  629. sys.tv.nsec, cmp->offset, cmp->skew);
  630. }
  631. static void bfin_tx_hwtstamp(struct net_device *netdev, struct sk_buff *skb)
  632. {
  633. struct bfin_mac_local *lp = netdev_priv(netdev);
  634. union skb_shared_tx *shtx = skb_tx(skb);
  635. if (shtx->hardware) {
  636. int timeout_cnt = MAX_TIMEOUT_CNT;
  637. /* When doing time stamping, keep the connection to the socket
  638. * a while longer
  639. */
  640. shtx->in_progress = 1;
  641. /*
  642. * The timestamping is done at the EMAC module's MII/RMII interface
  643. * when the module sees the Start of Frame of an event message packet. This
  644. * interface is the closest possible place to the physical Ethernet transmission
  645. * medium, providing the best timing accuracy.
  646. */
  647. while ((!(bfin_read_EMAC_PTP_ISTAT() & TXTL)) && (--timeout_cnt))
  648. udelay(1);
  649. if (timeout_cnt == 0)
  650. printk(KERN_ERR DRV_NAME
  651. ": fails to timestamp the TX packet\n");
  652. else {
  653. struct skb_shared_hwtstamps shhwtstamps;
  654. u64 ns;
  655. u64 regval;
  656. regval = bfin_read_EMAC_PTP_TXSNAPLO();
  657. regval |= (u64)bfin_read_EMAC_PTP_TXSNAPHI() << 32;
  658. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  659. ns = timecounter_cyc2time(&lp->clock,
  660. regval);
  661. timecompare_update(&lp->compare, ns);
  662. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  663. shhwtstamps.syststamp =
  664. timecompare_transform(&lp->compare, ns);
  665. skb_tstamp_tx(skb, &shhwtstamps);
  666. bfin_dump_hwtamp("TX", &shhwtstamps.hwtstamp, &shhwtstamps.syststamp, &lp->compare);
  667. }
  668. }
  669. }
  670. static void bfin_rx_hwtstamp(struct net_device *netdev, struct sk_buff *skb)
  671. {
  672. struct bfin_mac_local *lp = netdev_priv(netdev);
  673. u32 valid;
  674. u64 regval, ns;
  675. struct skb_shared_hwtstamps *shhwtstamps;
  676. if (bfin_mac_hwtstamp_is_none(lp->stamp_cfg.rx_filter))
  677. return;
  678. valid = bfin_read_EMAC_PTP_ISTAT() & RXEL;
  679. if (!valid)
  680. return;
  681. shhwtstamps = skb_hwtstamps(skb);
  682. regval = bfin_read_EMAC_PTP_RXSNAPLO();
  683. regval |= (u64)bfin_read_EMAC_PTP_RXSNAPHI() << 32;
  684. ns = timecounter_cyc2time(&lp->clock, regval);
  685. timecompare_update(&lp->compare, ns);
  686. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  687. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  688. shhwtstamps->syststamp = timecompare_transform(&lp->compare, ns);
  689. bfin_dump_hwtamp("RX", &shhwtstamps->hwtstamp, &shhwtstamps->syststamp, &lp->compare);
  690. }
  691. /*
  692. * bfin_read_clock - read raw cycle counter (to be used by time counter)
  693. */
  694. static cycle_t bfin_read_clock(const struct cyclecounter *tc)
  695. {
  696. u64 stamp;
  697. stamp = bfin_read_EMAC_PTP_TIMELO();
  698. stamp |= (u64)bfin_read_EMAC_PTP_TIMEHI() << 32ULL;
  699. return stamp;
  700. }
  701. #define PTP_CLK 25000000
  702. static void bfin_mac_hwtstamp_init(struct net_device *netdev)
  703. {
  704. struct bfin_mac_local *lp = netdev_priv(netdev);
  705. u64 append;
  706. /* Initialize hardware timer */
  707. append = PTP_CLK * (1ULL << 32);
  708. do_div(append, get_sclk());
  709. bfin_write_EMAC_PTP_ADDEND((u32)append);
  710. memset(&lp->cycles, 0, sizeof(lp->cycles));
  711. lp->cycles.read = bfin_read_clock;
  712. lp->cycles.mask = CLOCKSOURCE_MASK(64);
  713. lp->cycles.mult = 1000000000 / PTP_CLK;
  714. lp->cycles.shift = 0;
  715. /* Synchronize our NIC clock against system wall clock */
  716. memset(&lp->compare, 0, sizeof(lp->compare));
  717. lp->compare.source = &lp->clock;
  718. lp->compare.target = ktime_get_real;
  719. lp->compare.num_samples = 10;
  720. /* Initialize hwstamp config */
  721. lp->stamp_cfg.rx_filter = HWTSTAMP_FILTER_NONE;
  722. lp->stamp_cfg.tx_type = HWTSTAMP_TX_OFF;
  723. }
  724. #else
  725. # define bfin_mac_hwtstamp_is_none(cfg) 0
  726. # define bfin_mac_hwtstamp_init(dev)
  727. # define bfin_mac_hwtstamp_ioctl(dev, ifr, cmd) (-EOPNOTSUPP)
  728. # define bfin_rx_hwtstamp(dev, skb)
  729. # define bfin_tx_hwtstamp(dev, skb)
  730. #endif
  731. static void adjust_tx_list(void)
  732. {
  733. int timeout_cnt = MAX_TIMEOUT_CNT;
  734. if (tx_list_head->status.status_word != 0 &&
  735. current_tx_ptr != tx_list_head) {
  736. goto adjust_head; /* released something, just return; */
  737. }
  738. /*
  739. * if nothing released, check wait condition
  740. * current's next can not be the head,
  741. * otherwise the dma will not stop as we want
  742. */
  743. if (current_tx_ptr->next->next == tx_list_head) {
  744. while (tx_list_head->status.status_word == 0) {
  745. udelay(10);
  746. if (tx_list_head->status.status_word != 0 ||
  747. !(bfin_read_DMA2_IRQ_STATUS() & DMA_RUN)) {
  748. goto adjust_head;
  749. }
  750. if (timeout_cnt-- < 0) {
  751. printk(KERN_ERR DRV_NAME
  752. ": wait for adjust tx list head timeout\n");
  753. break;
  754. }
  755. }
  756. if (tx_list_head->status.status_word != 0) {
  757. goto adjust_head;
  758. }
  759. }
  760. return;
  761. adjust_head:
  762. do {
  763. tx_list_head->desc_a.config &= ~DMAEN;
  764. tx_list_head->status.status_word = 0;
  765. if (tx_list_head->skb) {
  766. dev_kfree_skb(tx_list_head->skb);
  767. tx_list_head->skb = NULL;
  768. } else {
  769. printk(KERN_ERR DRV_NAME
  770. ": no sk_buff in a transmitted frame!\n");
  771. }
  772. tx_list_head = tx_list_head->next;
  773. } while (tx_list_head->status.status_word != 0 &&
  774. current_tx_ptr != tx_list_head);
  775. return;
  776. }
  777. static int bfin_mac_hard_start_xmit(struct sk_buff *skb,
  778. struct net_device *dev)
  779. {
  780. u16 *data;
  781. u32 data_align = (unsigned long)(skb->data) & 0x3;
  782. union skb_shared_tx *shtx = skb_tx(skb);
  783. current_tx_ptr->skb = skb;
  784. if (data_align == 0x2) {
  785. /* move skb->data to current_tx_ptr payload */
  786. data = (u16 *)(skb->data) - 1;
  787. *data = (u16)(skb->len);
  788. /*
  789. * When transmitting an Ethernet packet, the PTP_TSYNC module requires
  790. * a DMA_Length_Word field associated with the packet. The lower 12 bits
  791. * of this field are the length of the packet payload in bytes and the higher
  792. * 4 bits are the timestamping enable field.
  793. */
  794. if (shtx->hardware)
  795. *data |= 0x1000;
  796. current_tx_ptr->desc_a.start_addr = (u32)data;
  797. /* this is important! */
  798. blackfin_dcache_flush_range((u32)data,
  799. (u32)((u8 *)data + skb->len + 4));
  800. } else {
  801. *((u16 *)(current_tx_ptr->packet)) = (u16)(skb->len);
  802. /* enable timestamping for the sent packet */
  803. if (shtx->hardware)
  804. *((u16 *)(current_tx_ptr->packet)) |= 0x1000;
  805. memcpy((u8 *)(current_tx_ptr->packet + 2), skb->data,
  806. skb->len);
  807. current_tx_ptr->desc_a.start_addr =
  808. (u32)current_tx_ptr->packet;
  809. if (current_tx_ptr->status.status_word != 0)
  810. current_tx_ptr->status.status_word = 0;
  811. blackfin_dcache_flush_range(
  812. (u32)current_tx_ptr->packet,
  813. (u32)(current_tx_ptr->packet + skb->len + 2));
  814. }
  815. /* make sure the internal data buffers in the core are drained
  816. * so that the DMA descriptors are completely written when the
  817. * DMA engine goes to fetch them below
  818. */
  819. SSYNC();
  820. /* enable this packet's dma */
  821. current_tx_ptr->desc_a.config |= DMAEN;
  822. /* tx dma is running, just return */
  823. if (bfin_read_DMA2_IRQ_STATUS() & DMA_RUN)
  824. goto out;
  825. /* tx dma is not running */
  826. bfin_write_DMA2_NEXT_DESC_PTR(&(current_tx_ptr->desc_a));
  827. /* dma enabled, read from memory, size is 6 */
  828. bfin_write_DMA2_CONFIG(current_tx_ptr->desc_a.config);
  829. /* Turn on the EMAC tx */
  830. bfin_write_EMAC_OPMODE(bfin_read_EMAC_OPMODE() | TE);
  831. out:
  832. adjust_tx_list();
  833. bfin_tx_hwtstamp(dev, skb);
  834. current_tx_ptr = current_tx_ptr->next;
  835. dev->stats.tx_packets++;
  836. dev->stats.tx_bytes += (skb->len);
  837. return NETDEV_TX_OK;
  838. }
  839. #define IP_HEADER_OFF 0
  840. #define RX_ERROR_MASK (RX_LONG | RX_ALIGN | RX_CRC | RX_LEN | \
  841. RX_FRAG | RX_ADDR | RX_DMAO | RX_PHY | RX_LATE | RX_RANGE)
  842. static void bfin_mac_rx(struct net_device *dev)
  843. {
  844. struct sk_buff *skb, *new_skb;
  845. unsigned short len;
  846. struct bfin_mac_local *lp __maybe_unused = netdev_priv(dev);
  847. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  848. unsigned int i;
  849. unsigned char fcs[ETH_FCS_LEN + 1];
  850. #endif
  851. /* check if frame status word reports an error condition
  852. * we which case we simply drop the packet
  853. */
  854. if (current_rx_ptr->status.status_word & RX_ERROR_MASK) {
  855. printk(KERN_NOTICE DRV_NAME
  856. ": rx: receive error - packet dropped\n");
  857. dev->stats.rx_dropped++;
  858. goto out;
  859. }
  860. /* allocate a new skb for next time receive */
  861. skb = current_rx_ptr->skb;
  862. new_skb = dev_alloc_skb(PKT_BUF_SZ + NET_IP_ALIGN);
  863. if (!new_skb) {
  864. printk(KERN_NOTICE DRV_NAME
  865. ": rx: low on mem - packet dropped\n");
  866. dev->stats.rx_dropped++;
  867. goto out;
  868. }
  869. /* reserve 2 bytes for RXDWA padding */
  870. skb_reserve(new_skb, NET_IP_ALIGN);
  871. /* Invidate the data cache of skb->data range when it is write back
  872. * cache. It will prevent overwritting the new data from DMA
  873. */
  874. blackfin_dcache_invalidate_range((unsigned long)new_skb->head,
  875. (unsigned long)new_skb->end);
  876. current_rx_ptr->skb = new_skb;
  877. current_rx_ptr->desc_a.start_addr = (unsigned long)new_skb->data - 2;
  878. len = (unsigned short)((current_rx_ptr->status.status_word) & RX_FRLEN);
  879. /* Deduce Ethernet FCS length from Ethernet payload length */
  880. len -= ETH_FCS_LEN;
  881. skb_put(skb, len);
  882. skb->protocol = eth_type_trans(skb, dev);
  883. bfin_rx_hwtstamp(dev, skb);
  884. #if defined(BFIN_MAC_CSUM_OFFLOAD)
  885. /* Checksum offloading only works for IPv4 packets with the standard IP header
  886. * length of 20 bytes, because the blackfin MAC checksum calculation is
  887. * based on that assumption. We must NOT use the calculated checksum if our
  888. * IP version or header break that assumption.
  889. */
  890. if (skb->data[IP_HEADER_OFF] == 0x45) {
  891. skb->csum = current_rx_ptr->status.ip_payload_csum;
  892. /*
  893. * Deduce Ethernet FCS from hardware generated IP payload checksum.
  894. * IP checksum is based on 16-bit one's complement algorithm.
  895. * To deduce a value from checksum is equal to add its inversion.
  896. * If the IP payload len is odd, the inversed FCS should also
  897. * begin from odd address and leave first byte zero.
  898. */
  899. if (skb->len % 2) {
  900. fcs[0] = 0;
  901. for (i = 0; i < ETH_FCS_LEN; i++)
  902. fcs[i + 1] = ~skb->data[skb->len + i];
  903. skb->csum = csum_partial(fcs, ETH_FCS_LEN + 1, skb->csum);
  904. } else {
  905. for (i = 0; i < ETH_FCS_LEN; i++)
  906. fcs[i] = ~skb->data[skb->len + i];
  907. skb->csum = csum_partial(fcs, ETH_FCS_LEN, skb->csum);
  908. }
  909. skb->ip_summed = CHECKSUM_COMPLETE;
  910. }
  911. #endif
  912. netif_rx(skb);
  913. dev->stats.rx_packets++;
  914. dev->stats.rx_bytes += len;
  915. out:
  916. current_rx_ptr->status.status_word = 0x00000000;
  917. current_rx_ptr = current_rx_ptr->next;
  918. }
  919. /* interrupt routine to handle rx and error signal */
  920. static irqreturn_t bfin_mac_interrupt(int irq, void *dev_id)
  921. {
  922. struct net_device *dev = dev_id;
  923. int number = 0;
  924. get_one_packet:
  925. if (current_rx_ptr->status.status_word == 0) {
  926. /* no more new packet received */
  927. if (number == 0) {
  928. if (current_rx_ptr->next->status.status_word != 0) {
  929. current_rx_ptr = current_rx_ptr->next;
  930. goto real_rx;
  931. }
  932. }
  933. bfin_write_DMA1_IRQ_STATUS(bfin_read_DMA1_IRQ_STATUS() |
  934. DMA_DONE | DMA_ERR);
  935. return IRQ_HANDLED;
  936. }
  937. real_rx:
  938. bfin_mac_rx(dev);
  939. number++;
  940. goto get_one_packet;
  941. }
  942. #ifdef CONFIG_NET_POLL_CONTROLLER
  943. static void bfin_mac_poll(struct net_device *dev)
  944. {
  945. disable_irq(IRQ_MAC_RX);
  946. bfin_mac_interrupt(IRQ_MAC_RX, dev);
  947. enable_irq(IRQ_MAC_RX);
  948. }
  949. #endif /* CONFIG_NET_POLL_CONTROLLER */
  950. static void bfin_mac_disable(void)
  951. {
  952. unsigned int opmode;
  953. opmode = bfin_read_EMAC_OPMODE();
  954. opmode &= (~RE);
  955. opmode &= (~TE);
  956. /* Turn off the EMAC */
  957. bfin_write_EMAC_OPMODE(opmode);
  958. }
  959. /*
  960. * Enable Interrupts, Receive, and Transmit
  961. */
  962. static void bfin_mac_enable(void)
  963. {
  964. u32 opmode;
  965. pr_debug("%s: %s\n", DRV_NAME, __func__);
  966. /* Set RX DMA */
  967. bfin_write_DMA1_NEXT_DESC_PTR(&(rx_list_head->desc_a));
  968. bfin_write_DMA1_CONFIG(rx_list_head->desc_a.config);
  969. /* Wait MII done */
  970. bfin_mdio_poll();
  971. /* We enable only RX here */
  972. /* ASTP : Enable Automatic Pad Stripping
  973. PR : Promiscuous Mode for test
  974. PSF : Receive frames with total length less than 64 bytes.
  975. FDMODE : Full Duplex Mode
  976. LB : Internal Loopback for test
  977. RE : Receiver Enable */
  978. opmode = bfin_read_EMAC_OPMODE();
  979. if (opmode & FDMODE)
  980. opmode |= PSF;
  981. else
  982. opmode |= DRO | DC | PSF;
  983. opmode |= RE;
  984. #if defined(CONFIG_BFIN_MAC_RMII)
  985. opmode |= RMII; /* For Now only 100MBit are supported */
  986. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536)) && CONFIG_BF_REV_0_2
  987. opmode |= TE;
  988. #endif
  989. #endif
  990. /* Turn on the EMAC rx */
  991. bfin_write_EMAC_OPMODE(opmode);
  992. }
  993. /* Our watchdog timed out. Called by the networking layer */
  994. static void bfin_mac_timeout(struct net_device *dev)
  995. {
  996. pr_debug("%s: %s\n", dev->name, __func__);
  997. bfin_mac_disable();
  998. /* reset tx queue */
  999. tx_list_tail = tx_list_head->next;
  1000. bfin_mac_enable();
  1001. /* We can accept TX packets again */
  1002. dev->trans_start = jiffies; /* prevent tx timeout */
  1003. netif_wake_queue(dev);
  1004. }
  1005. static void bfin_mac_multicast_hash(struct net_device *dev)
  1006. {
  1007. u32 emac_hashhi, emac_hashlo;
  1008. struct netdev_hw_addr *ha;
  1009. char *addrs;
  1010. u32 crc;
  1011. emac_hashhi = emac_hashlo = 0;
  1012. netdev_for_each_mc_addr(ha, dev) {
  1013. addrs = ha->addr;
  1014. /* skip non-multicast addresses */
  1015. if (!(*addrs & 1))
  1016. continue;
  1017. crc = ether_crc(ETH_ALEN, addrs);
  1018. crc >>= 26;
  1019. if (crc & 0x20)
  1020. emac_hashhi |= 1 << (crc & 0x1f);
  1021. else
  1022. emac_hashlo |= 1 << (crc & 0x1f);
  1023. }
  1024. bfin_write_EMAC_HASHHI(emac_hashhi);
  1025. bfin_write_EMAC_HASHLO(emac_hashlo);
  1026. }
  1027. /*
  1028. * This routine will, depending on the values passed to it,
  1029. * either make it accept multicast packets, go into
  1030. * promiscuous mode (for TCPDUMP and cousins) or accept
  1031. * a select set of multicast packets
  1032. */
  1033. static void bfin_mac_set_multicast_list(struct net_device *dev)
  1034. {
  1035. u32 sysctl;
  1036. if (dev->flags & IFF_PROMISC) {
  1037. printk(KERN_INFO "%s: set to promisc mode\n", dev->name);
  1038. sysctl = bfin_read_EMAC_OPMODE();
  1039. sysctl |= RAF;
  1040. bfin_write_EMAC_OPMODE(sysctl);
  1041. } else if (dev->flags & IFF_ALLMULTI) {
  1042. /* accept all multicast */
  1043. sysctl = bfin_read_EMAC_OPMODE();
  1044. sysctl |= PAM;
  1045. bfin_write_EMAC_OPMODE(sysctl);
  1046. } else if (!netdev_mc_empty(dev)) {
  1047. /* set up multicast hash table */
  1048. sysctl = bfin_read_EMAC_OPMODE();
  1049. sysctl |= HM;
  1050. bfin_write_EMAC_OPMODE(sysctl);
  1051. bfin_mac_multicast_hash(dev);
  1052. } else {
  1053. /* clear promisc or multicast mode */
  1054. sysctl = bfin_read_EMAC_OPMODE();
  1055. sysctl &= ~(RAF | PAM);
  1056. bfin_write_EMAC_OPMODE(sysctl);
  1057. }
  1058. }
  1059. static int bfin_mac_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1060. {
  1061. switch (cmd) {
  1062. case SIOCSHWTSTAMP:
  1063. return bfin_mac_hwtstamp_ioctl(netdev, ifr, cmd);
  1064. default:
  1065. return -EOPNOTSUPP;
  1066. }
  1067. }
  1068. /*
  1069. * this puts the device in an inactive state
  1070. */
  1071. static void bfin_mac_shutdown(struct net_device *dev)
  1072. {
  1073. /* Turn off the EMAC */
  1074. bfin_write_EMAC_OPMODE(0x00000000);
  1075. /* Turn off the EMAC RX DMA */
  1076. bfin_write_DMA1_CONFIG(0x0000);
  1077. bfin_write_DMA2_CONFIG(0x0000);
  1078. }
  1079. /*
  1080. * Open and Initialize the interface
  1081. *
  1082. * Set up everything, reset the card, etc..
  1083. */
  1084. static int bfin_mac_open(struct net_device *dev)
  1085. {
  1086. struct bfin_mac_local *lp = netdev_priv(dev);
  1087. int retval;
  1088. pr_debug("%s: %s\n", dev->name, __func__);
  1089. /*
  1090. * Check that the address is valid. If its not, refuse
  1091. * to bring the device up. The user must specify an
  1092. * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
  1093. */
  1094. if (!is_valid_ether_addr(dev->dev_addr)) {
  1095. printk(KERN_WARNING DRV_NAME ": no valid ethernet hw addr\n");
  1096. return -EINVAL;
  1097. }
  1098. /* initial rx and tx list */
  1099. retval = desc_list_init();
  1100. if (retval)
  1101. return retval;
  1102. phy_start(lp->phydev);
  1103. phy_write(lp->phydev, MII_BMCR, BMCR_RESET);
  1104. setup_system_regs(dev);
  1105. setup_mac_addr(dev->dev_addr);
  1106. bfin_mac_disable();
  1107. bfin_mac_enable();
  1108. pr_debug("hardware init finished\n");
  1109. netif_start_queue(dev);
  1110. netif_carrier_on(dev);
  1111. return 0;
  1112. }
  1113. /*
  1114. * this makes the board clean up everything that it can
  1115. * and not talk to the outside world. Caused by
  1116. * an 'ifconfig ethX down'
  1117. */
  1118. static int bfin_mac_close(struct net_device *dev)
  1119. {
  1120. struct bfin_mac_local *lp = netdev_priv(dev);
  1121. pr_debug("%s: %s\n", dev->name, __func__);
  1122. netif_stop_queue(dev);
  1123. netif_carrier_off(dev);
  1124. phy_stop(lp->phydev);
  1125. phy_write(lp->phydev, MII_BMCR, BMCR_PDOWN);
  1126. /* clear everything */
  1127. bfin_mac_shutdown(dev);
  1128. /* free the rx/tx buffers */
  1129. desc_list_free();
  1130. return 0;
  1131. }
  1132. static const struct net_device_ops bfin_mac_netdev_ops = {
  1133. .ndo_open = bfin_mac_open,
  1134. .ndo_stop = bfin_mac_close,
  1135. .ndo_start_xmit = bfin_mac_hard_start_xmit,
  1136. .ndo_set_mac_address = bfin_mac_set_mac_address,
  1137. .ndo_tx_timeout = bfin_mac_timeout,
  1138. .ndo_set_multicast_list = bfin_mac_set_multicast_list,
  1139. .ndo_do_ioctl = bfin_mac_ioctl,
  1140. .ndo_validate_addr = eth_validate_addr,
  1141. .ndo_change_mtu = eth_change_mtu,
  1142. #ifdef CONFIG_NET_POLL_CONTROLLER
  1143. .ndo_poll_controller = bfin_mac_poll,
  1144. #endif
  1145. };
  1146. static int __devinit bfin_mac_probe(struct platform_device *pdev)
  1147. {
  1148. struct net_device *ndev;
  1149. struct bfin_mac_local *lp;
  1150. struct platform_device *pd;
  1151. int rc;
  1152. ndev = alloc_etherdev(sizeof(struct bfin_mac_local));
  1153. if (!ndev) {
  1154. dev_err(&pdev->dev, "Cannot allocate net device!\n");
  1155. return -ENOMEM;
  1156. }
  1157. SET_NETDEV_DEV(ndev, &pdev->dev);
  1158. platform_set_drvdata(pdev, ndev);
  1159. lp = netdev_priv(ndev);
  1160. /* Grab the MAC address in the MAC */
  1161. *(__le32 *) (&(ndev->dev_addr[0])) = cpu_to_le32(bfin_read_EMAC_ADDRLO());
  1162. *(__le16 *) (&(ndev->dev_addr[4])) = cpu_to_le16((u16) bfin_read_EMAC_ADDRHI());
  1163. /* probe mac */
  1164. /*todo: how to proble? which is revision_register */
  1165. bfin_write_EMAC_ADDRLO(0x12345678);
  1166. if (bfin_read_EMAC_ADDRLO() != 0x12345678) {
  1167. dev_err(&pdev->dev, "Cannot detect Blackfin on-chip ethernet MAC controller!\n");
  1168. rc = -ENODEV;
  1169. goto out_err_probe_mac;
  1170. }
  1171. /*
  1172. * Is it valid? (Did bootloader initialize it?)
  1173. * Grab the MAC from the board somehow
  1174. * this is done in the arch/blackfin/mach-bfxxx/boards/eth_mac.c
  1175. */
  1176. if (!is_valid_ether_addr(ndev->dev_addr))
  1177. bfin_get_ether_addr(ndev->dev_addr);
  1178. /* If still not valid, get a random one */
  1179. if (!is_valid_ether_addr(ndev->dev_addr))
  1180. random_ether_addr(ndev->dev_addr);
  1181. setup_mac_addr(ndev->dev_addr);
  1182. if (!pdev->dev.platform_data) {
  1183. dev_err(&pdev->dev, "Cannot get platform device bfin_mii_bus!\n");
  1184. rc = -ENODEV;
  1185. goto out_err_probe_mac;
  1186. }
  1187. pd = pdev->dev.platform_data;
  1188. lp->mii_bus = platform_get_drvdata(pd);
  1189. lp->mii_bus->priv = ndev;
  1190. rc = mii_probe(ndev);
  1191. if (rc) {
  1192. dev_err(&pdev->dev, "MII Probe failed!\n");
  1193. goto out_err_mii_probe;
  1194. }
  1195. /* Fill in the fields of the device structure with ethernet values. */
  1196. ether_setup(ndev);
  1197. ndev->netdev_ops = &bfin_mac_netdev_ops;
  1198. ndev->ethtool_ops = &bfin_mac_ethtool_ops;
  1199. spin_lock_init(&lp->lock);
  1200. /* now, enable interrupts */
  1201. /* register irq handler */
  1202. rc = request_irq(IRQ_MAC_RX, bfin_mac_interrupt,
  1203. IRQF_DISABLED, "EMAC_RX", ndev);
  1204. if (rc) {
  1205. dev_err(&pdev->dev, "Cannot request Blackfin MAC RX IRQ!\n");
  1206. rc = -EBUSY;
  1207. goto out_err_request_irq;
  1208. }
  1209. rc = register_netdev(ndev);
  1210. if (rc) {
  1211. dev_err(&pdev->dev, "Cannot register net device!\n");
  1212. goto out_err_reg_ndev;
  1213. }
  1214. bfin_mac_hwtstamp_init(ndev);
  1215. /* now, print out the card info, in a short format.. */
  1216. dev_info(&pdev->dev, "%s, Version %s\n", DRV_DESC, DRV_VERSION);
  1217. return 0;
  1218. out_err_reg_ndev:
  1219. free_irq(IRQ_MAC_RX, ndev);
  1220. out_err_request_irq:
  1221. out_err_mii_probe:
  1222. mdiobus_unregister(lp->mii_bus);
  1223. mdiobus_free(lp->mii_bus);
  1224. peripheral_free_list(pin_req);
  1225. out_err_probe_mac:
  1226. platform_set_drvdata(pdev, NULL);
  1227. free_netdev(ndev);
  1228. return rc;
  1229. }
  1230. static int __devexit bfin_mac_remove(struct platform_device *pdev)
  1231. {
  1232. struct net_device *ndev = platform_get_drvdata(pdev);
  1233. struct bfin_mac_local *lp = netdev_priv(ndev);
  1234. platform_set_drvdata(pdev, NULL);
  1235. lp->mii_bus->priv = NULL;
  1236. unregister_netdev(ndev);
  1237. free_irq(IRQ_MAC_RX, ndev);
  1238. free_netdev(ndev);
  1239. peripheral_free_list(pin_req);
  1240. return 0;
  1241. }
  1242. #ifdef CONFIG_PM
  1243. static int bfin_mac_suspend(struct platform_device *pdev, pm_message_t mesg)
  1244. {
  1245. struct net_device *net_dev = platform_get_drvdata(pdev);
  1246. if (netif_running(net_dev))
  1247. bfin_mac_close(net_dev);
  1248. return 0;
  1249. }
  1250. static int bfin_mac_resume(struct platform_device *pdev)
  1251. {
  1252. struct net_device *net_dev = platform_get_drvdata(pdev);
  1253. if (netif_running(net_dev))
  1254. bfin_mac_open(net_dev);
  1255. return 0;
  1256. }
  1257. #else
  1258. #define bfin_mac_suspend NULL
  1259. #define bfin_mac_resume NULL
  1260. #endif /* CONFIG_PM */
  1261. static int __devinit bfin_mii_bus_probe(struct platform_device *pdev)
  1262. {
  1263. struct mii_bus *miibus;
  1264. int rc, i;
  1265. /*
  1266. * We are setting up a network card,
  1267. * so set the GPIO pins to Ethernet mode
  1268. */
  1269. rc = peripheral_request_list(pin_req, DRV_NAME);
  1270. if (rc) {
  1271. dev_err(&pdev->dev, "Requesting peripherals failed!\n");
  1272. return rc;
  1273. }
  1274. rc = -ENOMEM;
  1275. miibus = mdiobus_alloc();
  1276. if (miibus == NULL)
  1277. goto out_err_alloc;
  1278. miibus->read = bfin_mdiobus_read;
  1279. miibus->write = bfin_mdiobus_write;
  1280. miibus->reset = bfin_mdiobus_reset;
  1281. miibus->parent = &pdev->dev;
  1282. miibus->name = "bfin_mii_bus";
  1283. snprintf(miibus->id, MII_BUS_ID_SIZE, "0");
  1284. miibus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  1285. if (miibus->irq == NULL)
  1286. goto out_err_alloc;
  1287. for (i = 0; i < PHY_MAX_ADDR; ++i)
  1288. miibus->irq[i] = PHY_POLL;
  1289. rc = mdiobus_register(miibus);
  1290. if (rc) {
  1291. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1292. goto out_err_mdiobus_register;
  1293. }
  1294. platform_set_drvdata(pdev, miibus);
  1295. return 0;
  1296. out_err_mdiobus_register:
  1297. mdiobus_free(miibus);
  1298. out_err_alloc:
  1299. peripheral_free_list(pin_req);
  1300. return rc;
  1301. }
  1302. static int __devexit bfin_mii_bus_remove(struct platform_device *pdev)
  1303. {
  1304. struct mii_bus *miibus = platform_get_drvdata(pdev);
  1305. platform_set_drvdata(pdev, NULL);
  1306. mdiobus_unregister(miibus);
  1307. mdiobus_free(miibus);
  1308. peripheral_free_list(pin_req);
  1309. return 0;
  1310. }
  1311. static struct platform_driver bfin_mii_bus_driver = {
  1312. .probe = bfin_mii_bus_probe,
  1313. .remove = __devexit_p(bfin_mii_bus_remove),
  1314. .driver = {
  1315. .name = "bfin_mii_bus",
  1316. .owner = THIS_MODULE,
  1317. },
  1318. };
  1319. static struct platform_driver bfin_mac_driver = {
  1320. .probe = bfin_mac_probe,
  1321. .remove = __devexit_p(bfin_mac_remove),
  1322. .resume = bfin_mac_resume,
  1323. .suspend = bfin_mac_suspend,
  1324. .driver = {
  1325. .name = DRV_NAME,
  1326. .owner = THIS_MODULE,
  1327. },
  1328. };
  1329. static int __init bfin_mac_init(void)
  1330. {
  1331. int ret;
  1332. ret = platform_driver_register(&bfin_mii_bus_driver);
  1333. if (!ret)
  1334. return platform_driver_register(&bfin_mac_driver);
  1335. return -ENODEV;
  1336. }
  1337. module_init(bfin_mac_init);
  1338. static void __exit bfin_mac_cleanup(void)
  1339. {
  1340. platform_driver_unregister(&bfin_mac_driver);
  1341. platform_driver_unregister(&bfin_mii_bus_driver);
  1342. }
  1343. module_exit(bfin_mac_cleanup);