timer.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <asm/mach/time.h>
  41. #include <asm/smp_twd.h>
  42. #include <asm/sched_clock.h>
  43. #include <asm/arch_timer.h>
  44. #include <plat/omap_hwmod.h>
  45. #include <plat/omap_device.h>
  46. #include <plat/dmtimer.h>
  47. #include <plat/omap-pm.h>
  48. #include "soc.h"
  49. #include "common.h"
  50. #include "powerdomain.h"
  51. /* Parent clocks, eventually these will come from the clock framework */
  52. #define OMAP2_MPU_SOURCE "sys_ck"
  53. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  54. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  55. #define OMAP2_32K_SOURCE "func_32k_ck"
  56. #define OMAP3_32K_SOURCE "omap_32k_fck"
  57. #define OMAP4_32K_SOURCE "sys_32k_ck"
  58. #ifdef CONFIG_OMAP_32K_TIMER
  59. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  60. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  61. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  62. #define OMAP3_SECURE_TIMER 12
  63. #else
  64. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  65. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  66. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  67. #define OMAP3_SECURE_TIMER 1
  68. #endif
  69. #define REALTIME_COUNTER_BASE 0x48243200
  70. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  71. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  72. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  73. /* Clockevent code */
  74. static struct omap_dm_timer clkev;
  75. static struct clock_event_device clockevent_gpt;
  76. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  77. {
  78. struct clock_event_device *evt = &clockevent_gpt;
  79. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  80. evt->event_handler(evt);
  81. return IRQ_HANDLED;
  82. }
  83. static struct irqaction omap2_gp_timer_irq = {
  84. .name = "gp_timer",
  85. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  86. .handler = omap2_gp_timer_interrupt,
  87. };
  88. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  89. struct clock_event_device *evt)
  90. {
  91. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  92. 0xffffffff - cycles, 1);
  93. return 0;
  94. }
  95. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  96. struct clock_event_device *evt)
  97. {
  98. u32 period;
  99. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  100. switch (mode) {
  101. case CLOCK_EVT_MODE_PERIODIC:
  102. period = clkev.rate / HZ;
  103. period -= 1;
  104. /* Looks like we need to first set the load value separately */
  105. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  106. 0xffffffff - period, 1);
  107. __omap_dm_timer_load_start(&clkev,
  108. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  109. 0xffffffff - period, 1);
  110. break;
  111. case CLOCK_EVT_MODE_ONESHOT:
  112. break;
  113. case CLOCK_EVT_MODE_UNUSED:
  114. case CLOCK_EVT_MODE_SHUTDOWN:
  115. case CLOCK_EVT_MODE_RESUME:
  116. break;
  117. }
  118. }
  119. static struct clock_event_device clockevent_gpt = {
  120. .name = "gp_timer",
  121. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  122. .shift = 32,
  123. .rating = 300,
  124. .set_next_event = omap2_gp_timer_set_next_event,
  125. .set_mode = omap2_gp_timer_set_mode,
  126. };
  127. static struct property device_disabled = {
  128. .name = "status",
  129. .length = sizeof("disabled"),
  130. .value = "disabled",
  131. };
  132. static struct of_device_id omap_timer_match[] __initdata = {
  133. { .compatible = "ti,omap2-timer", },
  134. { }
  135. };
  136. /**
  137. * omap_dmtimer_init - initialisation function when device tree is used
  138. *
  139. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  140. * be used by the kernel as they are reserved. Therefore, to prevent the
  141. * kernel registering these devices remove them dynamically from the device
  142. * tree on boot.
  143. */
  144. void __init omap_dmtimer_init(void)
  145. {
  146. struct device_node *np;
  147. if (!cpu_is_omap34xx())
  148. return;
  149. /* If we are a secure device, remove any secure timer nodes */
  150. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  151. for_each_matching_node(np, omap_timer_match) {
  152. if (of_get_property(np, "ti,timer-secure", NULL))
  153. prom_add_property(np, &device_disabled);
  154. }
  155. }
  156. }
  157. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  158. int gptimer_id,
  159. const char *fck_source)
  160. {
  161. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  162. struct omap_hwmod *oh;
  163. struct resource irq_rsrc, mem_rsrc;
  164. size_t size;
  165. int res = 0;
  166. int r;
  167. sprintf(name, "timer%d", gptimer_id);
  168. omap_hwmod_setup_one(name);
  169. oh = omap_hwmod_lookup(name);
  170. if (!oh)
  171. return -ENODEV;
  172. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  173. if (r)
  174. return -ENXIO;
  175. timer->irq = irq_rsrc.start;
  176. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  177. if (r)
  178. return -ENXIO;
  179. timer->phys_base = mem_rsrc.start;
  180. size = mem_rsrc.end - mem_rsrc.start;
  181. /* Static mapping, never released */
  182. timer->io_base = ioremap(timer->phys_base, size);
  183. if (!timer->io_base)
  184. return -ENXIO;
  185. /* After the dmtimer is using hwmod these clocks won't be needed */
  186. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  187. if (IS_ERR(timer->fclk))
  188. return -ENODEV;
  189. omap_hwmod_enable(oh);
  190. if (omap_dm_timer_reserve_systimer(gptimer_id))
  191. return -ENODEV;
  192. if (gptimer_id != 12) {
  193. struct clk *src;
  194. src = clk_get(NULL, fck_source);
  195. if (IS_ERR(src)) {
  196. res = -EINVAL;
  197. } else {
  198. res = __omap_dm_timer_set_source(timer->fclk, src);
  199. if (IS_ERR_VALUE(res))
  200. pr_warning("%s: timer%i cannot set source\n",
  201. __func__, gptimer_id);
  202. clk_put(src);
  203. }
  204. }
  205. __omap_dm_timer_init_regs(timer);
  206. __omap_dm_timer_reset(timer, 1, 1);
  207. timer->posted = 1;
  208. timer->rate = clk_get_rate(timer->fclk);
  209. timer->reserved = 1;
  210. return res;
  211. }
  212. static void __init omap2_gp_clockevent_init(int gptimer_id,
  213. const char *fck_source)
  214. {
  215. int res;
  216. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  217. BUG_ON(res);
  218. omap2_gp_timer_irq.dev_id = &clkev;
  219. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  220. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  221. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  222. clockevent_gpt.shift);
  223. clockevent_gpt.max_delta_ns =
  224. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  225. clockevent_gpt.min_delta_ns =
  226. clockevent_delta2ns(3, &clockevent_gpt);
  227. /* Timer internal resynch latency. */
  228. clockevent_gpt.cpumask = cpu_possible_mask;
  229. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  230. clockevents_register_device(&clockevent_gpt);
  231. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  232. gptimer_id, clkev.rate);
  233. }
  234. /* Clocksource code */
  235. static struct omap_dm_timer clksrc;
  236. static bool use_gptimer_clksrc;
  237. /*
  238. * clocksource
  239. */
  240. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  241. {
  242. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  243. }
  244. static struct clocksource clocksource_gpt = {
  245. .name = "gp_timer",
  246. .rating = 300,
  247. .read = clocksource_read_cycles,
  248. .mask = CLOCKSOURCE_MASK(32),
  249. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  250. };
  251. static u32 notrace dmtimer_read_sched_clock(void)
  252. {
  253. if (clksrc.reserved)
  254. return __omap_dm_timer_read_counter(&clksrc, 1);
  255. return 0;
  256. }
  257. #ifdef CONFIG_OMAP_32K_TIMER
  258. /* Setup free-running counter for clocksource */
  259. static int __init omap2_sync32k_clocksource_init(void)
  260. {
  261. int ret;
  262. struct omap_hwmod *oh;
  263. void __iomem *vbase;
  264. const char *oh_name = "counter_32k";
  265. /*
  266. * First check hwmod data is available for sync32k counter
  267. */
  268. oh = omap_hwmod_lookup(oh_name);
  269. if (!oh || oh->slaves_cnt == 0)
  270. return -ENODEV;
  271. omap_hwmod_setup_one(oh_name);
  272. vbase = omap_hwmod_get_mpu_rt_va(oh);
  273. if (!vbase) {
  274. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  275. return -ENXIO;
  276. }
  277. ret = omap_hwmod_enable(oh);
  278. if (ret) {
  279. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  280. __func__, ret);
  281. return ret;
  282. }
  283. ret = omap_init_clocksource_32k(vbase);
  284. if (ret) {
  285. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  286. __func__, ret);
  287. omap_hwmod_idle(oh);
  288. }
  289. return ret;
  290. }
  291. #else
  292. static inline int omap2_sync32k_clocksource_init(void)
  293. {
  294. return -ENODEV;
  295. }
  296. #endif
  297. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  298. const char *fck_source)
  299. {
  300. int res;
  301. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  302. BUG_ON(res);
  303. __omap_dm_timer_load_start(&clksrc,
  304. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  305. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  306. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  307. pr_err("Could not register clocksource %s\n",
  308. clocksource_gpt.name);
  309. else
  310. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  311. gptimer_id, clksrc.rate);
  312. }
  313. static void __init omap2_clocksource_init(int gptimer_id,
  314. const char *fck_source)
  315. {
  316. /*
  317. * First give preference to kernel parameter configuration
  318. * by user (clocksource="gp_timer").
  319. *
  320. * In case of missing kernel parameter for clocksource,
  321. * first check for availability for 32k-sync timer, in case
  322. * of failure in finding 32k_counter module or registering
  323. * it as clocksource, execution will fallback to gp-timer.
  324. */
  325. if (use_gptimer_clksrc == true)
  326. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  327. else if (omap2_sync32k_clocksource_init())
  328. /* Fall back to gp-timer code */
  329. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  330. }
  331. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  332. /*
  333. * The realtime counter also called master counter, is a free-running
  334. * counter, which is related to real time. It produces the count used
  335. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  336. * at a rate of 6.144 MHz. Because the device operates on different clocks
  337. * in different power modes, the master counter shifts operation between
  338. * clocks, adjusting the increment per clock in hardware accordingly to
  339. * maintain a constant count rate.
  340. */
  341. static void __init realtime_counter_init(void)
  342. {
  343. void __iomem *base;
  344. static struct clk *sys_clk;
  345. unsigned long rate;
  346. unsigned int reg, num, den;
  347. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  348. if (!base) {
  349. pr_err("%s: ioremap failed\n", __func__);
  350. return;
  351. }
  352. sys_clk = clk_get(NULL, "sys_clkin_ck");
  353. if (IS_ERR(sys_clk)) {
  354. pr_err("%s: failed to get system clock handle\n", __func__);
  355. iounmap(base);
  356. return;
  357. }
  358. rate = clk_get_rate(sys_clk);
  359. /* Numerator/denumerator values refer TRM Realtime Counter section */
  360. switch (rate) {
  361. case 1200000:
  362. num = 64;
  363. den = 125;
  364. break;
  365. case 1300000:
  366. num = 768;
  367. den = 1625;
  368. break;
  369. case 19200000:
  370. num = 8;
  371. den = 25;
  372. break;
  373. case 2600000:
  374. num = 384;
  375. den = 1625;
  376. break;
  377. case 2700000:
  378. num = 256;
  379. den = 1125;
  380. break;
  381. case 38400000:
  382. default:
  383. /* Program it for 38.4 MHz */
  384. num = 4;
  385. den = 25;
  386. break;
  387. }
  388. /* Program numerator and denumerator registers */
  389. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  390. NUMERATOR_DENUMERATOR_MASK;
  391. reg |= num;
  392. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  393. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  394. NUMERATOR_DENUMERATOR_MASK;
  395. reg |= den;
  396. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  397. iounmap(base);
  398. }
  399. #else
  400. static inline void __init realtime_counter_init(void)
  401. {}
  402. #endif
  403. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  404. clksrc_nr, clksrc_src) \
  405. static void __init omap##name##_timer_init(void) \
  406. { \
  407. omap_dmtimer_init(); \
  408. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  409. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  410. }
  411. #define OMAP_SYS_TIMER(name) \
  412. struct sys_timer omap##name##_timer = { \
  413. .init = omap##name##_timer_init, \
  414. };
  415. #ifdef CONFIG_ARCH_OMAP2
  416. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  417. OMAP_SYS_TIMER(2)
  418. #endif
  419. #ifdef CONFIG_ARCH_OMAP3
  420. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  421. OMAP_SYS_TIMER(3)
  422. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  423. 2, OMAP3_MPU_SOURCE)
  424. OMAP_SYS_TIMER(3_secure)
  425. #endif
  426. #ifdef CONFIG_SOC_AM33XX
  427. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
  428. OMAP_SYS_TIMER(3_am33xx)
  429. #endif
  430. #ifdef CONFIG_ARCH_OMAP4
  431. #ifdef CONFIG_LOCAL_TIMERS
  432. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  433. OMAP44XX_LOCAL_TWD_BASE, 29);
  434. #endif
  435. static void __init omap4_timer_init(void)
  436. {
  437. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  438. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  439. #ifdef CONFIG_LOCAL_TIMERS
  440. /* Local timers are not supprted on OMAP4430 ES1.0 */
  441. if (omap_rev() != OMAP4430_REV_ES1_0) {
  442. int err;
  443. if (of_have_populated_dt()) {
  444. twd_local_timer_of_register();
  445. return;
  446. }
  447. err = twd_local_timer_register(&twd_local_timer);
  448. if (err)
  449. pr_err("twd_local_timer_register failed %d\n", err);
  450. }
  451. #endif
  452. }
  453. OMAP_SYS_TIMER(4)
  454. #endif
  455. #ifdef CONFIG_SOC_OMAP5
  456. static void __init omap5_timer_init(void)
  457. {
  458. int err;
  459. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  460. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  461. realtime_counter_init();
  462. err = arch_timer_of_register();
  463. if (err)
  464. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  465. }
  466. OMAP_SYS_TIMER(5)
  467. #endif
  468. /**
  469. * omap_timer_init - build and register timer device with an
  470. * associated timer hwmod
  471. * @oh: timer hwmod pointer to be used to build timer device
  472. * @user: parameter that can be passed from calling hwmod API
  473. *
  474. * Called by omap_hwmod_for_each_by_class to register each of the timer
  475. * devices present in the system. The number of timer devices is known
  476. * by parsing through the hwmod database for a given class name. At the
  477. * end of function call memory is allocated for timer device and it is
  478. * registered to the framework ready to be proved by the driver.
  479. */
  480. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  481. {
  482. int id;
  483. int ret = 0;
  484. char *name = "omap_timer";
  485. struct dmtimer_platform_data *pdata;
  486. struct platform_device *pdev;
  487. struct omap_timer_capability_dev_attr *timer_dev_attr;
  488. pr_debug("%s: %s\n", __func__, oh->name);
  489. /* on secure device, do not register secure timer */
  490. timer_dev_attr = oh->dev_attr;
  491. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  492. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  493. return ret;
  494. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  495. if (!pdata) {
  496. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  497. return -ENOMEM;
  498. }
  499. /*
  500. * Extract the IDs from name field in hwmod database
  501. * and use the same for constructing ids' for the
  502. * timer devices. In a way, we are avoiding usage of
  503. * static variable witin the function to do the same.
  504. * CAUTION: We have to be careful and make sure the
  505. * name in hwmod database does not change in which case
  506. * we might either make corresponding change here or
  507. * switch back static variable mechanism.
  508. */
  509. sscanf(oh->name, "timer%2d", &id);
  510. if (timer_dev_attr)
  511. pdata->timer_capability = timer_dev_attr->timer_capability;
  512. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  513. NULL, 0, 0);
  514. if (IS_ERR(pdev)) {
  515. pr_err("%s: Can't build omap_device for %s: %s.\n",
  516. __func__, name, oh->name);
  517. ret = -EINVAL;
  518. }
  519. kfree(pdata);
  520. return ret;
  521. }
  522. /**
  523. * omap2_dm_timer_init - top level regular device initialization
  524. *
  525. * Uses dedicated hwmod api to parse through hwmod database for
  526. * given class name and then build and register the timer device.
  527. */
  528. static int __init omap2_dm_timer_init(void)
  529. {
  530. int ret;
  531. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  532. if (unlikely(ret)) {
  533. pr_err("%s: device registration failed.\n", __func__);
  534. return -EINVAL;
  535. }
  536. return 0;
  537. }
  538. arch_initcall(omap2_dm_timer_init);
  539. /**
  540. * omap2_override_clocksource - clocksource override with user configuration
  541. *
  542. * Allows user to override default clocksource, using kernel parameter
  543. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  544. *
  545. * Note that, here we are using same standard kernel parameter "clocksource=",
  546. * and not introducing any OMAP specific interface.
  547. */
  548. static int __init omap2_override_clocksource(char *str)
  549. {
  550. if (!str)
  551. return 0;
  552. /*
  553. * For OMAP architecture, we only have two options
  554. * - sync_32k (default)
  555. * - gp_timer (sys_clk based)
  556. */
  557. if (!strcmp(str, "gp_timer"))
  558. use_gptimer_clksrc = true;
  559. return 0;
  560. }
  561. early_param("clocksource", omap2_override_clocksource);