omap_hwmod_44xx_data.c 162 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <linux/i2c-omap.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <linux/platform_data/iommu-omap.h>
  29. #include <plat/dmtimer.h>
  30. #include "omap_hwmod.h"
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "i2c.h"
  37. #include "mmc.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. .enable_preprogram = omap_hwmod_aess_preprogram,
  293. };
  294. /* aess */
  295. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  296. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  297. { .irq = -1 }
  298. };
  299. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  300. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  307. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  308. { .dma_req = -1 }
  309. };
  310. static struct omap_hwmod omap44xx_aess_hwmod = {
  311. .name = "aess",
  312. .class = &omap44xx_aess_hwmod_class,
  313. .clkdm_name = "abe_clkdm",
  314. .mpu_irqs = omap44xx_aess_irqs,
  315. .sdma_reqs = omap44xx_aess_sdma_reqs,
  316. .main_clk = "aess_fclk",
  317. .prcm = {
  318. .omap4 = {
  319. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  320. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  321. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  322. .modulemode = MODULEMODE_SWCTRL,
  323. },
  324. },
  325. };
  326. /*
  327. * 'c2c' class
  328. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  329. * soc
  330. */
  331. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  332. .name = "c2c",
  333. };
  334. /* c2c */
  335. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  336. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  337. { .irq = -1 }
  338. };
  339. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  340. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  341. { .dma_req = -1 }
  342. };
  343. static struct omap_hwmod omap44xx_c2c_hwmod = {
  344. .name = "c2c",
  345. .class = &omap44xx_c2c_hwmod_class,
  346. .clkdm_name = "d2d_clkdm",
  347. .mpu_irqs = omap44xx_c2c_irqs,
  348. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  349. .prcm = {
  350. .omap4 = {
  351. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  352. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  353. },
  354. },
  355. };
  356. /*
  357. * 'counter' class
  358. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  359. */
  360. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  361. .rev_offs = 0x0000,
  362. .sysc_offs = 0x0004,
  363. .sysc_flags = SYSC_HAS_SIDLEMODE,
  364. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  365. .sysc_fields = &omap_hwmod_sysc_type1,
  366. };
  367. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  368. .name = "counter",
  369. .sysc = &omap44xx_counter_sysc,
  370. };
  371. /* counter_32k */
  372. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  373. .name = "counter_32k",
  374. .class = &omap44xx_counter_hwmod_class,
  375. .clkdm_name = "l4_wkup_clkdm",
  376. .flags = HWMOD_SWSUP_SIDLE,
  377. .main_clk = "sys_32k_ck",
  378. .prcm = {
  379. .omap4 = {
  380. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  381. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  382. },
  383. },
  384. };
  385. /*
  386. * 'ctrl_module' class
  387. * attila core control module + core pad control module + wkup pad control
  388. * module + attila wkup control module
  389. */
  390. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  391. .rev_offs = 0x0000,
  392. .sysc_offs = 0x0010,
  393. .sysc_flags = SYSC_HAS_SIDLEMODE,
  394. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  395. SIDLE_SMART_WKUP),
  396. .sysc_fields = &omap_hwmod_sysc_type2,
  397. };
  398. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  399. .name = "ctrl_module",
  400. .sysc = &omap44xx_ctrl_module_sysc,
  401. };
  402. /* ctrl_module_core */
  403. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  404. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  405. { .irq = -1 }
  406. };
  407. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  408. .name = "ctrl_module_core",
  409. .class = &omap44xx_ctrl_module_hwmod_class,
  410. .clkdm_name = "l4_cfg_clkdm",
  411. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  412. .prcm = {
  413. .omap4 = {
  414. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  415. },
  416. },
  417. };
  418. /* ctrl_module_pad_core */
  419. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  420. .name = "ctrl_module_pad_core",
  421. .class = &omap44xx_ctrl_module_hwmod_class,
  422. .clkdm_name = "l4_cfg_clkdm",
  423. .prcm = {
  424. .omap4 = {
  425. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  426. },
  427. },
  428. };
  429. /* ctrl_module_wkup */
  430. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  431. .name = "ctrl_module_wkup",
  432. .class = &omap44xx_ctrl_module_hwmod_class,
  433. .clkdm_name = "l4_wkup_clkdm",
  434. .prcm = {
  435. .omap4 = {
  436. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  437. },
  438. },
  439. };
  440. /* ctrl_module_pad_wkup */
  441. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  442. .name = "ctrl_module_pad_wkup",
  443. .class = &omap44xx_ctrl_module_hwmod_class,
  444. .clkdm_name = "l4_wkup_clkdm",
  445. .prcm = {
  446. .omap4 = {
  447. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  448. },
  449. },
  450. };
  451. /*
  452. * 'debugss' class
  453. * debug and emulation sub system
  454. */
  455. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  456. .name = "debugss",
  457. };
  458. /* debugss */
  459. static struct omap_hwmod omap44xx_debugss_hwmod = {
  460. .name = "debugss",
  461. .class = &omap44xx_debugss_hwmod_class,
  462. .clkdm_name = "emu_sys_clkdm",
  463. .main_clk = "trace_clk_div_ck",
  464. .prcm = {
  465. .omap4 = {
  466. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  467. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  468. },
  469. },
  470. };
  471. /*
  472. * 'dma' class
  473. * dma controller for data exchange between memory to memory (i.e. internal or
  474. * external memory) and gp peripherals to memory or memory to gp peripherals
  475. */
  476. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  477. .rev_offs = 0x0000,
  478. .sysc_offs = 0x002c,
  479. .syss_offs = 0x0028,
  480. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  481. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  482. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  483. SYSS_HAS_RESET_STATUS),
  484. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  485. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  486. .sysc_fields = &omap_hwmod_sysc_type1,
  487. };
  488. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  489. .name = "dma",
  490. .sysc = &omap44xx_dma_sysc,
  491. };
  492. /* dma dev_attr */
  493. static struct omap_dma_dev_attr dma_dev_attr = {
  494. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  495. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  496. .lch_count = 32,
  497. };
  498. /* dma_system */
  499. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  500. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  503. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  504. { .irq = -1 }
  505. };
  506. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  507. .name = "dma_system",
  508. .class = &omap44xx_dma_hwmod_class,
  509. .clkdm_name = "l3_dma_clkdm",
  510. .mpu_irqs = omap44xx_dma_system_irqs,
  511. .main_clk = "l3_div_ck",
  512. .prcm = {
  513. .omap4 = {
  514. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  515. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  516. },
  517. },
  518. .dev_attr = &dma_dev_attr,
  519. };
  520. /*
  521. * 'dmic' class
  522. * digital microphone controller
  523. */
  524. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  525. .rev_offs = 0x0000,
  526. .sysc_offs = 0x0010,
  527. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  528. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  529. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  530. SIDLE_SMART_WKUP),
  531. .sysc_fields = &omap_hwmod_sysc_type2,
  532. };
  533. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  534. .name = "dmic",
  535. .sysc = &omap44xx_dmic_sysc,
  536. };
  537. /* dmic */
  538. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  539. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  540. { .irq = -1 }
  541. };
  542. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  543. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  544. { .dma_req = -1 }
  545. };
  546. static struct omap_hwmod omap44xx_dmic_hwmod = {
  547. .name = "dmic",
  548. .class = &omap44xx_dmic_hwmod_class,
  549. .clkdm_name = "abe_clkdm",
  550. .mpu_irqs = omap44xx_dmic_irqs,
  551. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  552. .main_clk = "func_dmic_abe_gfclk",
  553. .prcm = {
  554. .omap4 = {
  555. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  556. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  557. .modulemode = MODULEMODE_SWCTRL,
  558. },
  559. },
  560. };
  561. /*
  562. * 'dsp' class
  563. * dsp sub-system
  564. */
  565. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  566. .name = "dsp",
  567. };
  568. /* dsp */
  569. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  570. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  571. { .irq = -1 }
  572. };
  573. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  574. { .name = "dsp", .rst_shift = 0 },
  575. };
  576. static struct omap_hwmod omap44xx_dsp_hwmod = {
  577. .name = "dsp",
  578. .class = &omap44xx_dsp_hwmod_class,
  579. .clkdm_name = "tesla_clkdm",
  580. .mpu_irqs = omap44xx_dsp_irqs,
  581. .rst_lines = omap44xx_dsp_resets,
  582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  583. .main_clk = "dpll_iva_m4x2_ck",
  584. .prcm = {
  585. .omap4 = {
  586. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  587. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  588. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  589. .modulemode = MODULEMODE_HWCTRL,
  590. },
  591. },
  592. };
  593. /*
  594. * 'dss' class
  595. * display sub-system
  596. */
  597. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  598. .rev_offs = 0x0000,
  599. .syss_offs = 0x0014,
  600. .sysc_flags = SYSS_HAS_RESET_STATUS,
  601. };
  602. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  603. .name = "dss",
  604. .sysc = &omap44xx_dss_sysc,
  605. .reset = omap_dss_reset,
  606. };
  607. /* dss */
  608. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  609. { .role = "sys_clk", .clk = "dss_sys_clk" },
  610. { .role = "tv_clk", .clk = "dss_tv_clk" },
  611. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  612. };
  613. static struct omap_hwmod omap44xx_dss_hwmod = {
  614. .name = "dss_core",
  615. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  616. .class = &omap44xx_dss_hwmod_class,
  617. .clkdm_name = "l3_dss_clkdm",
  618. .main_clk = "dss_dss_clk",
  619. .prcm = {
  620. .omap4 = {
  621. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  622. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  623. },
  624. },
  625. .opt_clks = dss_opt_clks,
  626. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  627. };
  628. /*
  629. * 'dispc' class
  630. * display controller
  631. */
  632. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  633. .rev_offs = 0x0000,
  634. .sysc_offs = 0x0010,
  635. .syss_offs = 0x0014,
  636. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  637. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  638. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  639. SYSS_HAS_RESET_STATUS),
  640. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  641. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  642. .sysc_fields = &omap_hwmod_sysc_type1,
  643. };
  644. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  645. .name = "dispc",
  646. .sysc = &omap44xx_dispc_sysc,
  647. };
  648. /* dss_dispc */
  649. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  650. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  651. { .irq = -1 }
  652. };
  653. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  654. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  655. { .dma_req = -1 }
  656. };
  657. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  658. .manager_count = 3,
  659. .has_framedonetv_irq = 1
  660. };
  661. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  662. .name = "dss_dispc",
  663. .class = &omap44xx_dispc_hwmod_class,
  664. .clkdm_name = "l3_dss_clkdm",
  665. .mpu_irqs = omap44xx_dss_dispc_irqs,
  666. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  667. .main_clk = "dss_dss_clk",
  668. .prcm = {
  669. .omap4 = {
  670. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  671. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  672. },
  673. },
  674. .dev_attr = &omap44xx_dss_dispc_dev_attr
  675. };
  676. /*
  677. * 'dsi' class
  678. * display serial interface controller
  679. */
  680. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  681. .rev_offs = 0x0000,
  682. .sysc_offs = 0x0010,
  683. .syss_offs = 0x0014,
  684. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  685. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  686. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  687. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  688. .sysc_fields = &omap_hwmod_sysc_type1,
  689. };
  690. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  691. .name = "dsi",
  692. .sysc = &omap44xx_dsi_sysc,
  693. };
  694. /* dss_dsi1 */
  695. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  696. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  697. { .irq = -1 }
  698. };
  699. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  700. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  701. { .dma_req = -1 }
  702. };
  703. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  704. { .role = "sys_clk", .clk = "dss_sys_clk" },
  705. };
  706. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  707. .name = "dss_dsi1",
  708. .class = &omap44xx_dsi_hwmod_class,
  709. .clkdm_name = "l3_dss_clkdm",
  710. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  711. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  712. .main_clk = "dss_dss_clk",
  713. .prcm = {
  714. .omap4 = {
  715. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  716. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  717. },
  718. },
  719. .opt_clks = dss_dsi1_opt_clks,
  720. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  721. };
  722. /* dss_dsi2 */
  723. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  724. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  725. { .irq = -1 }
  726. };
  727. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  728. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  729. { .dma_req = -1 }
  730. };
  731. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  732. { .role = "sys_clk", .clk = "dss_sys_clk" },
  733. };
  734. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  735. .name = "dss_dsi2",
  736. .class = &omap44xx_dsi_hwmod_class,
  737. .clkdm_name = "l3_dss_clkdm",
  738. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  739. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  740. .main_clk = "dss_dss_clk",
  741. .prcm = {
  742. .omap4 = {
  743. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  744. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  745. },
  746. },
  747. .opt_clks = dss_dsi2_opt_clks,
  748. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  749. };
  750. /*
  751. * 'hdmi' class
  752. * hdmi controller
  753. */
  754. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  755. .rev_offs = 0x0000,
  756. .sysc_offs = 0x0010,
  757. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  758. SYSC_HAS_SOFTRESET),
  759. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  760. SIDLE_SMART_WKUP),
  761. .sysc_fields = &omap_hwmod_sysc_type2,
  762. };
  763. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  764. .name = "hdmi",
  765. .sysc = &omap44xx_hdmi_sysc,
  766. };
  767. /* dss_hdmi */
  768. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  769. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  770. { .irq = -1 }
  771. };
  772. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  773. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  774. { .dma_req = -1 }
  775. };
  776. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  777. { .role = "sys_clk", .clk = "dss_sys_clk" },
  778. };
  779. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  780. .name = "dss_hdmi",
  781. .class = &omap44xx_hdmi_hwmod_class,
  782. .clkdm_name = "l3_dss_clkdm",
  783. /*
  784. * HDMI audio requires to use no-idle mode. Hence,
  785. * set idle mode by software.
  786. */
  787. .flags = HWMOD_SWSUP_SIDLE,
  788. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  789. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  790. .main_clk = "dss_48mhz_clk",
  791. .prcm = {
  792. .omap4 = {
  793. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  794. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  795. },
  796. },
  797. .opt_clks = dss_hdmi_opt_clks,
  798. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  799. };
  800. /*
  801. * 'rfbi' class
  802. * remote frame buffer interface
  803. */
  804. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  805. .rev_offs = 0x0000,
  806. .sysc_offs = 0x0010,
  807. .syss_offs = 0x0014,
  808. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  809. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  810. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  811. .sysc_fields = &omap_hwmod_sysc_type1,
  812. };
  813. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  814. .name = "rfbi",
  815. .sysc = &omap44xx_rfbi_sysc,
  816. };
  817. /* dss_rfbi */
  818. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  819. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  820. { .dma_req = -1 }
  821. };
  822. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  823. { .role = "ick", .clk = "dss_fck" },
  824. };
  825. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  826. .name = "dss_rfbi",
  827. .class = &omap44xx_rfbi_hwmod_class,
  828. .clkdm_name = "l3_dss_clkdm",
  829. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  830. .main_clk = "dss_dss_clk",
  831. .prcm = {
  832. .omap4 = {
  833. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  834. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  835. },
  836. },
  837. .opt_clks = dss_rfbi_opt_clks,
  838. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  839. };
  840. /*
  841. * 'venc' class
  842. * video encoder
  843. */
  844. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  845. .name = "venc",
  846. };
  847. /* dss_venc */
  848. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  849. .name = "dss_venc",
  850. .class = &omap44xx_venc_hwmod_class,
  851. .clkdm_name = "l3_dss_clkdm",
  852. .main_clk = "dss_tv_clk",
  853. .prcm = {
  854. .omap4 = {
  855. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  856. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  857. },
  858. },
  859. };
  860. /*
  861. * 'elm' class
  862. * bch error location module
  863. */
  864. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  865. .rev_offs = 0x0000,
  866. .sysc_offs = 0x0010,
  867. .syss_offs = 0x0014,
  868. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  869. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  870. SYSS_HAS_RESET_STATUS),
  871. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  872. .sysc_fields = &omap_hwmod_sysc_type1,
  873. };
  874. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  875. .name = "elm",
  876. .sysc = &omap44xx_elm_sysc,
  877. };
  878. /* elm */
  879. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  880. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  881. { .irq = -1 }
  882. };
  883. static struct omap_hwmod omap44xx_elm_hwmod = {
  884. .name = "elm",
  885. .class = &omap44xx_elm_hwmod_class,
  886. .clkdm_name = "l4_per_clkdm",
  887. .mpu_irqs = omap44xx_elm_irqs,
  888. .prcm = {
  889. .omap4 = {
  890. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  891. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  892. },
  893. },
  894. };
  895. /*
  896. * 'emif' class
  897. * external memory interface no1
  898. */
  899. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  900. .rev_offs = 0x0000,
  901. };
  902. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  903. .name = "emif",
  904. .sysc = &omap44xx_emif_sysc,
  905. };
  906. /* emif1 */
  907. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  908. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  909. { .irq = -1 }
  910. };
  911. static struct omap_hwmod omap44xx_emif1_hwmod = {
  912. .name = "emif1",
  913. .class = &omap44xx_emif_hwmod_class,
  914. .clkdm_name = "l3_emif_clkdm",
  915. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  916. .mpu_irqs = omap44xx_emif1_irqs,
  917. .main_clk = "ddrphy_ck",
  918. .prcm = {
  919. .omap4 = {
  920. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  921. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  922. .modulemode = MODULEMODE_HWCTRL,
  923. },
  924. },
  925. };
  926. /* emif2 */
  927. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  928. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  929. { .irq = -1 }
  930. };
  931. static struct omap_hwmod omap44xx_emif2_hwmod = {
  932. .name = "emif2",
  933. .class = &omap44xx_emif_hwmod_class,
  934. .clkdm_name = "l3_emif_clkdm",
  935. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  936. .mpu_irqs = omap44xx_emif2_irqs,
  937. .main_clk = "ddrphy_ck",
  938. .prcm = {
  939. .omap4 = {
  940. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  941. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  942. .modulemode = MODULEMODE_HWCTRL,
  943. },
  944. },
  945. };
  946. /*
  947. * 'fdif' class
  948. * face detection hw accelerator module
  949. */
  950. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  951. .rev_offs = 0x0000,
  952. .sysc_offs = 0x0010,
  953. /*
  954. * FDIF needs 100 OCP clk cycles delay after a softreset before
  955. * accessing sysconfig again.
  956. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  957. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  958. *
  959. * TODO: Indicate errata when available.
  960. */
  961. .srst_udelay = 2,
  962. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  963. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  964. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  965. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  966. .sysc_fields = &omap_hwmod_sysc_type2,
  967. };
  968. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  969. .name = "fdif",
  970. .sysc = &omap44xx_fdif_sysc,
  971. };
  972. /* fdif */
  973. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  974. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  975. { .irq = -1 }
  976. };
  977. static struct omap_hwmod omap44xx_fdif_hwmod = {
  978. .name = "fdif",
  979. .class = &omap44xx_fdif_hwmod_class,
  980. .clkdm_name = "iss_clkdm",
  981. .mpu_irqs = omap44xx_fdif_irqs,
  982. .main_clk = "fdif_fck",
  983. .prcm = {
  984. .omap4 = {
  985. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  986. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  987. .modulemode = MODULEMODE_SWCTRL,
  988. },
  989. },
  990. };
  991. /*
  992. * 'gpio' class
  993. * general purpose io module
  994. */
  995. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  996. .rev_offs = 0x0000,
  997. .sysc_offs = 0x0010,
  998. .syss_offs = 0x0114,
  999. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1000. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1001. SYSS_HAS_RESET_STATUS),
  1002. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1003. SIDLE_SMART_WKUP),
  1004. .sysc_fields = &omap_hwmod_sysc_type1,
  1005. };
  1006. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1007. .name = "gpio",
  1008. .sysc = &omap44xx_gpio_sysc,
  1009. .rev = 2,
  1010. };
  1011. /* gpio dev_attr */
  1012. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1013. .bank_width = 32,
  1014. .dbck_flag = true,
  1015. };
  1016. /* gpio1 */
  1017. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1018. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1019. { .irq = -1 }
  1020. };
  1021. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1022. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1023. };
  1024. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1025. .name = "gpio1",
  1026. .class = &omap44xx_gpio_hwmod_class,
  1027. .clkdm_name = "l4_wkup_clkdm",
  1028. .mpu_irqs = omap44xx_gpio1_irqs,
  1029. .main_clk = "l4_wkup_clk_mux_ck",
  1030. .prcm = {
  1031. .omap4 = {
  1032. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1033. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1034. .modulemode = MODULEMODE_HWCTRL,
  1035. },
  1036. },
  1037. .opt_clks = gpio1_opt_clks,
  1038. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1039. .dev_attr = &gpio_dev_attr,
  1040. };
  1041. /* gpio2 */
  1042. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1043. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1044. { .irq = -1 }
  1045. };
  1046. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1047. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1048. };
  1049. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1050. .name = "gpio2",
  1051. .class = &omap44xx_gpio_hwmod_class,
  1052. .clkdm_name = "l4_per_clkdm",
  1053. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1054. .mpu_irqs = omap44xx_gpio2_irqs,
  1055. .main_clk = "l4_div_ck",
  1056. .prcm = {
  1057. .omap4 = {
  1058. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1059. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1060. .modulemode = MODULEMODE_HWCTRL,
  1061. },
  1062. },
  1063. .opt_clks = gpio2_opt_clks,
  1064. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1065. .dev_attr = &gpio_dev_attr,
  1066. };
  1067. /* gpio3 */
  1068. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1069. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1070. { .irq = -1 }
  1071. };
  1072. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1073. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1074. };
  1075. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1076. .name = "gpio3",
  1077. .class = &omap44xx_gpio_hwmod_class,
  1078. .clkdm_name = "l4_per_clkdm",
  1079. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1080. .mpu_irqs = omap44xx_gpio3_irqs,
  1081. .main_clk = "l4_div_ck",
  1082. .prcm = {
  1083. .omap4 = {
  1084. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1085. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1086. .modulemode = MODULEMODE_HWCTRL,
  1087. },
  1088. },
  1089. .opt_clks = gpio3_opt_clks,
  1090. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1091. .dev_attr = &gpio_dev_attr,
  1092. };
  1093. /* gpio4 */
  1094. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1095. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1096. { .irq = -1 }
  1097. };
  1098. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1099. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1100. };
  1101. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1102. .name = "gpio4",
  1103. .class = &omap44xx_gpio_hwmod_class,
  1104. .clkdm_name = "l4_per_clkdm",
  1105. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1106. .mpu_irqs = omap44xx_gpio4_irqs,
  1107. .main_clk = "l4_div_ck",
  1108. .prcm = {
  1109. .omap4 = {
  1110. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1111. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1112. .modulemode = MODULEMODE_HWCTRL,
  1113. },
  1114. },
  1115. .opt_clks = gpio4_opt_clks,
  1116. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1117. .dev_attr = &gpio_dev_attr,
  1118. };
  1119. /* gpio5 */
  1120. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1121. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1122. { .irq = -1 }
  1123. };
  1124. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1125. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1126. };
  1127. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1128. .name = "gpio5",
  1129. .class = &omap44xx_gpio_hwmod_class,
  1130. .clkdm_name = "l4_per_clkdm",
  1131. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1132. .mpu_irqs = omap44xx_gpio5_irqs,
  1133. .main_clk = "l4_div_ck",
  1134. .prcm = {
  1135. .omap4 = {
  1136. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1137. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1138. .modulemode = MODULEMODE_HWCTRL,
  1139. },
  1140. },
  1141. .opt_clks = gpio5_opt_clks,
  1142. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1143. .dev_attr = &gpio_dev_attr,
  1144. };
  1145. /* gpio6 */
  1146. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1147. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1148. { .irq = -1 }
  1149. };
  1150. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1151. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1152. };
  1153. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1154. .name = "gpio6",
  1155. .class = &omap44xx_gpio_hwmod_class,
  1156. .clkdm_name = "l4_per_clkdm",
  1157. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1158. .mpu_irqs = omap44xx_gpio6_irqs,
  1159. .main_clk = "l4_div_ck",
  1160. .prcm = {
  1161. .omap4 = {
  1162. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1163. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1164. .modulemode = MODULEMODE_HWCTRL,
  1165. },
  1166. },
  1167. .opt_clks = gpio6_opt_clks,
  1168. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1169. .dev_attr = &gpio_dev_attr,
  1170. };
  1171. /*
  1172. * 'gpmc' class
  1173. * general purpose memory controller
  1174. */
  1175. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1176. .rev_offs = 0x0000,
  1177. .sysc_offs = 0x0010,
  1178. .syss_offs = 0x0014,
  1179. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1180. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1181. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1182. .sysc_fields = &omap_hwmod_sysc_type1,
  1183. };
  1184. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1185. .name = "gpmc",
  1186. .sysc = &omap44xx_gpmc_sysc,
  1187. };
  1188. /* gpmc */
  1189. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1190. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1191. { .irq = -1 }
  1192. };
  1193. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1194. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1195. { .dma_req = -1 }
  1196. };
  1197. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1198. .name = "gpmc",
  1199. .class = &omap44xx_gpmc_hwmod_class,
  1200. .clkdm_name = "l3_2_clkdm",
  1201. /*
  1202. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1203. * block. It is not being added due to any known bugs with
  1204. * resetting the GPMC IP block, but rather because any timings
  1205. * set by the bootloader are not being correctly programmed by
  1206. * the kernel from the board file or DT data.
  1207. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1208. */
  1209. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1210. .mpu_irqs = omap44xx_gpmc_irqs,
  1211. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1212. .prcm = {
  1213. .omap4 = {
  1214. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1215. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1216. .modulemode = MODULEMODE_HWCTRL,
  1217. },
  1218. },
  1219. };
  1220. /*
  1221. * 'gpu' class
  1222. * 2d/3d graphics accelerator
  1223. */
  1224. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1225. .rev_offs = 0x1fc00,
  1226. .sysc_offs = 0x1fc10,
  1227. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1228. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1229. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1230. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1231. .sysc_fields = &omap_hwmod_sysc_type2,
  1232. };
  1233. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1234. .name = "gpu",
  1235. .sysc = &omap44xx_gpu_sysc,
  1236. };
  1237. /* gpu */
  1238. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1239. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1240. { .irq = -1 }
  1241. };
  1242. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1243. .name = "gpu",
  1244. .class = &omap44xx_gpu_hwmod_class,
  1245. .clkdm_name = "l3_gfx_clkdm",
  1246. .mpu_irqs = omap44xx_gpu_irqs,
  1247. .main_clk = "sgx_clk_mux",
  1248. .prcm = {
  1249. .omap4 = {
  1250. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1251. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1252. .modulemode = MODULEMODE_SWCTRL,
  1253. },
  1254. },
  1255. };
  1256. /*
  1257. * 'hdq1w' class
  1258. * hdq / 1-wire serial interface controller
  1259. */
  1260. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1261. .rev_offs = 0x0000,
  1262. .sysc_offs = 0x0014,
  1263. .syss_offs = 0x0018,
  1264. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1265. SYSS_HAS_RESET_STATUS),
  1266. .sysc_fields = &omap_hwmod_sysc_type1,
  1267. };
  1268. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1269. .name = "hdq1w",
  1270. .sysc = &omap44xx_hdq1w_sysc,
  1271. };
  1272. /* hdq1w */
  1273. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1274. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1275. { .irq = -1 }
  1276. };
  1277. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1278. .name = "hdq1w",
  1279. .class = &omap44xx_hdq1w_hwmod_class,
  1280. .clkdm_name = "l4_per_clkdm",
  1281. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1282. .mpu_irqs = omap44xx_hdq1w_irqs,
  1283. .main_clk = "func_12m_fclk",
  1284. .prcm = {
  1285. .omap4 = {
  1286. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1287. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1288. .modulemode = MODULEMODE_SWCTRL,
  1289. },
  1290. },
  1291. };
  1292. /*
  1293. * 'hsi' class
  1294. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1295. * serial if)
  1296. */
  1297. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1298. .rev_offs = 0x0000,
  1299. .sysc_offs = 0x0010,
  1300. .syss_offs = 0x0014,
  1301. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1302. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1303. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1304. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1305. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1306. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1307. .sysc_fields = &omap_hwmod_sysc_type1,
  1308. };
  1309. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1310. .name = "hsi",
  1311. .sysc = &omap44xx_hsi_sysc,
  1312. };
  1313. /* hsi */
  1314. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1315. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1317. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1318. { .irq = -1 }
  1319. };
  1320. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1321. .name = "hsi",
  1322. .class = &omap44xx_hsi_hwmod_class,
  1323. .clkdm_name = "l3_init_clkdm",
  1324. .mpu_irqs = omap44xx_hsi_irqs,
  1325. .main_clk = "hsi_fck",
  1326. .prcm = {
  1327. .omap4 = {
  1328. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1329. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1330. .modulemode = MODULEMODE_HWCTRL,
  1331. },
  1332. },
  1333. };
  1334. /*
  1335. * 'i2c' class
  1336. * multimaster high-speed i2c controller
  1337. */
  1338. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1339. .sysc_offs = 0x0010,
  1340. .syss_offs = 0x0090,
  1341. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1342. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1343. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1344. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1345. SIDLE_SMART_WKUP),
  1346. .clockact = CLOCKACT_TEST_ICLK,
  1347. .sysc_fields = &omap_hwmod_sysc_type1,
  1348. };
  1349. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1350. .name = "i2c",
  1351. .sysc = &omap44xx_i2c_sysc,
  1352. .rev = OMAP_I2C_IP_VERSION_2,
  1353. .reset = &omap_i2c_reset,
  1354. };
  1355. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1356. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1357. };
  1358. /* i2c1 */
  1359. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1360. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1361. { .irq = -1 }
  1362. };
  1363. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1364. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1365. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1366. { .dma_req = -1 }
  1367. };
  1368. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1369. .name = "i2c1",
  1370. .class = &omap44xx_i2c_hwmod_class,
  1371. .clkdm_name = "l4_per_clkdm",
  1372. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1373. .mpu_irqs = omap44xx_i2c1_irqs,
  1374. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1375. .main_clk = "func_96m_fclk",
  1376. .prcm = {
  1377. .omap4 = {
  1378. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1379. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1380. .modulemode = MODULEMODE_SWCTRL,
  1381. },
  1382. },
  1383. .dev_attr = &i2c_dev_attr,
  1384. };
  1385. /* i2c2 */
  1386. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1387. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1388. { .irq = -1 }
  1389. };
  1390. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1391. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1392. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1393. { .dma_req = -1 }
  1394. };
  1395. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1396. .name = "i2c2",
  1397. .class = &omap44xx_i2c_hwmod_class,
  1398. .clkdm_name = "l4_per_clkdm",
  1399. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1400. .mpu_irqs = omap44xx_i2c2_irqs,
  1401. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1402. .main_clk = "func_96m_fclk",
  1403. .prcm = {
  1404. .omap4 = {
  1405. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1406. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1407. .modulemode = MODULEMODE_SWCTRL,
  1408. },
  1409. },
  1410. .dev_attr = &i2c_dev_attr,
  1411. };
  1412. /* i2c3 */
  1413. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1414. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1415. { .irq = -1 }
  1416. };
  1417. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1418. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1419. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1420. { .dma_req = -1 }
  1421. };
  1422. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1423. .name = "i2c3",
  1424. .class = &omap44xx_i2c_hwmod_class,
  1425. .clkdm_name = "l4_per_clkdm",
  1426. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1427. .mpu_irqs = omap44xx_i2c3_irqs,
  1428. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1429. .main_clk = "func_96m_fclk",
  1430. .prcm = {
  1431. .omap4 = {
  1432. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1433. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1434. .modulemode = MODULEMODE_SWCTRL,
  1435. },
  1436. },
  1437. .dev_attr = &i2c_dev_attr,
  1438. };
  1439. /* i2c4 */
  1440. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1441. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1442. { .irq = -1 }
  1443. };
  1444. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1445. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1446. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1447. { .dma_req = -1 }
  1448. };
  1449. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1450. .name = "i2c4",
  1451. .class = &omap44xx_i2c_hwmod_class,
  1452. .clkdm_name = "l4_per_clkdm",
  1453. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1454. .mpu_irqs = omap44xx_i2c4_irqs,
  1455. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1456. .main_clk = "func_96m_fclk",
  1457. .prcm = {
  1458. .omap4 = {
  1459. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1460. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1461. .modulemode = MODULEMODE_SWCTRL,
  1462. },
  1463. },
  1464. .dev_attr = &i2c_dev_attr,
  1465. };
  1466. /*
  1467. * 'ipu' class
  1468. * imaging processor unit
  1469. */
  1470. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1471. .name = "ipu",
  1472. };
  1473. /* ipu */
  1474. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1475. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1476. { .irq = -1 }
  1477. };
  1478. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1479. { .name = "cpu0", .rst_shift = 0 },
  1480. { .name = "cpu1", .rst_shift = 1 },
  1481. };
  1482. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1483. .name = "ipu",
  1484. .class = &omap44xx_ipu_hwmod_class,
  1485. .clkdm_name = "ducati_clkdm",
  1486. .mpu_irqs = omap44xx_ipu_irqs,
  1487. .rst_lines = omap44xx_ipu_resets,
  1488. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1489. .main_clk = "ducati_clk_mux_ck",
  1490. .prcm = {
  1491. .omap4 = {
  1492. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1493. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1494. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1495. .modulemode = MODULEMODE_HWCTRL,
  1496. },
  1497. },
  1498. };
  1499. /*
  1500. * 'iss' class
  1501. * external images sensor pixel data processor
  1502. */
  1503. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1504. .rev_offs = 0x0000,
  1505. .sysc_offs = 0x0010,
  1506. /*
  1507. * ISS needs 100 OCP clk cycles delay after a softreset before
  1508. * accessing sysconfig again.
  1509. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1510. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1511. *
  1512. * TODO: Indicate errata when available.
  1513. */
  1514. .srst_udelay = 2,
  1515. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1516. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1517. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1518. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1519. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1520. .sysc_fields = &omap_hwmod_sysc_type2,
  1521. };
  1522. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1523. .name = "iss",
  1524. .sysc = &omap44xx_iss_sysc,
  1525. };
  1526. /* iss */
  1527. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1528. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1529. { .irq = -1 }
  1530. };
  1531. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1532. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1536. { .dma_req = -1 }
  1537. };
  1538. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1539. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1540. };
  1541. static struct omap_hwmod omap44xx_iss_hwmod = {
  1542. .name = "iss",
  1543. .class = &omap44xx_iss_hwmod_class,
  1544. .clkdm_name = "iss_clkdm",
  1545. .mpu_irqs = omap44xx_iss_irqs,
  1546. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1547. .main_clk = "ducati_clk_mux_ck",
  1548. .prcm = {
  1549. .omap4 = {
  1550. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1551. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1552. .modulemode = MODULEMODE_SWCTRL,
  1553. },
  1554. },
  1555. .opt_clks = iss_opt_clks,
  1556. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1557. };
  1558. /*
  1559. * 'iva' class
  1560. * multi-standard video encoder/decoder hardware accelerator
  1561. */
  1562. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1563. .name = "iva",
  1564. };
  1565. /* iva */
  1566. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1567. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1569. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1570. { .irq = -1 }
  1571. };
  1572. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1573. { .name = "seq0", .rst_shift = 0 },
  1574. { .name = "seq1", .rst_shift = 1 },
  1575. { .name = "logic", .rst_shift = 2 },
  1576. };
  1577. static struct omap_hwmod omap44xx_iva_hwmod = {
  1578. .name = "iva",
  1579. .class = &omap44xx_iva_hwmod_class,
  1580. .clkdm_name = "ivahd_clkdm",
  1581. .mpu_irqs = omap44xx_iva_irqs,
  1582. .rst_lines = omap44xx_iva_resets,
  1583. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1584. .main_clk = "dpll_iva_m5x2_ck",
  1585. .prcm = {
  1586. .omap4 = {
  1587. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1588. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1589. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1590. .modulemode = MODULEMODE_HWCTRL,
  1591. },
  1592. },
  1593. };
  1594. /*
  1595. * 'kbd' class
  1596. * keyboard controller
  1597. */
  1598. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1599. .rev_offs = 0x0000,
  1600. .sysc_offs = 0x0010,
  1601. .syss_offs = 0x0014,
  1602. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1603. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1604. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1605. SYSS_HAS_RESET_STATUS),
  1606. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1607. .sysc_fields = &omap_hwmod_sysc_type1,
  1608. };
  1609. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1610. .name = "kbd",
  1611. .sysc = &omap44xx_kbd_sysc,
  1612. };
  1613. /* kbd */
  1614. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1615. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1616. { .irq = -1 }
  1617. };
  1618. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1619. .name = "kbd",
  1620. .class = &omap44xx_kbd_hwmod_class,
  1621. .clkdm_name = "l4_wkup_clkdm",
  1622. .mpu_irqs = omap44xx_kbd_irqs,
  1623. .main_clk = "sys_32k_ck",
  1624. .prcm = {
  1625. .omap4 = {
  1626. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1627. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1628. .modulemode = MODULEMODE_SWCTRL,
  1629. },
  1630. },
  1631. };
  1632. /*
  1633. * 'mailbox' class
  1634. * mailbox module allowing communication between the on-chip processors using a
  1635. * queued mailbox-interrupt mechanism.
  1636. */
  1637. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1638. .rev_offs = 0x0000,
  1639. .sysc_offs = 0x0010,
  1640. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1641. SYSC_HAS_SOFTRESET),
  1642. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1643. .sysc_fields = &omap_hwmod_sysc_type2,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1646. .name = "mailbox",
  1647. .sysc = &omap44xx_mailbox_sysc,
  1648. };
  1649. /* mailbox */
  1650. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1651. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1652. { .irq = -1 }
  1653. };
  1654. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1655. .name = "mailbox",
  1656. .class = &omap44xx_mailbox_hwmod_class,
  1657. .clkdm_name = "l4_cfg_clkdm",
  1658. .mpu_irqs = omap44xx_mailbox_irqs,
  1659. .prcm = {
  1660. .omap4 = {
  1661. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1662. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1663. },
  1664. },
  1665. };
  1666. /*
  1667. * 'mcasp' class
  1668. * multi-channel audio serial port controller
  1669. */
  1670. /* The IP is not compliant to type1 / type2 scheme */
  1671. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1672. .sidle_shift = 0,
  1673. };
  1674. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1675. .sysc_offs = 0x0004,
  1676. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1677. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1678. SIDLE_SMART_WKUP),
  1679. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1680. };
  1681. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1682. .name = "mcasp",
  1683. .sysc = &omap44xx_mcasp_sysc,
  1684. };
  1685. /* mcasp */
  1686. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1687. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1688. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1689. { .irq = -1 }
  1690. };
  1691. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1692. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1694. { .dma_req = -1 }
  1695. };
  1696. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1697. .name = "mcasp",
  1698. .class = &omap44xx_mcasp_hwmod_class,
  1699. .clkdm_name = "abe_clkdm",
  1700. .mpu_irqs = omap44xx_mcasp_irqs,
  1701. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1702. .main_clk = "func_mcasp_abe_gfclk",
  1703. .prcm = {
  1704. .omap4 = {
  1705. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1706. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1707. .modulemode = MODULEMODE_SWCTRL,
  1708. },
  1709. },
  1710. };
  1711. /*
  1712. * 'mcbsp' class
  1713. * multi channel buffered serial port controller
  1714. */
  1715. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1716. .sysc_offs = 0x008c,
  1717. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1718. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1719. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1720. .sysc_fields = &omap_hwmod_sysc_type1,
  1721. };
  1722. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1723. .name = "mcbsp",
  1724. .sysc = &omap44xx_mcbsp_sysc,
  1725. .rev = MCBSP_CONFIG_TYPE4,
  1726. };
  1727. /* mcbsp1 */
  1728. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1729. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1730. { .irq = -1 }
  1731. };
  1732. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1733. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1734. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1735. { .dma_req = -1 }
  1736. };
  1737. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1738. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1739. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1740. };
  1741. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1742. .name = "mcbsp1",
  1743. .class = &omap44xx_mcbsp_hwmod_class,
  1744. .clkdm_name = "abe_clkdm",
  1745. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1746. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1747. .main_clk = "func_mcbsp1_gfclk",
  1748. .prcm = {
  1749. .omap4 = {
  1750. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1751. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1752. .modulemode = MODULEMODE_SWCTRL,
  1753. },
  1754. },
  1755. .opt_clks = mcbsp1_opt_clks,
  1756. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1757. };
  1758. /* mcbsp2 */
  1759. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1760. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1761. { .irq = -1 }
  1762. };
  1763. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1764. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1765. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1766. { .dma_req = -1 }
  1767. };
  1768. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1769. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1770. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1771. };
  1772. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1773. .name = "mcbsp2",
  1774. .class = &omap44xx_mcbsp_hwmod_class,
  1775. .clkdm_name = "abe_clkdm",
  1776. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1777. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1778. .main_clk = "func_mcbsp2_gfclk",
  1779. .prcm = {
  1780. .omap4 = {
  1781. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1782. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1783. .modulemode = MODULEMODE_SWCTRL,
  1784. },
  1785. },
  1786. .opt_clks = mcbsp2_opt_clks,
  1787. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1788. };
  1789. /* mcbsp3 */
  1790. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1791. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1792. { .irq = -1 }
  1793. };
  1794. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1795. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1796. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1797. { .dma_req = -1 }
  1798. };
  1799. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1800. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1801. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1802. };
  1803. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1804. .name = "mcbsp3",
  1805. .class = &omap44xx_mcbsp_hwmod_class,
  1806. .clkdm_name = "abe_clkdm",
  1807. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1808. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1809. .main_clk = "func_mcbsp3_gfclk",
  1810. .prcm = {
  1811. .omap4 = {
  1812. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1813. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1814. .modulemode = MODULEMODE_SWCTRL,
  1815. },
  1816. },
  1817. .opt_clks = mcbsp3_opt_clks,
  1818. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1819. };
  1820. /* mcbsp4 */
  1821. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1822. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1823. { .irq = -1 }
  1824. };
  1825. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1826. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1827. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1828. { .dma_req = -1 }
  1829. };
  1830. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1831. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1832. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1833. };
  1834. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1835. .name = "mcbsp4",
  1836. .class = &omap44xx_mcbsp_hwmod_class,
  1837. .clkdm_name = "l4_per_clkdm",
  1838. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1839. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1840. .main_clk = "per_mcbsp4_gfclk",
  1841. .prcm = {
  1842. .omap4 = {
  1843. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1844. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1845. .modulemode = MODULEMODE_SWCTRL,
  1846. },
  1847. },
  1848. .opt_clks = mcbsp4_opt_clks,
  1849. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1850. };
  1851. /*
  1852. * 'mcpdm' class
  1853. * multi channel pdm controller (proprietary interface with phoenix power
  1854. * ic)
  1855. */
  1856. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1857. .rev_offs = 0x0000,
  1858. .sysc_offs = 0x0010,
  1859. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1860. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1861. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1862. SIDLE_SMART_WKUP),
  1863. .sysc_fields = &omap_hwmod_sysc_type2,
  1864. };
  1865. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1866. .name = "mcpdm",
  1867. .sysc = &omap44xx_mcpdm_sysc,
  1868. };
  1869. /* mcpdm */
  1870. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1871. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1872. { .irq = -1 }
  1873. };
  1874. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1875. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1876. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1877. { .dma_req = -1 }
  1878. };
  1879. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1880. .name = "mcpdm",
  1881. .class = &omap44xx_mcpdm_hwmod_class,
  1882. .clkdm_name = "abe_clkdm",
  1883. /*
  1884. * It's suspected that the McPDM requires an off-chip main
  1885. * functional clock, controlled via I2C. This IP block is
  1886. * currently reset very early during boot, before I2C is
  1887. * available, so it doesn't seem that we have any choice in
  1888. * the kernel other than to avoid resetting it.
  1889. *
  1890. * Also, McPDM needs to be configured to NO_IDLE mode when it
  1891. * is in used otherwise vital clocks will be gated which
  1892. * results 'slow motion' audio playback.
  1893. */
  1894. .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,
  1895. .mpu_irqs = omap44xx_mcpdm_irqs,
  1896. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1897. .main_clk = "pad_clks_ck",
  1898. .prcm = {
  1899. .omap4 = {
  1900. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1901. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1902. .modulemode = MODULEMODE_SWCTRL,
  1903. },
  1904. },
  1905. };
  1906. /*
  1907. * 'mcspi' class
  1908. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1909. * bus
  1910. */
  1911. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1912. .rev_offs = 0x0000,
  1913. .sysc_offs = 0x0010,
  1914. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1915. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1916. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1917. SIDLE_SMART_WKUP),
  1918. .sysc_fields = &omap_hwmod_sysc_type2,
  1919. };
  1920. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1921. .name = "mcspi",
  1922. .sysc = &omap44xx_mcspi_sysc,
  1923. .rev = OMAP4_MCSPI_REV,
  1924. };
  1925. /* mcspi1 */
  1926. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1927. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1928. { .irq = -1 }
  1929. };
  1930. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1931. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1934. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1935. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1936. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1937. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1938. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1939. { .dma_req = -1 }
  1940. };
  1941. /* mcspi1 dev_attr */
  1942. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1943. .num_chipselect = 4,
  1944. };
  1945. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1946. .name = "mcspi1",
  1947. .class = &omap44xx_mcspi_hwmod_class,
  1948. .clkdm_name = "l4_per_clkdm",
  1949. .mpu_irqs = omap44xx_mcspi1_irqs,
  1950. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1951. .main_clk = "func_48m_fclk",
  1952. .prcm = {
  1953. .omap4 = {
  1954. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1955. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1956. .modulemode = MODULEMODE_SWCTRL,
  1957. },
  1958. },
  1959. .dev_attr = &mcspi1_dev_attr,
  1960. };
  1961. /* mcspi2 */
  1962. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1963. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1964. { .irq = -1 }
  1965. };
  1966. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1967. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1968. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1969. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1970. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1971. { .dma_req = -1 }
  1972. };
  1973. /* mcspi2 dev_attr */
  1974. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1975. .num_chipselect = 2,
  1976. };
  1977. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1978. .name = "mcspi2",
  1979. .class = &omap44xx_mcspi_hwmod_class,
  1980. .clkdm_name = "l4_per_clkdm",
  1981. .mpu_irqs = omap44xx_mcspi2_irqs,
  1982. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1983. .main_clk = "func_48m_fclk",
  1984. .prcm = {
  1985. .omap4 = {
  1986. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1987. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1988. .modulemode = MODULEMODE_SWCTRL,
  1989. },
  1990. },
  1991. .dev_attr = &mcspi2_dev_attr,
  1992. };
  1993. /* mcspi3 */
  1994. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1995. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1996. { .irq = -1 }
  1997. };
  1998. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1999. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  2000. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  2001. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  2002. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  2003. { .dma_req = -1 }
  2004. };
  2005. /* mcspi3 dev_attr */
  2006. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2007. .num_chipselect = 2,
  2008. };
  2009. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2010. .name = "mcspi3",
  2011. .class = &omap44xx_mcspi_hwmod_class,
  2012. .clkdm_name = "l4_per_clkdm",
  2013. .mpu_irqs = omap44xx_mcspi3_irqs,
  2014. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2015. .main_clk = "func_48m_fclk",
  2016. .prcm = {
  2017. .omap4 = {
  2018. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2019. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2020. .modulemode = MODULEMODE_SWCTRL,
  2021. },
  2022. },
  2023. .dev_attr = &mcspi3_dev_attr,
  2024. };
  2025. /* mcspi4 */
  2026. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2027. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2028. { .irq = -1 }
  2029. };
  2030. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2031. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2032. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2033. { .dma_req = -1 }
  2034. };
  2035. /* mcspi4 dev_attr */
  2036. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2037. .num_chipselect = 1,
  2038. };
  2039. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2040. .name = "mcspi4",
  2041. .class = &omap44xx_mcspi_hwmod_class,
  2042. .clkdm_name = "l4_per_clkdm",
  2043. .mpu_irqs = omap44xx_mcspi4_irqs,
  2044. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2045. .main_clk = "func_48m_fclk",
  2046. .prcm = {
  2047. .omap4 = {
  2048. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2049. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2050. .modulemode = MODULEMODE_SWCTRL,
  2051. },
  2052. },
  2053. .dev_attr = &mcspi4_dev_attr,
  2054. };
  2055. /*
  2056. * 'mmc' class
  2057. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2058. */
  2059. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2060. .rev_offs = 0x0000,
  2061. .sysc_offs = 0x0010,
  2062. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2063. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2064. SYSC_HAS_SOFTRESET),
  2065. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2066. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2067. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2068. .sysc_fields = &omap_hwmod_sysc_type2,
  2069. };
  2070. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2071. .name = "mmc",
  2072. .sysc = &omap44xx_mmc_sysc,
  2073. };
  2074. /* mmc1 */
  2075. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2076. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2077. { .irq = -1 }
  2078. };
  2079. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2080. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2081. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2082. { .dma_req = -1 }
  2083. };
  2084. /* mmc1 dev_attr */
  2085. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2086. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2087. };
  2088. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2089. .name = "mmc1",
  2090. .class = &omap44xx_mmc_hwmod_class,
  2091. .clkdm_name = "l3_init_clkdm",
  2092. .mpu_irqs = omap44xx_mmc1_irqs,
  2093. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2094. .main_clk = "hsmmc1_fclk",
  2095. .prcm = {
  2096. .omap4 = {
  2097. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2098. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2099. .modulemode = MODULEMODE_SWCTRL,
  2100. },
  2101. },
  2102. .dev_attr = &mmc1_dev_attr,
  2103. };
  2104. /* mmc2 */
  2105. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2106. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2107. { .irq = -1 }
  2108. };
  2109. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2110. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2111. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2112. { .dma_req = -1 }
  2113. };
  2114. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2115. .name = "mmc2",
  2116. .class = &omap44xx_mmc_hwmod_class,
  2117. .clkdm_name = "l3_init_clkdm",
  2118. .mpu_irqs = omap44xx_mmc2_irqs,
  2119. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2120. .main_clk = "hsmmc2_fclk",
  2121. .prcm = {
  2122. .omap4 = {
  2123. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2124. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2125. .modulemode = MODULEMODE_SWCTRL,
  2126. },
  2127. },
  2128. };
  2129. /* mmc3 */
  2130. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2131. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2132. { .irq = -1 }
  2133. };
  2134. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2135. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2136. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2137. { .dma_req = -1 }
  2138. };
  2139. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2140. .name = "mmc3",
  2141. .class = &omap44xx_mmc_hwmod_class,
  2142. .clkdm_name = "l4_per_clkdm",
  2143. .mpu_irqs = omap44xx_mmc3_irqs,
  2144. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2145. .main_clk = "func_48m_fclk",
  2146. .prcm = {
  2147. .omap4 = {
  2148. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2149. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2150. .modulemode = MODULEMODE_SWCTRL,
  2151. },
  2152. },
  2153. };
  2154. /* mmc4 */
  2155. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2156. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2157. { .irq = -1 }
  2158. };
  2159. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2160. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2161. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2162. { .dma_req = -1 }
  2163. };
  2164. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2165. .name = "mmc4",
  2166. .class = &omap44xx_mmc_hwmod_class,
  2167. .clkdm_name = "l4_per_clkdm",
  2168. .mpu_irqs = omap44xx_mmc4_irqs,
  2169. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2170. .main_clk = "func_48m_fclk",
  2171. .prcm = {
  2172. .omap4 = {
  2173. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2174. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2175. .modulemode = MODULEMODE_SWCTRL,
  2176. },
  2177. },
  2178. };
  2179. /* mmc5 */
  2180. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2181. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2182. { .irq = -1 }
  2183. };
  2184. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2185. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2186. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2187. { .dma_req = -1 }
  2188. };
  2189. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2190. .name = "mmc5",
  2191. .class = &omap44xx_mmc_hwmod_class,
  2192. .clkdm_name = "l4_per_clkdm",
  2193. .mpu_irqs = omap44xx_mmc5_irqs,
  2194. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2195. .main_clk = "func_48m_fclk",
  2196. .prcm = {
  2197. .omap4 = {
  2198. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2199. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2200. .modulemode = MODULEMODE_SWCTRL,
  2201. },
  2202. },
  2203. };
  2204. /*
  2205. * 'mmu' class
  2206. * The memory management unit performs virtual to physical address translation
  2207. * for its requestors.
  2208. */
  2209. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2210. .rev_offs = 0x000,
  2211. .sysc_offs = 0x010,
  2212. .syss_offs = 0x014,
  2213. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2214. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2215. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2216. .sysc_fields = &omap_hwmod_sysc_type1,
  2217. };
  2218. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2219. .name = "mmu",
  2220. .sysc = &mmu_sysc,
  2221. };
  2222. /* mmu ipu */
  2223. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2224. .da_start = 0x0,
  2225. .da_end = 0xfffff000,
  2226. .nr_tlb_entries = 32,
  2227. };
  2228. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2229. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2230. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2231. { .irq = -1 }
  2232. };
  2233. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2234. { .name = "mmu_cache", .rst_shift = 2 },
  2235. };
  2236. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2237. {
  2238. .pa_start = 0x55082000,
  2239. .pa_end = 0x550820ff,
  2240. .flags = ADDR_TYPE_RT,
  2241. },
  2242. { }
  2243. };
  2244. /* l3_main_2 -> mmu_ipu */
  2245. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2246. .master = &omap44xx_l3_main_2_hwmod,
  2247. .slave = &omap44xx_mmu_ipu_hwmod,
  2248. .clk = "l3_div_ck",
  2249. .addr = omap44xx_mmu_ipu_addrs,
  2250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2251. };
  2252. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2253. .name = "mmu_ipu",
  2254. .class = &omap44xx_mmu_hwmod_class,
  2255. .clkdm_name = "ducati_clkdm",
  2256. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2257. .rst_lines = omap44xx_mmu_ipu_resets,
  2258. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2259. .main_clk = "ducati_clk_mux_ck",
  2260. .prcm = {
  2261. .omap4 = {
  2262. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2263. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2264. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2265. .modulemode = MODULEMODE_HWCTRL,
  2266. },
  2267. },
  2268. .dev_attr = &mmu_ipu_dev_attr,
  2269. };
  2270. /* mmu dsp */
  2271. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2272. .da_start = 0x0,
  2273. .da_end = 0xfffff000,
  2274. .nr_tlb_entries = 32,
  2275. };
  2276. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2277. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2278. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2279. { .irq = -1 }
  2280. };
  2281. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2282. { .name = "mmu_cache", .rst_shift = 1 },
  2283. };
  2284. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2285. {
  2286. .pa_start = 0x4a066000,
  2287. .pa_end = 0x4a0660ff,
  2288. .flags = ADDR_TYPE_RT,
  2289. },
  2290. { }
  2291. };
  2292. /* l4_cfg -> dsp */
  2293. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2294. .master = &omap44xx_l4_cfg_hwmod,
  2295. .slave = &omap44xx_mmu_dsp_hwmod,
  2296. .clk = "l4_div_ck",
  2297. .addr = omap44xx_mmu_dsp_addrs,
  2298. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2299. };
  2300. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2301. .name = "mmu_dsp",
  2302. .class = &omap44xx_mmu_hwmod_class,
  2303. .clkdm_name = "tesla_clkdm",
  2304. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2305. .rst_lines = omap44xx_mmu_dsp_resets,
  2306. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2307. .main_clk = "dpll_iva_m4x2_ck",
  2308. .prcm = {
  2309. .omap4 = {
  2310. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2311. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2312. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2313. .modulemode = MODULEMODE_HWCTRL,
  2314. },
  2315. },
  2316. .dev_attr = &mmu_dsp_dev_attr,
  2317. };
  2318. /*
  2319. * 'mpu' class
  2320. * mpu sub-system
  2321. */
  2322. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2323. .name = "mpu",
  2324. };
  2325. /* mpu */
  2326. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2327. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2328. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2329. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2330. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2331. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2332. { .irq = -1 }
  2333. };
  2334. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2335. .name = "mpu",
  2336. .class = &omap44xx_mpu_hwmod_class,
  2337. .clkdm_name = "mpuss_clkdm",
  2338. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2339. .mpu_irqs = omap44xx_mpu_irqs,
  2340. .main_clk = "dpll_mpu_m2_ck",
  2341. .prcm = {
  2342. .omap4 = {
  2343. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2344. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2345. },
  2346. },
  2347. };
  2348. /*
  2349. * 'ocmc_ram' class
  2350. * top-level core on-chip ram
  2351. */
  2352. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2353. .name = "ocmc_ram",
  2354. };
  2355. /* ocmc_ram */
  2356. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2357. .name = "ocmc_ram",
  2358. .class = &omap44xx_ocmc_ram_hwmod_class,
  2359. .clkdm_name = "l3_2_clkdm",
  2360. .prcm = {
  2361. .omap4 = {
  2362. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2363. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2364. },
  2365. },
  2366. };
  2367. /*
  2368. * 'ocp2scp' class
  2369. * bridge to transform ocp interface protocol to scp (serial control port)
  2370. * protocol
  2371. */
  2372. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2373. .rev_offs = 0x0000,
  2374. .sysc_offs = 0x0010,
  2375. .syss_offs = 0x0014,
  2376. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2377. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2378. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2379. .sysc_fields = &omap_hwmod_sysc_type1,
  2380. };
  2381. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2382. .name = "ocp2scp",
  2383. .sysc = &omap44xx_ocp2scp_sysc,
  2384. };
  2385. /* ocp2scp dev_attr */
  2386. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2387. {
  2388. .name = "usb_phy",
  2389. .start = 0x4a0ad080,
  2390. .end = 0x4a0ae000,
  2391. .flags = IORESOURCE_MEM,
  2392. },
  2393. { }
  2394. };
  2395. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2396. {
  2397. .drv_name = "omap-usb2",
  2398. .res = omap44xx_usb_phy_and_pll_addrs,
  2399. },
  2400. { }
  2401. };
  2402. static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
  2403. { .role = "48mhz", .clk = "ocp2scp_usb_phy_phy_48m" },
  2404. };
  2405. /* ocp2scp_usb_phy */
  2406. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2407. .name = "ocp2scp_usb_phy",
  2408. .class = &omap44xx_ocp2scp_hwmod_class,
  2409. .clkdm_name = "l3_init_clkdm",
  2410. .main_clk = "func_48m_fclk",
  2411. .prcm = {
  2412. .omap4 = {
  2413. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2414. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2415. .modulemode = MODULEMODE_HWCTRL,
  2416. },
  2417. },
  2418. .dev_attr = ocp2scp_dev_attr,
  2419. .opt_clks = ocp2scp_usb_phy_opt_clks,
  2420. .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
  2421. };
  2422. /*
  2423. * 'prcm' class
  2424. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2425. * + clock manager 1 (in always on power domain) + local prm in mpu
  2426. */
  2427. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2428. .name = "prcm",
  2429. };
  2430. /* prcm_mpu */
  2431. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2432. .name = "prcm_mpu",
  2433. .class = &omap44xx_prcm_hwmod_class,
  2434. .clkdm_name = "l4_wkup_clkdm",
  2435. .flags = HWMOD_NO_IDLEST,
  2436. .prcm = {
  2437. .omap4 = {
  2438. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2439. },
  2440. },
  2441. };
  2442. /* cm_core_aon */
  2443. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2444. .name = "cm_core_aon",
  2445. .class = &omap44xx_prcm_hwmod_class,
  2446. .flags = HWMOD_NO_IDLEST,
  2447. .prcm = {
  2448. .omap4 = {
  2449. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2450. },
  2451. },
  2452. };
  2453. /* cm_core */
  2454. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2455. .name = "cm_core",
  2456. .class = &omap44xx_prcm_hwmod_class,
  2457. .flags = HWMOD_NO_IDLEST,
  2458. .prcm = {
  2459. .omap4 = {
  2460. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2461. },
  2462. },
  2463. };
  2464. /* prm */
  2465. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2466. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2467. { .irq = -1 }
  2468. };
  2469. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2470. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2471. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2472. };
  2473. static struct omap_hwmod omap44xx_prm_hwmod = {
  2474. .name = "prm",
  2475. .class = &omap44xx_prcm_hwmod_class,
  2476. .mpu_irqs = omap44xx_prm_irqs,
  2477. .rst_lines = omap44xx_prm_resets,
  2478. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2479. };
  2480. /*
  2481. * 'scrm' class
  2482. * system clock and reset manager
  2483. */
  2484. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2485. .name = "scrm",
  2486. };
  2487. /* scrm */
  2488. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2489. .name = "scrm",
  2490. .class = &omap44xx_scrm_hwmod_class,
  2491. .clkdm_name = "l4_wkup_clkdm",
  2492. .prcm = {
  2493. .omap4 = {
  2494. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2495. },
  2496. },
  2497. };
  2498. /*
  2499. * 'sl2if' class
  2500. * shared level 2 memory interface
  2501. */
  2502. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2503. .name = "sl2if",
  2504. };
  2505. /* sl2if */
  2506. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2507. .name = "sl2if",
  2508. .class = &omap44xx_sl2if_hwmod_class,
  2509. .clkdm_name = "ivahd_clkdm",
  2510. .prcm = {
  2511. .omap4 = {
  2512. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2513. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2514. .modulemode = MODULEMODE_HWCTRL,
  2515. },
  2516. },
  2517. };
  2518. /*
  2519. * 'slimbus' class
  2520. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2521. * the device and external components
  2522. */
  2523. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2524. .rev_offs = 0x0000,
  2525. .sysc_offs = 0x0010,
  2526. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2527. SYSC_HAS_SOFTRESET),
  2528. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2529. SIDLE_SMART_WKUP),
  2530. .sysc_fields = &omap_hwmod_sysc_type2,
  2531. };
  2532. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2533. .name = "slimbus",
  2534. .sysc = &omap44xx_slimbus_sysc,
  2535. };
  2536. /* slimbus1 */
  2537. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2538. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2539. { .irq = -1 }
  2540. };
  2541. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2542. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2543. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2544. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2547. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2548. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2549. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2550. { .dma_req = -1 }
  2551. };
  2552. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2553. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2554. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2555. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2556. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2557. };
  2558. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2559. .name = "slimbus1",
  2560. .class = &omap44xx_slimbus_hwmod_class,
  2561. .clkdm_name = "abe_clkdm",
  2562. .mpu_irqs = omap44xx_slimbus1_irqs,
  2563. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2564. .prcm = {
  2565. .omap4 = {
  2566. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2567. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2568. .modulemode = MODULEMODE_SWCTRL,
  2569. },
  2570. },
  2571. .opt_clks = slimbus1_opt_clks,
  2572. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2573. };
  2574. /* slimbus2 */
  2575. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2576. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2577. { .irq = -1 }
  2578. };
  2579. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2580. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2581. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2582. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2583. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2584. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2585. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2586. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2587. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2588. { .dma_req = -1 }
  2589. };
  2590. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2591. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2592. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2593. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2594. };
  2595. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2596. .name = "slimbus2",
  2597. .class = &omap44xx_slimbus_hwmod_class,
  2598. .clkdm_name = "l4_per_clkdm",
  2599. .mpu_irqs = omap44xx_slimbus2_irqs,
  2600. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2601. .prcm = {
  2602. .omap4 = {
  2603. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2604. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2605. .modulemode = MODULEMODE_SWCTRL,
  2606. },
  2607. },
  2608. .opt_clks = slimbus2_opt_clks,
  2609. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2610. };
  2611. /*
  2612. * 'smartreflex' class
  2613. * smartreflex module (monitor silicon performance and outputs a measure of
  2614. * performance error)
  2615. */
  2616. /* The IP is not compliant to type1 / type2 scheme */
  2617. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2618. .sidle_shift = 24,
  2619. .enwkup_shift = 26,
  2620. };
  2621. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2622. .sysc_offs = 0x0038,
  2623. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2624. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2625. SIDLE_SMART_WKUP),
  2626. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2627. };
  2628. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2629. .name = "smartreflex",
  2630. .sysc = &omap44xx_smartreflex_sysc,
  2631. .rev = 2,
  2632. };
  2633. /* smartreflex_core */
  2634. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2635. .sensor_voltdm_name = "core",
  2636. };
  2637. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2638. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2639. { .irq = -1 }
  2640. };
  2641. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2642. .name = "smartreflex_core",
  2643. .class = &omap44xx_smartreflex_hwmod_class,
  2644. .clkdm_name = "l4_ao_clkdm",
  2645. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2646. .main_clk = "smartreflex_core_fck",
  2647. .prcm = {
  2648. .omap4 = {
  2649. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2650. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2651. .modulemode = MODULEMODE_SWCTRL,
  2652. },
  2653. },
  2654. .dev_attr = &smartreflex_core_dev_attr,
  2655. };
  2656. /* smartreflex_iva */
  2657. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2658. .sensor_voltdm_name = "iva",
  2659. };
  2660. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2661. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2662. { .irq = -1 }
  2663. };
  2664. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2665. .name = "smartreflex_iva",
  2666. .class = &omap44xx_smartreflex_hwmod_class,
  2667. .clkdm_name = "l4_ao_clkdm",
  2668. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2669. .main_clk = "smartreflex_iva_fck",
  2670. .prcm = {
  2671. .omap4 = {
  2672. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2673. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2674. .modulemode = MODULEMODE_SWCTRL,
  2675. },
  2676. },
  2677. .dev_attr = &smartreflex_iva_dev_attr,
  2678. };
  2679. /* smartreflex_mpu */
  2680. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2681. .sensor_voltdm_name = "mpu",
  2682. };
  2683. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2684. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2685. { .irq = -1 }
  2686. };
  2687. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2688. .name = "smartreflex_mpu",
  2689. .class = &omap44xx_smartreflex_hwmod_class,
  2690. .clkdm_name = "l4_ao_clkdm",
  2691. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2692. .main_clk = "smartreflex_mpu_fck",
  2693. .prcm = {
  2694. .omap4 = {
  2695. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2696. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2697. .modulemode = MODULEMODE_SWCTRL,
  2698. },
  2699. },
  2700. .dev_attr = &smartreflex_mpu_dev_attr,
  2701. };
  2702. /*
  2703. * 'spinlock' class
  2704. * spinlock provides hardware assistance for synchronizing the processes
  2705. * running on multiple processors
  2706. */
  2707. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2708. .rev_offs = 0x0000,
  2709. .sysc_offs = 0x0010,
  2710. .syss_offs = 0x0014,
  2711. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2712. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2713. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2714. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2715. SIDLE_SMART_WKUP),
  2716. .sysc_fields = &omap_hwmod_sysc_type1,
  2717. };
  2718. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2719. .name = "spinlock",
  2720. .sysc = &omap44xx_spinlock_sysc,
  2721. };
  2722. /* spinlock */
  2723. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2724. .name = "spinlock",
  2725. .class = &omap44xx_spinlock_hwmod_class,
  2726. .clkdm_name = "l4_cfg_clkdm",
  2727. .prcm = {
  2728. .omap4 = {
  2729. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2730. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2731. },
  2732. },
  2733. };
  2734. /*
  2735. * 'timer' class
  2736. * general purpose timer module with accurate 1ms tick
  2737. * This class contains several variants: ['timer_1ms', 'timer']
  2738. */
  2739. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2740. .rev_offs = 0x0000,
  2741. .sysc_offs = 0x0010,
  2742. .syss_offs = 0x0014,
  2743. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2744. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2745. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2746. SYSS_HAS_RESET_STATUS),
  2747. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2748. .clockact = CLOCKACT_TEST_ICLK,
  2749. .sysc_fields = &omap_hwmod_sysc_type1,
  2750. };
  2751. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2752. .name = "timer",
  2753. .sysc = &omap44xx_timer_1ms_sysc,
  2754. };
  2755. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2756. .rev_offs = 0x0000,
  2757. .sysc_offs = 0x0010,
  2758. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2759. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2760. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2761. SIDLE_SMART_WKUP),
  2762. .sysc_fields = &omap_hwmod_sysc_type2,
  2763. };
  2764. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2765. .name = "timer",
  2766. .sysc = &omap44xx_timer_sysc,
  2767. };
  2768. /* always-on timers dev attribute */
  2769. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2770. .timer_capability = OMAP_TIMER_ALWON,
  2771. };
  2772. /* pwm timers dev attribute */
  2773. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2774. .timer_capability = OMAP_TIMER_HAS_PWM,
  2775. };
  2776. /* timers with DSP interrupt dev attribute */
  2777. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2778. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2779. };
  2780. /* pwm timers with DSP interrupt dev attribute */
  2781. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2782. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2783. };
  2784. /* timer1 */
  2785. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2786. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2787. { .irq = -1 }
  2788. };
  2789. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2790. .name = "timer1",
  2791. .class = &omap44xx_timer_1ms_hwmod_class,
  2792. .clkdm_name = "l4_wkup_clkdm",
  2793. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2794. .mpu_irqs = omap44xx_timer1_irqs,
  2795. .main_clk = "dmt1_clk_mux",
  2796. .prcm = {
  2797. .omap4 = {
  2798. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2799. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2800. .modulemode = MODULEMODE_SWCTRL,
  2801. },
  2802. },
  2803. .dev_attr = &capability_alwon_dev_attr,
  2804. };
  2805. /* timer2 */
  2806. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2807. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2808. { .irq = -1 }
  2809. };
  2810. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2811. .name = "timer2",
  2812. .class = &omap44xx_timer_1ms_hwmod_class,
  2813. .clkdm_name = "l4_per_clkdm",
  2814. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2815. .mpu_irqs = omap44xx_timer2_irqs,
  2816. .main_clk = "cm2_dm2_mux",
  2817. .prcm = {
  2818. .omap4 = {
  2819. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2820. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2821. .modulemode = MODULEMODE_SWCTRL,
  2822. },
  2823. },
  2824. };
  2825. /* timer3 */
  2826. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2827. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2828. { .irq = -1 }
  2829. };
  2830. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2831. .name = "timer3",
  2832. .class = &omap44xx_timer_hwmod_class,
  2833. .clkdm_name = "l4_per_clkdm",
  2834. .mpu_irqs = omap44xx_timer3_irqs,
  2835. .main_clk = "cm2_dm3_mux",
  2836. .prcm = {
  2837. .omap4 = {
  2838. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2839. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2840. .modulemode = MODULEMODE_SWCTRL,
  2841. },
  2842. },
  2843. };
  2844. /* timer4 */
  2845. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2846. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2847. { .irq = -1 }
  2848. };
  2849. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2850. .name = "timer4",
  2851. .class = &omap44xx_timer_hwmod_class,
  2852. .clkdm_name = "l4_per_clkdm",
  2853. .mpu_irqs = omap44xx_timer4_irqs,
  2854. .main_clk = "cm2_dm4_mux",
  2855. .prcm = {
  2856. .omap4 = {
  2857. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2858. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2859. .modulemode = MODULEMODE_SWCTRL,
  2860. },
  2861. },
  2862. };
  2863. /* timer5 */
  2864. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2865. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2866. { .irq = -1 }
  2867. };
  2868. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2869. .name = "timer5",
  2870. .class = &omap44xx_timer_hwmod_class,
  2871. .clkdm_name = "abe_clkdm",
  2872. .mpu_irqs = omap44xx_timer5_irqs,
  2873. .main_clk = "timer5_sync_mux",
  2874. .prcm = {
  2875. .omap4 = {
  2876. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2877. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2878. .modulemode = MODULEMODE_SWCTRL,
  2879. },
  2880. },
  2881. .dev_attr = &capability_dsp_dev_attr,
  2882. };
  2883. /* timer6 */
  2884. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2885. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2886. { .irq = -1 }
  2887. };
  2888. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2889. .name = "timer6",
  2890. .class = &omap44xx_timer_hwmod_class,
  2891. .clkdm_name = "abe_clkdm",
  2892. .mpu_irqs = omap44xx_timer6_irqs,
  2893. .main_clk = "timer6_sync_mux",
  2894. .prcm = {
  2895. .omap4 = {
  2896. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2897. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2898. .modulemode = MODULEMODE_SWCTRL,
  2899. },
  2900. },
  2901. .dev_attr = &capability_dsp_dev_attr,
  2902. };
  2903. /* timer7 */
  2904. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2905. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2906. { .irq = -1 }
  2907. };
  2908. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2909. .name = "timer7",
  2910. .class = &omap44xx_timer_hwmod_class,
  2911. .clkdm_name = "abe_clkdm",
  2912. .mpu_irqs = omap44xx_timer7_irqs,
  2913. .main_clk = "timer7_sync_mux",
  2914. .prcm = {
  2915. .omap4 = {
  2916. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2917. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2918. .modulemode = MODULEMODE_SWCTRL,
  2919. },
  2920. },
  2921. .dev_attr = &capability_dsp_dev_attr,
  2922. };
  2923. /* timer8 */
  2924. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2925. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2926. { .irq = -1 }
  2927. };
  2928. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2929. .name = "timer8",
  2930. .class = &omap44xx_timer_hwmod_class,
  2931. .clkdm_name = "abe_clkdm",
  2932. .mpu_irqs = omap44xx_timer8_irqs,
  2933. .main_clk = "timer8_sync_mux",
  2934. .prcm = {
  2935. .omap4 = {
  2936. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2937. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2938. .modulemode = MODULEMODE_SWCTRL,
  2939. },
  2940. },
  2941. .dev_attr = &capability_dsp_pwm_dev_attr,
  2942. };
  2943. /* timer9 */
  2944. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2945. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2946. { .irq = -1 }
  2947. };
  2948. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2949. .name = "timer9",
  2950. .class = &omap44xx_timer_hwmod_class,
  2951. .clkdm_name = "l4_per_clkdm",
  2952. .mpu_irqs = omap44xx_timer9_irqs,
  2953. .main_clk = "cm2_dm9_mux",
  2954. .prcm = {
  2955. .omap4 = {
  2956. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2957. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2958. .modulemode = MODULEMODE_SWCTRL,
  2959. },
  2960. },
  2961. .dev_attr = &capability_pwm_dev_attr,
  2962. };
  2963. /* timer10 */
  2964. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2965. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2966. { .irq = -1 }
  2967. };
  2968. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2969. .name = "timer10",
  2970. .class = &omap44xx_timer_1ms_hwmod_class,
  2971. .clkdm_name = "l4_per_clkdm",
  2972. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2973. .mpu_irqs = omap44xx_timer10_irqs,
  2974. .main_clk = "cm2_dm10_mux",
  2975. .prcm = {
  2976. .omap4 = {
  2977. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2978. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2979. .modulemode = MODULEMODE_SWCTRL,
  2980. },
  2981. },
  2982. .dev_attr = &capability_pwm_dev_attr,
  2983. };
  2984. /* timer11 */
  2985. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2986. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2987. { .irq = -1 }
  2988. };
  2989. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2990. .name = "timer11",
  2991. .class = &omap44xx_timer_hwmod_class,
  2992. .clkdm_name = "l4_per_clkdm",
  2993. .mpu_irqs = omap44xx_timer11_irqs,
  2994. .main_clk = "cm2_dm11_mux",
  2995. .prcm = {
  2996. .omap4 = {
  2997. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2998. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2999. .modulemode = MODULEMODE_SWCTRL,
  3000. },
  3001. },
  3002. .dev_attr = &capability_pwm_dev_attr,
  3003. };
  3004. /*
  3005. * 'uart' class
  3006. * universal asynchronous receiver/transmitter (uart)
  3007. */
  3008. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3009. .rev_offs = 0x0050,
  3010. .sysc_offs = 0x0054,
  3011. .syss_offs = 0x0058,
  3012. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3013. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3014. SYSS_HAS_RESET_STATUS),
  3015. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3016. SIDLE_SMART_WKUP),
  3017. .sysc_fields = &omap_hwmod_sysc_type1,
  3018. };
  3019. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3020. .name = "uart",
  3021. .sysc = &omap44xx_uart_sysc,
  3022. };
  3023. /* uart1 */
  3024. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3025. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3026. { .irq = -1 }
  3027. };
  3028. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3029. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3030. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3031. { .dma_req = -1 }
  3032. };
  3033. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3034. .name = "uart1",
  3035. .class = &omap44xx_uart_hwmod_class,
  3036. .clkdm_name = "l4_per_clkdm",
  3037. .mpu_irqs = omap44xx_uart1_irqs,
  3038. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3039. .main_clk = "func_48m_fclk",
  3040. .prcm = {
  3041. .omap4 = {
  3042. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3043. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3044. .modulemode = MODULEMODE_SWCTRL,
  3045. },
  3046. },
  3047. };
  3048. /* uart2 */
  3049. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3050. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3051. { .irq = -1 }
  3052. };
  3053. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3054. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3055. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3056. { .dma_req = -1 }
  3057. };
  3058. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3059. .name = "uart2",
  3060. .class = &omap44xx_uart_hwmod_class,
  3061. .clkdm_name = "l4_per_clkdm",
  3062. .mpu_irqs = omap44xx_uart2_irqs,
  3063. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3064. .main_clk = "func_48m_fclk",
  3065. .prcm = {
  3066. .omap4 = {
  3067. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3068. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3069. .modulemode = MODULEMODE_SWCTRL,
  3070. },
  3071. },
  3072. };
  3073. /* uart3 */
  3074. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3075. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3076. { .irq = -1 }
  3077. };
  3078. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3079. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3080. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3081. { .dma_req = -1 }
  3082. };
  3083. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3084. .name = "uart3",
  3085. .class = &omap44xx_uart_hwmod_class,
  3086. .clkdm_name = "l4_per_clkdm",
  3087. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3088. .mpu_irqs = omap44xx_uart3_irqs,
  3089. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3090. .main_clk = "func_48m_fclk",
  3091. .prcm = {
  3092. .omap4 = {
  3093. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3094. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3095. .modulemode = MODULEMODE_SWCTRL,
  3096. },
  3097. },
  3098. };
  3099. /* uart4 */
  3100. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3101. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3102. { .irq = -1 }
  3103. };
  3104. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3105. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3106. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3107. { .dma_req = -1 }
  3108. };
  3109. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3110. .name = "uart4",
  3111. .class = &omap44xx_uart_hwmod_class,
  3112. .clkdm_name = "l4_per_clkdm",
  3113. .mpu_irqs = omap44xx_uart4_irqs,
  3114. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3115. .main_clk = "func_48m_fclk",
  3116. .prcm = {
  3117. .omap4 = {
  3118. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3119. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3120. .modulemode = MODULEMODE_SWCTRL,
  3121. },
  3122. },
  3123. };
  3124. /*
  3125. * 'usb_host_fs' class
  3126. * full-speed usb host controller
  3127. */
  3128. /* The IP is not compliant to type1 / type2 scheme */
  3129. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3130. .midle_shift = 4,
  3131. .sidle_shift = 2,
  3132. .srst_shift = 1,
  3133. };
  3134. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3135. .rev_offs = 0x0000,
  3136. .sysc_offs = 0x0210,
  3137. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3138. SYSC_HAS_SOFTRESET),
  3139. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3140. SIDLE_SMART_WKUP),
  3141. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3142. };
  3143. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3144. .name = "usb_host_fs",
  3145. .sysc = &omap44xx_usb_host_fs_sysc,
  3146. };
  3147. /* usb_host_fs */
  3148. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3149. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3150. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3151. { .irq = -1 }
  3152. };
  3153. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3154. .name = "usb_host_fs",
  3155. .class = &omap44xx_usb_host_fs_hwmod_class,
  3156. .clkdm_name = "l3_init_clkdm",
  3157. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3158. .main_clk = "usb_host_fs_fck",
  3159. .prcm = {
  3160. .omap4 = {
  3161. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3162. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3163. .modulemode = MODULEMODE_SWCTRL,
  3164. },
  3165. },
  3166. };
  3167. /*
  3168. * 'usb_host_hs' class
  3169. * high-speed multi-port usb host controller
  3170. */
  3171. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3172. .rev_offs = 0x0000,
  3173. .sysc_offs = 0x0010,
  3174. .syss_offs = 0x0014,
  3175. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3176. SYSC_HAS_SOFTRESET),
  3177. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3178. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3179. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3180. .sysc_fields = &omap_hwmod_sysc_type2,
  3181. };
  3182. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3183. .name = "usb_host_hs",
  3184. .sysc = &omap44xx_usb_host_hs_sysc,
  3185. };
  3186. /* usb_host_hs */
  3187. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3188. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3189. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3190. { .irq = -1 }
  3191. };
  3192. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3193. .name = "usb_host_hs",
  3194. .class = &omap44xx_usb_host_hs_hwmod_class,
  3195. .clkdm_name = "l3_init_clkdm",
  3196. .main_clk = "usb_host_hs_fck",
  3197. .prcm = {
  3198. .omap4 = {
  3199. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3200. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3201. .modulemode = MODULEMODE_SWCTRL,
  3202. },
  3203. },
  3204. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3205. /*
  3206. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3207. * id: i660
  3208. *
  3209. * Description:
  3210. * In the following configuration :
  3211. * - USBHOST module is set to smart-idle mode
  3212. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3213. * happens when the system is going to a low power mode : all ports
  3214. * have been suspended, the master part of the USBHOST module has
  3215. * entered the standby state, and SW has cut the functional clocks)
  3216. * - an USBHOST interrupt occurs before the module is able to answer
  3217. * idle_ack, typically a remote wakeup IRQ.
  3218. * Then the USB HOST module will enter a deadlock situation where it
  3219. * is no more accessible nor functional.
  3220. *
  3221. * Workaround:
  3222. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3223. */
  3224. /*
  3225. * Errata: USB host EHCI may stall when entering smart-standby mode
  3226. * Id: i571
  3227. *
  3228. * Description:
  3229. * When the USBHOST module is set to smart-standby mode, and when it is
  3230. * ready to enter the standby state (i.e. all ports are suspended and
  3231. * all attached devices are in suspend mode), then it can wrongly assert
  3232. * the Mstandby signal too early while there are still some residual OCP
  3233. * transactions ongoing. If this condition occurs, the internal state
  3234. * machine may go to an undefined state and the USB link may be stuck
  3235. * upon the next resume.
  3236. *
  3237. * Workaround:
  3238. * Don't use smart standby; use only force standby,
  3239. * hence HWMOD_SWSUP_MSTANDBY
  3240. */
  3241. /*
  3242. * During system boot; If the hwmod framework resets the module
  3243. * the module will have smart idle settings; which can lead to deadlock
  3244. * (above Errata Id:i660); so, dont reset the module during boot;
  3245. * Use HWMOD_INIT_NO_RESET.
  3246. */
  3247. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3248. HWMOD_INIT_NO_RESET,
  3249. };
  3250. /*
  3251. * 'usb_otg_hs' class
  3252. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3253. */
  3254. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3255. .rev_offs = 0x0400,
  3256. .sysc_offs = 0x0404,
  3257. .syss_offs = 0x0408,
  3258. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3259. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3260. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3261. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3262. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3263. MSTANDBY_SMART),
  3264. .sysc_fields = &omap_hwmod_sysc_type1,
  3265. };
  3266. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3267. .name = "usb_otg_hs",
  3268. .sysc = &omap44xx_usb_otg_hs_sysc,
  3269. };
  3270. /* usb_otg_hs */
  3271. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3272. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3273. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3274. { .irq = -1 }
  3275. };
  3276. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3277. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3278. };
  3279. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3280. .name = "usb_otg_hs",
  3281. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3282. .clkdm_name = "l3_init_clkdm",
  3283. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3284. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3285. .main_clk = "usb_otg_hs_ick",
  3286. .prcm = {
  3287. .omap4 = {
  3288. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3289. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3290. .modulemode = MODULEMODE_HWCTRL,
  3291. },
  3292. },
  3293. .opt_clks = usb_otg_hs_opt_clks,
  3294. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3295. };
  3296. /*
  3297. * 'usb_tll_hs' class
  3298. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3299. */
  3300. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3301. .rev_offs = 0x0000,
  3302. .sysc_offs = 0x0010,
  3303. .syss_offs = 0x0014,
  3304. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3305. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3306. SYSC_HAS_AUTOIDLE),
  3307. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3308. .sysc_fields = &omap_hwmod_sysc_type1,
  3309. };
  3310. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3311. .name = "usb_tll_hs",
  3312. .sysc = &omap44xx_usb_tll_hs_sysc,
  3313. };
  3314. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3315. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3316. { .irq = -1 }
  3317. };
  3318. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3319. .name = "usb_tll_hs",
  3320. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3321. .clkdm_name = "l3_init_clkdm",
  3322. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3323. .main_clk = "usb_tll_hs_ick",
  3324. .prcm = {
  3325. .omap4 = {
  3326. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3327. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3328. .modulemode = MODULEMODE_HWCTRL,
  3329. },
  3330. },
  3331. };
  3332. /*
  3333. * 'wd_timer' class
  3334. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3335. * overflow condition
  3336. */
  3337. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3338. .rev_offs = 0x0000,
  3339. .sysc_offs = 0x0010,
  3340. .syss_offs = 0x0014,
  3341. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3342. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3343. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3344. SIDLE_SMART_WKUP),
  3345. .sysc_fields = &omap_hwmod_sysc_type1,
  3346. };
  3347. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3348. .name = "wd_timer",
  3349. .sysc = &omap44xx_wd_timer_sysc,
  3350. .pre_shutdown = &omap2_wd_timer_disable,
  3351. .reset = &omap2_wd_timer_reset,
  3352. };
  3353. /* wd_timer2 */
  3354. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3355. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3356. { .irq = -1 }
  3357. };
  3358. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3359. .name = "wd_timer2",
  3360. .class = &omap44xx_wd_timer_hwmod_class,
  3361. .clkdm_name = "l4_wkup_clkdm",
  3362. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3363. .main_clk = "sys_32k_ck",
  3364. .prcm = {
  3365. .omap4 = {
  3366. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3367. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3368. .modulemode = MODULEMODE_SWCTRL,
  3369. },
  3370. },
  3371. };
  3372. /* wd_timer3 */
  3373. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3374. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3375. { .irq = -1 }
  3376. };
  3377. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3378. .name = "wd_timer3",
  3379. .class = &omap44xx_wd_timer_hwmod_class,
  3380. .clkdm_name = "abe_clkdm",
  3381. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3382. .main_clk = "sys_32k_ck",
  3383. .prcm = {
  3384. .omap4 = {
  3385. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3386. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3387. .modulemode = MODULEMODE_SWCTRL,
  3388. },
  3389. },
  3390. };
  3391. /*
  3392. * interfaces
  3393. */
  3394. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3395. {
  3396. .pa_start = 0x4a204000,
  3397. .pa_end = 0x4a2040ff,
  3398. .flags = ADDR_TYPE_RT
  3399. },
  3400. { }
  3401. };
  3402. /* c2c -> c2c_target_fw */
  3403. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3404. .master = &omap44xx_c2c_hwmod,
  3405. .slave = &omap44xx_c2c_target_fw_hwmod,
  3406. .clk = "div_core_ck",
  3407. .addr = omap44xx_c2c_target_fw_addrs,
  3408. .user = OCP_USER_MPU,
  3409. };
  3410. /* l4_cfg -> c2c_target_fw */
  3411. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3412. .master = &omap44xx_l4_cfg_hwmod,
  3413. .slave = &omap44xx_c2c_target_fw_hwmod,
  3414. .clk = "l4_div_ck",
  3415. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3416. };
  3417. /* l3_main_1 -> dmm */
  3418. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3419. .master = &omap44xx_l3_main_1_hwmod,
  3420. .slave = &omap44xx_dmm_hwmod,
  3421. .clk = "l3_div_ck",
  3422. .user = OCP_USER_SDMA,
  3423. };
  3424. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3425. {
  3426. .pa_start = 0x4e000000,
  3427. .pa_end = 0x4e0007ff,
  3428. .flags = ADDR_TYPE_RT
  3429. },
  3430. { }
  3431. };
  3432. /* mpu -> dmm */
  3433. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3434. .master = &omap44xx_mpu_hwmod,
  3435. .slave = &omap44xx_dmm_hwmod,
  3436. .clk = "l3_div_ck",
  3437. .addr = omap44xx_dmm_addrs,
  3438. .user = OCP_USER_MPU,
  3439. };
  3440. /* c2c -> emif_fw */
  3441. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3442. .master = &omap44xx_c2c_hwmod,
  3443. .slave = &omap44xx_emif_fw_hwmod,
  3444. .clk = "div_core_ck",
  3445. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3446. };
  3447. /* dmm -> emif_fw */
  3448. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3449. .master = &omap44xx_dmm_hwmod,
  3450. .slave = &omap44xx_emif_fw_hwmod,
  3451. .clk = "l3_div_ck",
  3452. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3453. };
  3454. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3455. {
  3456. .pa_start = 0x4a20c000,
  3457. .pa_end = 0x4a20c0ff,
  3458. .flags = ADDR_TYPE_RT
  3459. },
  3460. { }
  3461. };
  3462. /* l4_cfg -> emif_fw */
  3463. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3464. .master = &omap44xx_l4_cfg_hwmod,
  3465. .slave = &omap44xx_emif_fw_hwmod,
  3466. .clk = "l4_div_ck",
  3467. .addr = omap44xx_emif_fw_addrs,
  3468. .user = OCP_USER_MPU,
  3469. };
  3470. /* iva -> l3_instr */
  3471. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3472. .master = &omap44xx_iva_hwmod,
  3473. .slave = &omap44xx_l3_instr_hwmod,
  3474. .clk = "l3_div_ck",
  3475. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3476. };
  3477. /* l3_main_3 -> l3_instr */
  3478. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3479. .master = &omap44xx_l3_main_3_hwmod,
  3480. .slave = &omap44xx_l3_instr_hwmod,
  3481. .clk = "l3_div_ck",
  3482. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3483. };
  3484. /* ocp_wp_noc -> l3_instr */
  3485. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3486. .master = &omap44xx_ocp_wp_noc_hwmod,
  3487. .slave = &omap44xx_l3_instr_hwmod,
  3488. .clk = "l3_div_ck",
  3489. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3490. };
  3491. /* dsp -> l3_main_1 */
  3492. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3493. .master = &omap44xx_dsp_hwmod,
  3494. .slave = &omap44xx_l3_main_1_hwmod,
  3495. .clk = "l3_div_ck",
  3496. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3497. };
  3498. /* dss -> l3_main_1 */
  3499. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3500. .master = &omap44xx_dss_hwmod,
  3501. .slave = &omap44xx_l3_main_1_hwmod,
  3502. .clk = "l3_div_ck",
  3503. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3504. };
  3505. /* l3_main_2 -> l3_main_1 */
  3506. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3507. .master = &omap44xx_l3_main_2_hwmod,
  3508. .slave = &omap44xx_l3_main_1_hwmod,
  3509. .clk = "l3_div_ck",
  3510. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3511. };
  3512. /* l4_cfg -> l3_main_1 */
  3513. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3514. .master = &omap44xx_l4_cfg_hwmod,
  3515. .slave = &omap44xx_l3_main_1_hwmod,
  3516. .clk = "l4_div_ck",
  3517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3518. };
  3519. /* mmc1 -> l3_main_1 */
  3520. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3521. .master = &omap44xx_mmc1_hwmod,
  3522. .slave = &omap44xx_l3_main_1_hwmod,
  3523. .clk = "l3_div_ck",
  3524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3525. };
  3526. /* mmc2 -> l3_main_1 */
  3527. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3528. .master = &omap44xx_mmc2_hwmod,
  3529. .slave = &omap44xx_l3_main_1_hwmod,
  3530. .clk = "l3_div_ck",
  3531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3532. };
  3533. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3534. {
  3535. .pa_start = 0x44000000,
  3536. .pa_end = 0x44000fff,
  3537. .flags = ADDR_TYPE_RT
  3538. },
  3539. { }
  3540. };
  3541. /* mpu -> l3_main_1 */
  3542. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3543. .master = &omap44xx_mpu_hwmod,
  3544. .slave = &omap44xx_l3_main_1_hwmod,
  3545. .clk = "l3_div_ck",
  3546. .addr = omap44xx_l3_main_1_addrs,
  3547. .user = OCP_USER_MPU,
  3548. };
  3549. /* c2c_target_fw -> l3_main_2 */
  3550. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3551. .master = &omap44xx_c2c_target_fw_hwmod,
  3552. .slave = &omap44xx_l3_main_2_hwmod,
  3553. .clk = "l3_div_ck",
  3554. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3555. };
  3556. /* debugss -> l3_main_2 */
  3557. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3558. .master = &omap44xx_debugss_hwmod,
  3559. .slave = &omap44xx_l3_main_2_hwmod,
  3560. .clk = "dbgclk_mux_ck",
  3561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3562. };
  3563. /* dma_system -> l3_main_2 */
  3564. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3565. .master = &omap44xx_dma_system_hwmod,
  3566. .slave = &omap44xx_l3_main_2_hwmod,
  3567. .clk = "l3_div_ck",
  3568. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3569. };
  3570. /* fdif -> l3_main_2 */
  3571. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3572. .master = &omap44xx_fdif_hwmod,
  3573. .slave = &omap44xx_l3_main_2_hwmod,
  3574. .clk = "l3_div_ck",
  3575. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3576. };
  3577. /* gpu -> l3_main_2 */
  3578. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3579. .master = &omap44xx_gpu_hwmod,
  3580. .slave = &omap44xx_l3_main_2_hwmod,
  3581. .clk = "l3_div_ck",
  3582. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3583. };
  3584. /* hsi -> l3_main_2 */
  3585. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3586. .master = &omap44xx_hsi_hwmod,
  3587. .slave = &omap44xx_l3_main_2_hwmod,
  3588. .clk = "l3_div_ck",
  3589. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3590. };
  3591. /* ipu -> l3_main_2 */
  3592. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3593. .master = &omap44xx_ipu_hwmod,
  3594. .slave = &omap44xx_l3_main_2_hwmod,
  3595. .clk = "l3_div_ck",
  3596. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3597. };
  3598. /* iss -> l3_main_2 */
  3599. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3600. .master = &omap44xx_iss_hwmod,
  3601. .slave = &omap44xx_l3_main_2_hwmod,
  3602. .clk = "l3_div_ck",
  3603. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3604. };
  3605. /* iva -> l3_main_2 */
  3606. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3607. .master = &omap44xx_iva_hwmod,
  3608. .slave = &omap44xx_l3_main_2_hwmod,
  3609. .clk = "l3_div_ck",
  3610. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3611. };
  3612. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3613. {
  3614. .pa_start = 0x44800000,
  3615. .pa_end = 0x44801fff,
  3616. .flags = ADDR_TYPE_RT
  3617. },
  3618. { }
  3619. };
  3620. /* l3_main_1 -> l3_main_2 */
  3621. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3622. .master = &omap44xx_l3_main_1_hwmod,
  3623. .slave = &omap44xx_l3_main_2_hwmod,
  3624. .clk = "l3_div_ck",
  3625. .addr = omap44xx_l3_main_2_addrs,
  3626. .user = OCP_USER_MPU,
  3627. };
  3628. /* l4_cfg -> l3_main_2 */
  3629. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3630. .master = &omap44xx_l4_cfg_hwmod,
  3631. .slave = &omap44xx_l3_main_2_hwmod,
  3632. .clk = "l4_div_ck",
  3633. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3634. };
  3635. /* usb_host_fs -> l3_main_2 */
  3636. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3637. .master = &omap44xx_usb_host_fs_hwmod,
  3638. .slave = &omap44xx_l3_main_2_hwmod,
  3639. .clk = "l3_div_ck",
  3640. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3641. };
  3642. /* usb_host_hs -> l3_main_2 */
  3643. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3644. .master = &omap44xx_usb_host_hs_hwmod,
  3645. .slave = &omap44xx_l3_main_2_hwmod,
  3646. .clk = "l3_div_ck",
  3647. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3648. };
  3649. /* usb_otg_hs -> l3_main_2 */
  3650. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3651. .master = &omap44xx_usb_otg_hs_hwmod,
  3652. .slave = &omap44xx_l3_main_2_hwmod,
  3653. .clk = "l3_div_ck",
  3654. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3655. };
  3656. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3657. {
  3658. .pa_start = 0x45000000,
  3659. .pa_end = 0x45000fff,
  3660. .flags = ADDR_TYPE_RT
  3661. },
  3662. { }
  3663. };
  3664. /* l3_main_1 -> l3_main_3 */
  3665. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3666. .master = &omap44xx_l3_main_1_hwmod,
  3667. .slave = &omap44xx_l3_main_3_hwmod,
  3668. .clk = "l3_div_ck",
  3669. .addr = omap44xx_l3_main_3_addrs,
  3670. .user = OCP_USER_MPU,
  3671. };
  3672. /* l3_main_2 -> l3_main_3 */
  3673. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3674. .master = &omap44xx_l3_main_2_hwmod,
  3675. .slave = &omap44xx_l3_main_3_hwmod,
  3676. .clk = "l3_div_ck",
  3677. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3678. };
  3679. /* l4_cfg -> l3_main_3 */
  3680. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3681. .master = &omap44xx_l4_cfg_hwmod,
  3682. .slave = &omap44xx_l3_main_3_hwmod,
  3683. .clk = "l4_div_ck",
  3684. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3685. };
  3686. /* aess -> l4_abe */
  3687. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3688. .master = &omap44xx_aess_hwmod,
  3689. .slave = &omap44xx_l4_abe_hwmod,
  3690. .clk = "ocp_abe_iclk",
  3691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3692. };
  3693. /* dsp -> l4_abe */
  3694. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3695. .master = &omap44xx_dsp_hwmod,
  3696. .slave = &omap44xx_l4_abe_hwmod,
  3697. .clk = "ocp_abe_iclk",
  3698. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3699. };
  3700. /* l3_main_1 -> l4_abe */
  3701. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3702. .master = &omap44xx_l3_main_1_hwmod,
  3703. .slave = &omap44xx_l4_abe_hwmod,
  3704. .clk = "l3_div_ck",
  3705. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3706. };
  3707. /* mpu -> l4_abe */
  3708. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3709. .master = &omap44xx_mpu_hwmod,
  3710. .slave = &omap44xx_l4_abe_hwmod,
  3711. .clk = "ocp_abe_iclk",
  3712. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3713. };
  3714. /* l3_main_1 -> l4_cfg */
  3715. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3716. .master = &omap44xx_l3_main_1_hwmod,
  3717. .slave = &omap44xx_l4_cfg_hwmod,
  3718. .clk = "l3_div_ck",
  3719. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3720. };
  3721. /* l3_main_2 -> l4_per */
  3722. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3723. .master = &omap44xx_l3_main_2_hwmod,
  3724. .slave = &omap44xx_l4_per_hwmod,
  3725. .clk = "l3_div_ck",
  3726. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3727. };
  3728. /* l4_cfg -> l4_wkup */
  3729. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3730. .master = &omap44xx_l4_cfg_hwmod,
  3731. .slave = &omap44xx_l4_wkup_hwmod,
  3732. .clk = "l4_div_ck",
  3733. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3734. };
  3735. /* mpu -> mpu_private */
  3736. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3737. .master = &omap44xx_mpu_hwmod,
  3738. .slave = &omap44xx_mpu_private_hwmod,
  3739. .clk = "l3_div_ck",
  3740. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3741. };
  3742. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3743. {
  3744. .pa_start = 0x4a102000,
  3745. .pa_end = 0x4a10207f,
  3746. .flags = ADDR_TYPE_RT
  3747. },
  3748. { }
  3749. };
  3750. /* l4_cfg -> ocp_wp_noc */
  3751. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3752. .master = &omap44xx_l4_cfg_hwmod,
  3753. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3754. .clk = "l4_div_ck",
  3755. .addr = omap44xx_ocp_wp_noc_addrs,
  3756. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3757. };
  3758. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3759. {
  3760. .name = "dmem",
  3761. .pa_start = 0x40180000,
  3762. .pa_end = 0x4018ffff
  3763. },
  3764. {
  3765. .name = "cmem",
  3766. .pa_start = 0x401a0000,
  3767. .pa_end = 0x401a1fff
  3768. },
  3769. {
  3770. .name = "smem",
  3771. .pa_start = 0x401c0000,
  3772. .pa_end = 0x401c5fff
  3773. },
  3774. {
  3775. .name = "pmem",
  3776. .pa_start = 0x401e0000,
  3777. .pa_end = 0x401e1fff
  3778. },
  3779. {
  3780. .name = "mpu",
  3781. .pa_start = 0x401f1000,
  3782. .pa_end = 0x401f13ff,
  3783. .flags = ADDR_TYPE_RT
  3784. },
  3785. { }
  3786. };
  3787. /* l4_abe -> aess */
  3788. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3789. .master = &omap44xx_l4_abe_hwmod,
  3790. .slave = &omap44xx_aess_hwmod,
  3791. .clk = "ocp_abe_iclk",
  3792. .addr = omap44xx_aess_addrs,
  3793. .user = OCP_USER_MPU,
  3794. };
  3795. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3796. {
  3797. .name = "dmem_dma",
  3798. .pa_start = 0x49080000,
  3799. .pa_end = 0x4908ffff
  3800. },
  3801. {
  3802. .name = "cmem_dma",
  3803. .pa_start = 0x490a0000,
  3804. .pa_end = 0x490a1fff
  3805. },
  3806. {
  3807. .name = "smem_dma",
  3808. .pa_start = 0x490c0000,
  3809. .pa_end = 0x490c5fff
  3810. },
  3811. {
  3812. .name = "pmem_dma",
  3813. .pa_start = 0x490e0000,
  3814. .pa_end = 0x490e1fff
  3815. },
  3816. {
  3817. .name = "dma",
  3818. .pa_start = 0x490f1000,
  3819. .pa_end = 0x490f13ff,
  3820. .flags = ADDR_TYPE_RT
  3821. },
  3822. { }
  3823. };
  3824. /* l4_abe -> aess (dma) */
  3825. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3826. .master = &omap44xx_l4_abe_hwmod,
  3827. .slave = &omap44xx_aess_hwmod,
  3828. .clk = "ocp_abe_iclk",
  3829. .addr = omap44xx_aess_dma_addrs,
  3830. .user = OCP_USER_SDMA,
  3831. };
  3832. /* l3_main_2 -> c2c */
  3833. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3834. .master = &omap44xx_l3_main_2_hwmod,
  3835. .slave = &omap44xx_c2c_hwmod,
  3836. .clk = "l3_div_ck",
  3837. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3838. };
  3839. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3840. {
  3841. .pa_start = 0x4a304000,
  3842. .pa_end = 0x4a30401f,
  3843. .flags = ADDR_TYPE_RT
  3844. },
  3845. { }
  3846. };
  3847. /* l4_wkup -> counter_32k */
  3848. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3849. .master = &omap44xx_l4_wkup_hwmod,
  3850. .slave = &omap44xx_counter_32k_hwmod,
  3851. .clk = "l4_wkup_clk_mux_ck",
  3852. .addr = omap44xx_counter_32k_addrs,
  3853. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3854. };
  3855. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3856. {
  3857. .pa_start = 0x4a002000,
  3858. .pa_end = 0x4a0027ff,
  3859. .flags = ADDR_TYPE_RT
  3860. },
  3861. { }
  3862. };
  3863. /* l4_cfg -> ctrl_module_core */
  3864. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3865. .master = &omap44xx_l4_cfg_hwmod,
  3866. .slave = &omap44xx_ctrl_module_core_hwmod,
  3867. .clk = "l4_div_ck",
  3868. .addr = omap44xx_ctrl_module_core_addrs,
  3869. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3870. };
  3871. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3872. {
  3873. .pa_start = 0x4a100000,
  3874. .pa_end = 0x4a1007ff,
  3875. .flags = ADDR_TYPE_RT
  3876. },
  3877. { }
  3878. };
  3879. /* l4_cfg -> ctrl_module_pad_core */
  3880. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3881. .master = &omap44xx_l4_cfg_hwmod,
  3882. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3883. .clk = "l4_div_ck",
  3884. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3885. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3886. };
  3887. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3888. {
  3889. .pa_start = 0x4a30c000,
  3890. .pa_end = 0x4a30c7ff,
  3891. .flags = ADDR_TYPE_RT
  3892. },
  3893. { }
  3894. };
  3895. /* l4_wkup -> ctrl_module_wkup */
  3896. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3897. .master = &omap44xx_l4_wkup_hwmod,
  3898. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3899. .clk = "l4_wkup_clk_mux_ck",
  3900. .addr = omap44xx_ctrl_module_wkup_addrs,
  3901. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3902. };
  3903. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3904. {
  3905. .pa_start = 0x4a31e000,
  3906. .pa_end = 0x4a31e7ff,
  3907. .flags = ADDR_TYPE_RT
  3908. },
  3909. { }
  3910. };
  3911. /* l4_wkup -> ctrl_module_pad_wkup */
  3912. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3913. .master = &omap44xx_l4_wkup_hwmod,
  3914. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3915. .clk = "l4_wkup_clk_mux_ck",
  3916. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3917. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3918. };
  3919. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3920. {
  3921. .pa_start = 0x54160000,
  3922. .pa_end = 0x54167fff,
  3923. .flags = ADDR_TYPE_RT
  3924. },
  3925. { }
  3926. };
  3927. /* l3_instr -> debugss */
  3928. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3929. .master = &omap44xx_l3_instr_hwmod,
  3930. .slave = &omap44xx_debugss_hwmod,
  3931. .clk = "l3_div_ck",
  3932. .addr = omap44xx_debugss_addrs,
  3933. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3934. };
  3935. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3936. {
  3937. .pa_start = 0x4a056000,
  3938. .pa_end = 0x4a056fff,
  3939. .flags = ADDR_TYPE_RT
  3940. },
  3941. { }
  3942. };
  3943. /* l4_cfg -> dma_system */
  3944. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3945. .master = &omap44xx_l4_cfg_hwmod,
  3946. .slave = &omap44xx_dma_system_hwmod,
  3947. .clk = "l4_div_ck",
  3948. .addr = omap44xx_dma_system_addrs,
  3949. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3950. };
  3951. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3952. {
  3953. .name = "mpu",
  3954. .pa_start = 0x4012e000,
  3955. .pa_end = 0x4012e07f,
  3956. .flags = ADDR_TYPE_RT
  3957. },
  3958. { }
  3959. };
  3960. /* l4_abe -> dmic */
  3961. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3962. .master = &omap44xx_l4_abe_hwmod,
  3963. .slave = &omap44xx_dmic_hwmod,
  3964. .clk = "ocp_abe_iclk",
  3965. .addr = omap44xx_dmic_addrs,
  3966. .user = OCP_USER_MPU,
  3967. };
  3968. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3969. {
  3970. .name = "dma",
  3971. .pa_start = 0x4902e000,
  3972. .pa_end = 0x4902e07f,
  3973. .flags = ADDR_TYPE_RT
  3974. },
  3975. { }
  3976. };
  3977. /* l4_abe -> dmic (dma) */
  3978. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3979. .master = &omap44xx_l4_abe_hwmod,
  3980. .slave = &omap44xx_dmic_hwmod,
  3981. .clk = "ocp_abe_iclk",
  3982. .addr = omap44xx_dmic_dma_addrs,
  3983. .user = OCP_USER_SDMA,
  3984. };
  3985. /* dsp -> iva */
  3986. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3987. .master = &omap44xx_dsp_hwmod,
  3988. .slave = &omap44xx_iva_hwmod,
  3989. .clk = "dpll_iva_m5x2_ck",
  3990. .user = OCP_USER_DSP,
  3991. };
  3992. /* dsp -> sl2if */
  3993. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3994. .master = &omap44xx_dsp_hwmod,
  3995. .slave = &omap44xx_sl2if_hwmod,
  3996. .clk = "dpll_iva_m5x2_ck",
  3997. .user = OCP_USER_DSP,
  3998. };
  3999. /* l4_cfg -> dsp */
  4000. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  4001. .master = &omap44xx_l4_cfg_hwmod,
  4002. .slave = &omap44xx_dsp_hwmod,
  4003. .clk = "l4_div_ck",
  4004. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4005. };
  4006. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  4007. {
  4008. .pa_start = 0x58000000,
  4009. .pa_end = 0x5800007f,
  4010. .flags = ADDR_TYPE_RT
  4011. },
  4012. { }
  4013. };
  4014. /* l3_main_2 -> dss */
  4015. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  4016. .master = &omap44xx_l3_main_2_hwmod,
  4017. .slave = &omap44xx_dss_hwmod,
  4018. .clk = "dss_fck",
  4019. .addr = omap44xx_dss_dma_addrs,
  4020. .user = OCP_USER_SDMA,
  4021. };
  4022. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  4023. {
  4024. .pa_start = 0x48040000,
  4025. .pa_end = 0x4804007f,
  4026. .flags = ADDR_TYPE_RT
  4027. },
  4028. { }
  4029. };
  4030. /* l4_per -> dss */
  4031. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  4032. .master = &omap44xx_l4_per_hwmod,
  4033. .slave = &omap44xx_dss_hwmod,
  4034. .clk = "l4_div_ck",
  4035. .addr = omap44xx_dss_addrs,
  4036. .user = OCP_USER_MPU,
  4037. };
  4038. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  4039. {
  4040. .pa_start = 0x58001000,
  4041. .pa_end = 0x58001fff,
  4042. .flags = ADDR_TYPE_RT
  4043. },
  4044. { }
  4045. };
  4046. /* l3_main_2 -> dss_dispc */
  4047. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4048. .master = &omap44xx_l3_main_2_hwmod,
  4049. .slave = &omap44xx_dss_dispc_hwmod,
  4050. .clk = "dss_fck",
  4051. .addr = omap44xx_dss_dispc_dma_addrs,
  4052. .user = OCP_USER_SDMA,
  4053. };
  4054. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4055. {
  4056. .pa_start = 0x48041000,
  4057. .pa_end = 0x48041fff,
  4058. .flags = ADDR_TYPE_RT
  4059. },
  4060. { }
  4061. };
  4062. /* l4_per -> dss_dispc */
  4063. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4064. .master = &omap44xx_l4_per_hwmod,
  4065. .slave = &omap44xx_dss_dispc_hwmod,
  4066. .clk = "l4_div_ck",
  4067. .addr = omap44xx_dss_dispc_addrs,
  4068. .user = OCP_USER_MPU,
  4069. };
  4070. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4071. {
  4072. .pa_start = 0x58004000,
  4073. .pa_end = 0x580041ff,
  4074. .flags = ADDR_TYPE_RT
  4075. },
  4076. { }
  4077. };
  4078. /* l3_main_2 -> dss_dsi1 */
  4079. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4080. .master = &omap44xx_l3_main_2_hwmod,
  4081. .slave = &omap44xx_dss_dsi1_hwmod,
  4082. .clk = "dss_fck",
  4083. .addr = omap44xx_dss_dsi1_dma_addrs,
  4084. .user = OCP_USER_SDMA,
  4085. };
  4086. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4087. {
  4088. .pa_start = 0x48044000,
  4089. .pa_end = 0x480441ff,
  4090. .flags = ADDR_TYPE_RT
  4091. },
  4092. { }
  4093. };
  4094. /* l4_per -> dss_dsi1 */
  4095. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4096. .master = &omap44xx_l4_per_hwmod,
  4097. .slave = &omap44xx_dss_dsi1_hwmod,
  4098. .clk = "l4_div_ck",
  4099. .addr = omap44xx_dss_dsi1_addrs,
  4100. .user = OCP_USER_MPU,
  4101. };
  4102. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4103. {
  4104. .pa_start = 0x58005000,
  4105. .pa_end = 0x580051ff,
  4106. .flags = ADDR_TYPE_RT
  4107. },
  4108. { }
  4109. };
  4110. /* l3_main_2 -> dss_dsi2 */
  4111. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4112. .master = &omap44xx_l3_main_2_hwmod,
  4113. .slave = &omap44xx_dss_dsi2_hwmod,
  4114. .clk = "dss_fck",
  4115. .addr = omap44xx_dss_dsi2_dma_addrs,
  4116. .user = OCP_USER_SDMA,
  4117. };
  4118. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4119. {
  4120. .pa_start = 0x48045000,
  4121. .pa_end = 0x480451ff,
  4122. .flags = ADDR_TYPE_RT
  4123. },
  4124. { }
  4125. };
  4126. /* l4_per -> dss_dsi2 */
  4127. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4128. .master = &omap44xx_l4_per_hwmod,
  4129. .slave = &omap44xx_dss_dsi2_hwmod,
  4130. .clk = "l4_div_ck",
  4131. .addr = omap44xx_dss_dsi2_addrs,
  4132. .user = OCP_USER_MPU,
  4133. };
  4134. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4135. {
  4136. .pa_start = 0x58006000,
  4137. .pa_end = 0x58006fff,
  4138. .flags = ADDR_TYPE_RT
  4139. },
  4140. { }
  4141. };
  4142. /* l3_main_2 -> dss_hdmi */
  4143. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4144. .master = &omap44xx_l3_main_2_hwmod,
  4145. .slave = &omap44xx_dss_hdmi_hwmod,
  4146. .clk = "dss_fck",
  4147. .addr = omap44xx_dss_hdmi_dma_addrs,
  4148. .user = OCP_USER_SDMA,
  4149. };
  4150. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4151. {
  4152. .pa_start = 0x48046000,
  4153. .pa_end = 0x48046fff,
  4154. .flags = ADDR_TYPE_RT
  4155. },
  4156. { }
  4157. };
  4158. /* l4_per -> dss_hdmi */
  4159. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4160. .master = &omap44xx_l4_per_hwmod,
  4161. .slave = &omap44xx_dss_hdmi_hwmod,
  4162. .clk = "l4_div_ck",
  4163. .addr = omap44xx_dss_hdmi_addrs,
  4164. .user = OCP_USER_MPU,
  4165. };
  4166. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4167. {
  4168. .pa_start = 0x58002000,
  4169. .pa_end = 0x580020ff,
  4170. .flags = ADDR_TYPE_RT
  4171. },
  4172. { }
  4173. };
  4174. /* l3_main_2 -> dss_rfbi */
  4175. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4176. .master = &omap44xx_l3_main_2_hwmod,
  4177. .slave = &omap44xx_dss_rfbi_hwmod,
  4178. .clk = "dss_fck",
  4179. .addr = omap44xx_dss_rfbi_dma_addrs,
  4180. .user = OCP_USER_SDMA,
  4181. };
  4182. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4183. {
  4184. .pa_start = 0x48042000,
  4185. .pa_end = 0x480420ff,
  4186. .flags = ADDR_TYPE_RT
  4187. },
  4188. { }
  4189. };
  4190. /* l4_per -> dss_rfbi */
  4191. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4192. .master = &omap44xx_l4_per_hwmod,
  4193. .slave = &omap44xx_dss_rfbi_hwmod,
  4194. .clk = "l4_div_ck",
  4195. .addr = omap44xx_dss_rfbi_addrs,
  4196. .user = OCP_USER_MPU,
  4197. };
  4198. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4199. {
  4200. .pa_start = 0x58003000,
  4201. .pa_end = 0x580030ff,
  4202. .flags = ADDR_TYPE_RT
  4203. },
  4204. { }
  4205. };
  4206. /* l3_main_2 -> dss_venc */
  4207. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4208. .master = &omap44xx_l3_main_2_hwmod,
  4209. .slave = &omap44xx_dss_venc_hwmod,
  4210. .clk = "dss_fck",
  4211. .addr = omap44xx_dss_venc_dma_addrs,
  4212. .user = OCP_USER_SDMA,
  4213. };
  4214. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4215. {
  4216. .pa_start = 0x48043000,
  4217. .pa_end = 0x480430ff,
  4218. .flags = ADDR_TYPE_RT
  4219. },
  4220. { }
  4221. };
  4222. /* l4_per -> dss_venc */
  4223. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4224. .master = &omap44xx_l4_per_hwmod,
  4225. .slave = &omap44xx_dss_venc_hwmod,
  4226. .clk = "l4_div_ck",
  4227. .addr = omap44xx_dss_venc_addrs,
  4228. .user = OCP_USER_MPU,
  4229. };
  4230. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4231. {
  4232. .pa_start = 0x48078000,
  4233. .pa_end = 0x48078fff,
  4234. .flags = ADDR_TYPE_RT
  4235. },
  4236. { }
  4237. };
  4238. /* l4_per -> elm */
  4239. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4240. .master = &omap44xx_l4_per_hwmod,
  4241. .slave = &omap44xx_elm_hwmod,
  4242. .clk = "l4_div_ck",
  4243. .addr = omap44xx_elm_addrs,
  4244. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4245. };
  4246. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4247. {
  4248. .pa_start = 0x4c000000,
  4249. .pa_end = 0x4c0000ff,
  4250. .flags = ADDR_TYPE_RT
  4251. },
  4252. { }
  4253. };
  4254. /* emif_fw -> emif1 */
  4255. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4256. .master = &omap44xx_emif_fw_hwmod,
  4257. .slave = &omap44xx_emif1_hwmod,
  4258. .clk = "l3_div_ck",
  4259. .addr = omap44xx_emif1_addrs,
  4260. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4261. };
  4262. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4263. {
  4264. .pa_start = 0x4d000000,
  4265. .pa_end = 0x4d0000ff,
  4266. .flags = ADDR_TYPE_RT
  4267. },
  4268. { }
  4269. };
  4270. /* emif_fw -> emif2 */
  4271. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4272. .master = &omap44xx_emif_fw_hwmod,
  4273. .slave = &omap44xx_emif2_hwmod,
  4274. .clk = "l3_div_ck",
  4275. .addr = omap44xx_emif2_addrs,
  4276. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4277. };
  4278. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4279. {
  4280. .pa_start = 0x4a10a000,
  4281. .pa_end = 0x4a10a1ff,
  4282. .flags = ADDR_TYPE_RT
  4283. },
  4284. { }
  4285. };
  4286. /* l4_cfg -> fdif */
  4287. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4288. .master = &omap44xx_l4_cfg_hwmod,
  4289. .slave = &omap44xx_fdif_hwmod,
  4290. .clk = "l4_div_ck",
  4291. .addr = omap44xx_fdif_addrs,
  4292. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4293. };
  4294. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4295. {
  4296. .pa_start = 0x4a310000,
  4297. .pa_end = 0x4a3101ff,
  4298. .flags = ADDR_TYPE_RT
  4299. },
  4300. { }
  4301. };
  4302. /* l4_wkup -> gpio1 */
  4303. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4304. .master = &omap44xx_l4_wkup_hwmod,
  4305. .slave = &omap44xx_gpio1_hwmod,
  4306. .clk = "l4_wkup_clk_mux_ck",
  4307. .addr = omap44xx_gpio1_addrs,
  4308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4309. };
  4310. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4311. {
  4312. .pa_start = 0x48055000,
  4313. .pa_end = 0x480551ff,
  4314. .flags = ADDR_TYPE_RT
  4315. },
  4316. { }
  4317. };
  4318. /* l4_per -> gpio2 */
  4319. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4320. .master = &omap44xx_l4_per_hwmod,
  4321. .slave = &omap44xx_gpio2_hwmod,
  4322. .clk = "l4_div_ck",
  4323. .addr = omap44xx_gpio2_addrs,
  4324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4325. };
  4326. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4327. {
  4328. .pa_start = 0x48057000,
  4329. .pa_end = 0x480571ff,
  4330. .flags = ADDR_TYPE_RT
  4331. },
  4332. { }
  4333. };
  4334. /* l4_per -> gpio3 */
  4335. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4336. .master = &omap44xx_l4_per_hwmod,
  4337. .slave = &omap44xx_gpio3_hwmod,
  4338. .clk = "l4_div_ck",
  4339. .addr = omap44xx_gpio3_addrs,
  4340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4341. };
  4342. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4343. {
  4344. .pa_start = 0x48059000,
  4345. .pa_end = 0x480591ff,
  4346. .flags = ADDR_TYPE_RT
  4347. },
  4348. { }
  4349. };
  4350. /* l4_per -> gpio4 */
  4351. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4352. .master = &omap44xx_l4_per_hwmod,
  4353. .slave = &omap44xx_gpio4_hwmod,
  4354. .clk = "l4_div_ck",
  4355. .addr = omap44xx_gpio4_addrs,
  4356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4357. };
  4358. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4359. {
  4360. .pa_start = 0x4805b000,
  4361. .pa_end = 0x4805b1ff,
  4362. .flags = ADDR_TYPE_RT
  4363. },
  4364. { }
  4365. };
  4366. /* l4_per -> gpio5 */
  4367. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4368. .master = &omap44xx_l4_per_hwmod,
  4369. .slave = &omap44xx_gpio5_hwmod,
  4370. .clk = "l4_div_ck",
  4371. .addr = omap44xx_gpio5_addrs,
  4372. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4373. };
  4374. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4375. {
  4376. .pa_start = 0x4805d000,
  4377. .pa_end = 0x4805d1ff,
  4378. .flags = ADDR_TYPE_RT
  4379. },
  4380. { }
  4381. };
  4382. /* l4_per -> gpio6 */
  4383. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4384. .master = &omap44xx_l4_per_hwmod,
  4385. .slave = &omap44xx_gpio6_hwmod,
  4386. .clk = "l4_div_ck",
  4387. .addr = omap44xx_gpio6_addrs,
  4388. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4389. };
  4390. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4391. {
  4392. .pa_start = 0x50000000,
  4393. .pa_end = 0x500003ff,
  4394. .flags = ADDR_TYPE_RT
  4395. },
  4396. { }
  4397. };
  4398. /* l3_main_2 -> gpmc */
  4399. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4400. .master = &omap44xx_l3_main_2_hwmod,
  4401. .slave = &omap44xx_gpmc_hwmod,
  4402. .clk = "l3_div_ck",
  4403. .addr = omap44xx_gpmc_addrs,
  4404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4405. };
  4406. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4407. {
  4408. .pa_start = 0x56000000,
  4409. .pa_end = 0x5600ffff,
  4410. .flags = ADDR_TYPE_RT
  4411. },
  4412. { }
  4413. };
  4414. /* l3_main_2 -> gpu */
  4415. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4416. .master = &omap44xx_l3_main_2_hwmod,
  4417. .slave = &omap44xx_gpu_hwmod,
  4418. .clk = "l3_div_ck",
  4419. .addr = omap44xx_gpu_addrs,
  4420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4421. };
  4422. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4423. {
  4424. .pa_start = 0x480b2000,
  4425. .pa_end = 0x480b201f,
  4426. .flags = ADDR_TYPE_RT
  4427. },
  4428. { }
  4429. };
  4430. /* l4_per -> hdq1w */
  4431. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4432. .master = &omap44xx_l4_per_hwmod,
  4433. .slave = &omap44xx_hdq1w_hwmod,
  4434. .clk = "l4_div_ck",
  4435. .addr = omap44xx_hdq1w_addrs,
  4436. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4437. };
  4438. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4439. {
  4440. .pa_start = 0x4a058000,
  4441. .pa_end = 0x4a05bfff,
  4442. .flags = ADDR_TYPE_RT
  4443. },
  4444. { }
  4445. };
  4446. /* l4_cfg -> hsi */
  4447. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4448. .master = &omap44xx_l4_cfg_hwmod,
  4449. .slave = &omap44xx_hsi_hwmod,
  4450. .clk = "l4_div_ck",
  4451. .addr = omap44xx_hsi_addrs,
  4452. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4453. };
  4454. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4455. {
  4456. .pa_start = 0x48070000,
  4457. .pa_end = 0x480700ff,
  4458. .flags = ADDR_TYPE_RT
  4459. },
  4460. { }
  4461. };
  4462. /* l4_per -> i2c1 */
  4463. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4464. .master = &omap44xx_l4_per_hwmod,
  4465. .slave = &omap44xx_i2c1_hwmod,
  4466. .clk = "l4_div_ck",
  4467. .addr = omap44xx_i2c1_addrs,
  4468. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4469. };
  4470. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4471. {
  4472. .pa_start = 0x48072000,
  4473. .pa_end = 0x480720ff,
  4474. .flags = ADDR_TYPE_RT
  4475. },
  4476. { }
  4477. };
  4478. /* l4_per -> i2c2 */
  4479. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4480. .master = &omap44xx_l4_per_hwmod,
  4481. .slave = &omap44xx_i2c2_hwmod,
  4482. .clk = "l4_div_ck",
  4483. .addr = omap44xx_i2c2_addrs,
  4484. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4485. };
  4486. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4487. {
  4488. .pa_start = 0x48060000,
  4489. .pa_end = 0x480600ff,
  4490. .flags = ADDR_TYPE_RT
  4491. },
  4492. { }
  4493. };
  4494. /* l4_per -> i2c3 */
  4495. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4496. .master = &omap44xx_l4_per_hwmod,
  4497. .slave = &omap44xx_i2c3_hwmod,
  4498. .clk = "l4_div_ck",
  4499. .addr = omap44xx_i2c3_addrs,
  4500. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4501. };
  4502. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4503. {
  4504. .pa_start = 0x48350000,
  4505. .pa_end = 0x483500ff,
  4506. .flags = ADDR_TYPE_RT
  4507. },
  4508. { }
  4509. };
  4510. /* l4_per -> i2c4 */
  4511. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4512. .master = &omap44xx_l4_per_hwmod,
  4513. .slave = &omap44xx_i2c4_hwmod,
  4514. .clk = "l4_div_ck",
  4515. .addr = omap44xx_i2c4_addrs,
  4516. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4517. };
  4518. /* l3_main_2 -> ipu */
  4519. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4520. .master = &omap44xx_l3_main_2_hwmod,
  4521. .slave = &omap44xx_ipu_hwmod,
  4522. .clk = "l3_div_ck",
  4523. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4524. };
  4525. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4526. {
  4527. .pa_start = 0x52000000,
  4528. .pa_end = 0x520000ff,
  4529. .flags = ADDR_TYPE_RT
  4530. },
  4531. { }
  4532. };
  4533. /* l3_main_2 -> iss */
  4534. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4535. .master = &omap44xx_l3_main_2_hwmod,
  4536. .slave = &omap44xx_iss_hwmod,
  4537. .clk = "l3_div_ck",
  4538. .addr = omap44xx_iss_addrs,
  4539. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4540. };
  4541. /* iva -> sl2if */
  4542. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4543. .master = &omap44xx_iva_hwmod,
  4544. .slave = &omap44xx_sl2if_hwmod,
  4545. .clk = "dpll_iva_m5x2_ck",
  4546. .user = OCP_USER_IVA,
  4547. };
  4548. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4549. {
  4550. .pa_start = 0x5a000000,
  4551. .pa_end = 0x5a07ffff,
  4552. .flags = ADDR_TYPE_RT
  4553. },
  4554. { }
  4555. };
  4556. /* l3_main_2 -> iva */
  4557. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4558. .master = &omap44xx_l3_main_2_hwmod,
  4559. .slave = &omap44xx_iva_hwmod,
  4560. .clk = "l3_div_ck",
  4561. .addr = omap44xx_iva_addrs,
  4562. .user = OCP_USER_MPU,
  4563. };
  4564. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4565. {
  4566. .pa_start = 0x4a31c000,
  4567. .pa_end = 0x4a31c07f,
  4568. .flags = ADDR_TYPE_RT
  4569. },
  4570. { }
  4571. };
  4572. /* l4_wkup -> kbd */
  4573. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4574. .master = &omap44xx_l4_wkup_hwmod,
  4575. .slave = &omap44xx_kbd_hwmod,
  4576. .clk = "l4_wkup_clk_mux_ck",
  4577. .addr = omap44xx_kbd_addrs,
  4578. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4579. };
  4580. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4581. {
  4582. .pa_start = 0x4a0f4000,
  4583. .pa_end = 0x4a0f41ff,
  4584. .flags = ADDR_TYPE_RT
  4585. },
  4586. { }
  4587. };
  4588. /* l4_cfg -> mailbox */
  4589. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4590. .master = &omap44xx_l4_cfg_hwmod,
  4591. .slave = &omap44xx_mailbox_hwmod,
  4592. .clk = "l4_div_ck",
  4593. .addr = omap44xx_mailbox_addrs,
  4594. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4595. };
  4596. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4597. {
  4598. .pa_start = 0x40128000,
  4599. .pa_end = 0x401283ff,
  4600. .flags = ADDR_TYPE_RT
  4601. },
  4602. { }
  4603. };
  4604. /* l4_abe -> mcasp */
  4605. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4606. .master = &omap44xx_l4_abe_hwmod,
  4607. .slave = &omap44xx_mcasp_hwmod,
  4608. .clk = "ocp_abe_iclk",
  4609. .addr = omap44xx_mcasp_addrs,
  4610. .user = OCP_USER_MPU,
  4611. };
  4612. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4613. {
  4614. .pa_start = 0x49028000,
  4615. .pa_end = 0x490283ff,
  4616. .flags = ADDR_TYPE_RT
  4617. },
  4618. { }
  4619. };
  4620. /* l4_abe -> mcasp (dma) */
  4621. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4622. .master = &omap44xx_l4_abe_hwmod,
  4623. .slave = &omap44xx_mcasp_hwmod,
  4624. .clk = "ocp_abe_iclk",
  4625. .addr = omap44xx_mcasp_dma_addrs,
  4626. .user = OCP_USER_SDMA,
  4627. };
  4628. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4629. {
  4630. .name = "mpu",
  4631. .pa_start = 0x40122000,
  4632. .pa_end = 0x401220ff,
  4633. .flags = ADDR_TYPE_RT
  4634. },
  4635. { }
  4636. };
  4637. /* l4_abe -> mcbsp1 */
  4638. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4639. .master = &omap44xx_l4_abe_hwmod,
  4640. .slave = &omap44xx_mcbsp1_hwmod,
  4641. .clk = "ocp_abe_iclk",
  4642. .addr = omap44xx_mcbsp1_addrs,
  4643. .user = OCP_USER_MPU,
  4644. };
  4645. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4646. {
  4647. .name = "dma",
  4648. .pa_start = 0x49022000,
  4649. .pa_end = 0x490220ff,
  4650. .flags = ADDR_TYPE_RT
  4651. },
  4652. { }
  4653. };
  4654. /* l4_abe -> mcbsp1 (dma) */
  4655. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4656. .master = &omap44xx_l4_abe_hwmod,
  4657. .slave = &omap44xx_mcbsp1_hwmod,
  4658. .clk = "ocp_abe_iclk",
  4659. .addr = omap44xx_mcbsp1_dma_addrs,
  4660. .user = OCP_USER_SDMA,
  4661. };
  4662. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4663. {
  4664. .name = "mpu",
  4665. .pa_start = 0x40124000,
  4666. .pa_end = 0x401240ff,
  4667. .flags = ADDR_TYPE_RT
  4668. },
  4669. { }
  4670. };
  4671. /* l4_abe -> mcbsp2 */
  4672. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4673. .master = &omap44xx_l4_abe_hwmod,
  4674. .slave = &omap44xx_mcbsp2_hwmod,
  4675. .clk = "ocp_abe_iclk",
  4676. .addr = omap44xx_mcbsp2_addrs,
  4677. .user = OCP_USER_MPU,
  4678. };
  4679. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4680. {
  4681. .name = "dma",
  4682. .pa_start = 0x49024000,
  4683. .pa_end = 0x490240ff,
  4684. .flags = ADDR_TYPE_RT
  4685. },
  4686. { }
  4687. };
  4688. /* l4_abe -> mcbsp2 (dma) */
  4689. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4690. .master = &omap44xx_l4_abe_hwmod,
  4691. .slave = &omap44xx_mcbsp2_hwmod,
  4692. .clk = "ocp_abe_iclk",
  4693. .addr = omap44xx_mcbsp2_dma_addrs,
  4694. .user = OCP_USER_SDMA,
  4695. };
  4696. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4697. {
  4698. .name = "mpu",
  4699. .pa_start = 0x40126000,
  4700. .pa_end = 0x401260ff,
  4701. .flags = ADDR_TYPE_RT
  4702. },
  4703. { }
  4704. };
  4705. /* l4_abe -> mcbsp3 */
  4706. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4707. .master = &omap44xx_l4_abe_hwmod,
  4708. .slave = &omap44xx_mcbsp3_hwmod,
  4709. .clk = "ocp_abe_iclk",
  4710. .addr = omap44xx_mcbsp3_addrs,
  4711. .user = OCP_USER_MPU,
  4712. };
  4713. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4714. {
  4715. .name = "dma",
  4716. .pa_start = 0x49026000,
  4717. .pa_end = 0x490260ff,
  4718. .flags = ADDR_TYPE_RT
  4719. },
  4720. { }
  4721. };
  4722. /* l4_abe -> mcbsp3 (dma) */
  4723. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4724. .master = &omap44xx_l4_abe_hwmod,
  4725. .slave = &omap44xx_mcbsp3_hwmod,
  4726. .clk = "ocp_abe_iclk",
  4727. .addr = omap44xx_mcbsp3_dma_addrs,
  4728. .user = OCP_USER_SDMA,
  4729. };
  4730. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4731. {
  4732. .pa_start = 0x48096000,
  4733. .pa_end = 0x480960ff,
  4734. .flags = ADDR_TYPE_RT
  4735. },
  4736. { }
  4737. };
  4738. /* l4_per -> mcbsp4 */
  4739. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4740. .master = &omap44xx_l4_per_hwmod,
  4741. .slave = &omap44xx_mcbsp4_hwmod,
  4742. .clk = "l4_div_ck",
  4743. .addr = omap44xx_mcbsp4_addrs,
  4744. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4745. };
  4746. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4747. {
  4748. .name = "mpu",
  4749. .pa_start = 0x40132000,
  4750. .pa_end = 0x4013207f,
  4751. .flags = ADDR_TYPE_RT
  4752. },
  4753. { }
  4754. };
  4755. /* l4_abe -> mcpdm */
  4756. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4757. .master = &omap44xx_l4_abe_hwmod,
  4758. .slave = &omap44xx_mcpdm_hwmod,
  4759. .clk = "ocp_abe_iclk",
  4760. .addr = omap44xx_mcpdm_addrs,
  4761. .user = OCP_USER_MPU,
  4762. };
  4763. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4764. {
  4765. .name = "dma",
  4766. .pa_start = 0x49032000,
  4767. .pa_end = 0x4903207f,
  4768. .flags = ADDR_TYPE_RT
  4769. },
  4770. { }
  4771. };
  4772. /* l4_abe -> mcpdm (dma) */
  4773. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4774. .master = &omap44xx_l4_abe_hwmod,
  4775. .slave = &omap44xx_mcpdm_hwmod,
  4776. .clk = "ocp_abe_iclk",
  4777. .addr = omap44xx_mcpdm_dma_addrs,
  4778. .user = OCP_USER_SDMA,
  4779. };
  4780. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4781. {
  4782. .pa_start = 0x48098000,
  4783. .pa_end = 0x480981ff,
  4784. .flags = ADDR_TYPE_RT
  4785. },
  4786. { }
  4787. };
  4788. /* l4_per -> mcspi1 */
  4789. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4790. .master = &omap44xx_l4_per_hwmod,
  4791. .slave = &omap44xx_mcspi1_hwmod,
  4792. .clk = "l4_div_ck",
  4793. .addr = omap44xx_mcspi1_addrs,
  4794. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4795. };
  4796. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4797. {
  4798. .pa_start = 0x4809a000,
  4799. .pa_end = 0x4809a1ff,
  4800. .flags = ADDR_TYPE_RT
  4801. },
  4802. { }
  4803. };
  4804. /* l4_per -> mcspi2 */
  4805. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4806. .master = &omap44xx_l4_per_hwmod,
  4807. .slave = &omap44xx_mcspi2_hwmod,
  4808. .clk = "l4_div_ck",
  4809. .addr = omap44xx_mcspi2_addrs,
  4810. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4811. };
  4812. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4813. {
  4814. .pa_start = 0x480b8000,
  4815. .pa_end = 0x480b81ff,
  4816. .flags = ADDR_TYPE_RT
  4817. },
  4818. { }
  4819. };
  4820. /* l4_per -> mcspi3 */
  4821. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4822. .master = &omap44xx_l4_per_hwmod,
  4823. .slave = &omap44xx_mcspi3_hwmod,
  4824. .clk = "l4_div_ck",
  4825. .addr = omap44xx_mcspi3_addrs,
  4826. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4827. };
  4828. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4829. {
  4830. .pa_start = 0x480ba000,
  4831. .pa_end = 0x480ba1ff,
  4832. .flags = ADDR_TYPE_RT
  4833. },
  4834. { }
  4835. };
  4836. /* l4_per -> mcspi4 */
  4837. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4838. .master = &omap44xx_l4_per_hwmod,
  4839. .slave = &omap44xx_mcspi4_hwmod,
  4840. .clk = "l4_div_ck",
  4841. .addr = omap44xx_mcspi4_addrs,
  4842. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4843. };
  4844. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4845. {
  4846. .pa_start = 0x4809c000,
  4847. .pa_end = 0x4809c3ff,
  4848. .flags = ADDR_TYPE_RT
  4849. },
  4850. { }
  4851. };
  4852. /* l4_per -> mmc1 */
  4853. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4854. .master = &omap44xx_l4_per_hwmod,
  4855. .slave = &omap44xx_mmc1_hwmod,
  4856. .clk = "l4_div_ck",
  4857. .addr = omap44xx_mmc1_addrs,
  4858. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4859. };
  4860. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4861. {
  4862. .pa_start = 0x480b4000,
  4863. .pa_end = 0x480b43ff,
  4864. .flags = ADDR_TYPE_RT
  4865. },
  4866. { }
  4867. };
  4868. /* l4_per -> mmc2 */
  4869. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4870. .master = &omap44xx_l4_per_hwmod,
  4871. .slave = &omap44xx_mmc2_hwmod,
  4872. .clk = "l4_div_ck",
  4873. .addr = omap44xx_mmc2_addrs,
  4874. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4875. };
  4876. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4877. {
  4878. .pa_start = 0x480ad000,
  4879. .pa_end = 0x480ad3ff,
  4880. .flags = ADDR_TYPE_RT
  4881. },
  4882. { }
  4883. };
  4884. /* l4_per -> mmc3 */
  4885. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4886. .master = &omap44xx_l4_per_hwmod,
  4887. .slave = &omap44xx_mmc3_hwmod,
  4888. .clk = "l4_div_ck",
  4889. .addr = omap44xx_mmc3_addrs,
  4890. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4891. };
  4892. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4893. {
  4894. .pa_start = 0x480d1000,
  4895. .pa_end = 0x480d13ff,
  4896. .flags = ADDR_TYPE_RT
  4897. },
  4898. { }
  4899. };
  4900. /* l4_per -> mmc4 */
  4901. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4902. .master = &omap44xx_l4_per_hwmod,
  4903. .slave = &omap44xx_mmc4_hwmod,
  4904. .clk = "l4_div_ck",
  4905. .addr = omap44xx_mmc4_addrs,
  4906. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4907. };
  4908. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4909. {
  4910. .pa_start = 0x480d5000,
  4911. .pa_end = 0x480d53ff,
  4912. .flags = ADDR_TYPE_RT
  4913. },
  4914. { }
  4915. };
  4916. /* l4_per -> mmc5 */
  4917. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4918. .master = &omap44xx_l4_per_hwmod,
  4919. .slave = &omap44xx_mmc5_hwmod,
  4920. .clk = "l4_div_ck",
  4921. .addr = omap44xx_mmc5_addrs,
  4922. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4923. };
  4924. /* l3_main_2 -> ocmc_ram */
  4925. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4926. .master = &omap44xx_l3_main_2_hwmod,
  4927. .slave = &omap44xx_ocmc_ram_hwmod,
  4928. .clk = "l3_div_ck",
  4929. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4930. };
  4931. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4932. {
  4933. .pa_start = 0x4a0ad000,
  4934. .pa_end = 0x4a0ad01f,
  4935. .flags = ADDR_TYPE_RT
  4936. },
  4937. { }
  4938. };
  4939. /* l4_cfg -> ocp2scp_usb_phy */
  4940. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4941. .master = &omap44xx_l4_cfg_hwmod,
  4942. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4943. .clk = "l4_div_ck",
  4944. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4945. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4946. };
  4947. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4948. {
  4949. .pa_start = 0x48243000,
  4950. .pa_end = 0x48243fff,
  4951. .flags = ADDR_TYPE_RT
  4952. },
  4953. { }
  4954. };
  4955. /* mpu_private -> prcm_mpu */
  4956. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4957. .master = &omap44xx_mpu_private_hwmod,
  4958. .slave = &omap44xx_prcm_mpu_hwmod,
  4959. .clk = "l3_div_ck",
  4960. .addr = omap44xx_prcm_mpu_addrs,
  4961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4962. };
  4963. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4964. {
  4965. .pa_start = 0x4a004000,
  4966. .pa_end = 0x4a004fff,
  4967. .flags = ADDR_TYPE_RT
  4968. },
  4969. { }
  4970. };
  4971. /* l4_wkup -> cm_core_aon */
  4972. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4973. .master = &omap44xx_l4_wkup_hwmod,
  4974. .slave = &omap44xx_cm_core_aon_hwmod,
  4975. .clk = "l4_wkup_clk_mux_ck",
  4976. .addr = omap44xx_cm_core_aon_addrs,
  4977. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4978. };
  4979. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4980. {
  4981. .pa_start = 0x4a008000,
  4982. .pa_end = 0x4a009fff,
  4983. .flags = ADDR_TYPE_RT
  4984. },
  4985. { }
  4986. };
  4987. /* l4_cfg -> cm_core */
  4988. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4989. .master = &omap44xx_l4_cfg_hwmod,
  4990. .slave = &omap44xx_cm_core_hwmod,
  4991. .clk = "l4_div_ck",
  4992. .addr = omap44xx_cm_core_addrs,
  4993. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4994. };
  4995. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4996. {
  4997. .pa_start = 0x4a306000,
  4998. .pa_end = 0x4a307fff,
  4999. .flags = ADDR_TYPE_RT
  5000. },
  5001. { }
  5002. };
  5003. /* l4_wkup -> prm */
  5004. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  5005. .master = &omap44xx_l4_wkup_hwmod,
  5006. .slave = &omap44xx_prm_hwmod,
  5007. .clk = "l4_wkup_clk_mux_ck",
  5008. .addr = omap44xx_prm_addrs,
  5009. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5010. };
  5011. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  5012. {
  5013. .pa_start = 0x4a30a000,
  5014. .pa_end = 0x4a30a7ff,
  5015. .flags = ADDR_TYPE_RT
  5016. },
  5017. { }
  5018. };
  5019. /* l4_wkup -> scrm */
  5020. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  5021. .master = &omap44xx_l4_wkup_hwmod,
  5022. .slave = &omap44xx_scrm_hwmod,
  5023. .clk = "l4_wkup_clk_mux_ck",
  5024. .addr = omap44xx_scrm_addrs,
  5025. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5026. };
  5027. /* l3_main_2 -> sl2if */
  5028. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  5029. .master = &omap44xx_l3_main_2_hwmod,
  5030. .slave = &omap44xx_sl2if_hwmod,
  5031. .clk = "l3_div_ck",
  5032. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5033. };
  5034. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  5035. {
  5036. .pa_start = 0x4012c000,
  5037. .pa_end = 0x4012c3ff,
  5038. .flags = ADDR_TYPE_RT
  5039. },
  5040. { }
  5041. };
  5042. /* l4_abe -> slimbus1 */
  5043. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  5044. .master = &omap44xx_l4_abe_hwmod,
  5045. .slave = &omap44xx_slimbus1_hwmod,
  5046. .clk = "ocp_abe_iclk",
  5047. .addr = omap44xx_slimbus1_addrs,
  5048. .user = OCP_USER_MPU,
  5049. };
  5050. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  5051. {
  5052. .pa_start = 0x4902c000,
  5053. .pa_end = 0x4902c3ff,
  5054. .flags = ADDR_TYPE_RT
  5055. },
  5056. { }
  5057. };
  5058. /* l4_abe -> slimbus1 (dma) */
  5059. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5060. .master = &omap44xx_l4_abe_hwmod,
  5061. .slave = &omap44xx_slimbus1_hwmod,
  5062. .clk = "ocp_abe_iclk",
  5063. .addr = omap44xx_slimbus1_dma_addrs,
  5064. .user = OCP_USER_SDMA,
  5065. };
  5066. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5067. {
  5068. .pa_start = 0x48076000,
  5069. .pa_end = 0x480763ff,
  5070. .flags = ADDR_TYPE_RT
  5071. },
  5072. { }
  5073. };
  5074. /* l4_per -> slimbus2 */
  5075. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5076. .master = &omap44xx_l4_per_hwmod,
  5077. .slave = &omap44xx_slimbus2_hwmod,
  5078. .clk = "l4_div_ck",
  5079. .addr = omap44xx_slimbus2_addrs,
  5080. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5081. };
  5082. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5083. {
  5084. .pa_start = 0x4a0dd000,
  5085. .pa_end = 0x4a0dd03f,
  5086. .flags = ADDR_TYPE_RT
  5087. },
  5088. { }
  5089. };
  5090. /* l4_cfg -> smartreflex_core */
  5091. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5092. .master = &omap44xx_l4_cfg_hwmod,
  5093. .slave = &omap44xx_smartreflex_core_hwmod,
  5094. .clk = "l4_div_ck",
  5095. .addr = omap44xx_smartreflex_core_addrs,
  5096. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5097. };
  5098. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5099. {
  5100. .pa_start = 0x4a0db000,
  5101. .pa_end = 0x4a0db03f,
  5102. .flags = ADDR_TYPE_RT
  5103. },
  5104. { }
  5105. };
  5106. /* l4_cfg -> smartreflex_iva */
  5107. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5108. .master = &omap44xx_l4_cfg_hwmod,
  5109. .slave = &omap44xx_smartreflex_iva_hwmod,
  5110. .clk = "l4_div_ck",
  5111. .addr = omap44xx_smartreflex_iva_addrs,
  5112. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5113. };
  5114. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5115. {
  5116. .pa_start = 0x4a0d9000,
  5117. .pa_end = 0x4a0d903f,
  5118. .flags = ADDR_TYPE_RT
  5119. },
  5120. { }
  5121. };
  5122. /* l4_cfg -> smartreflex_mpu */
  5123. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5124. .master = &omap44xx_l4_cfg_hwmod,
  5125. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5126. .clk = "l4_div_ck",
  5127. .addr = omap44xx_smartreflex_mpu_addrs,
  5128. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5129. };
  5130. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5131. {
  5132. .pa_start = 0x4a0f6000,
  5133. .pa_end = 0x4a0f6fff,
  5134. .flags = ADDR_TYPE_RT
  5135. },
  5136. { }
  5137. };
  5138. /* l4_cfg -> spinlock */
  5139. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5140. .master = &omap44xx_l4_cfg_hwmod,
  5141. .slave = &omap44xx_spinlock_hwmod,
  5142. .clk = "l4_div_ck",
  5143. .addr = omap44xx_spinlock_addrs,
  5144. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5145. };
  5146. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5147. {
  5148. .pa_start = 0x4a318000,
  5149. .pa_end = 0x4a31807f,
  5150. .flags = ADDR_TYPE_RT
  5151. },
  5152. { }
  5153. };
  5154. /* l4_wkup -> timer1 */
  5155. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5156. .master = &omap44xx_l4_wkup_hwmod,
  5157. .slave = &omap44xx_timer1_hwmod,
  5158. .clk = "l4_wkup_clk_mux_ck",
  5159. .addr = omap44xx_timer1_addrs,
  5160. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5161. };
  5162. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5163. {
  5164. .pa_start = 0x48032000,
  5165. .pa_end = 0x4803207f,
  5166. .flags = ADDR_TYPE_RT
  5167. },
  5168. { }
  5169. };
  5170. /* l4_per -> timer2 */
  5171. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5172. .master = &omap44xx_l4_per_hwmod,
  5173. .slave = &omap44xx_timer2_hwmod,
  5174. .clk = "l4_div_ck",
  5175. .addr = omap44xx_timer2_addrs,
  5176. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5177. };
  5178. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5179. {
  5180. .pa_start = 0x48034000,
  5181. .pa_end = 0x4803407f,
  5182. .flags = ADDR_TYPE_RT
  5183. },
  5184. { }
  5185. };
  5186. /* l4_per -> timer3 */
  5187. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5188. .master = &omap44xx_l4_per_hwmod,
  5189. .slave = &omap44xx_timer3_hwmod,
  5190. .clk = "l4_div_ck",
  5191. .addr = omap44xx_timer3_addrs,
  5192. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5193. };
  5194. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5195. {
  5196. .pa_start = 0x48036000,
  5197. .pa_end = 0x4803607f,
  5198. .flags = ADDR_TYPE_RT
  5199. },
  5200. { }
  5201. };
  5202. /* l4_per -> timer4 */
  5203. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5204. .master = &omap44xx_l4_per_hwmod,
  5205. .slave = &omap44xx_timer4_hwmod,
  5206. .clk = "l4_div_ck",
  5207. .addr = omap44xx_timer4_addrs,
  5208. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5209. };
  5210. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5211. {
  5212. .pa_start = 0x40138000,
  5213. .pa_end = 0x4013807f,
  5214. .flags = ADDR_TYPE_RT
  5215. },
  5216. { }
  5217. };
  5218. /* l4_abe -> timer5 */
  5219. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5220. .master = &omap44xx_l4_abe_hwmod,
  5221. .slave = &omap44xx_timer5_hwmod,
  5222. .clk = "ocp_abe_iclk",
  5223. .addr = omap44xx_timer5_addrs,
  5224. .user = OCP_USER_MPU,
  5225. };
  5226. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5227. {
  5228. .pa_start = 0x49038000,
  5229. .pa_end = 0x4903807f,
  5230. .flags = ADDR_TYPE_RT
  5231. },
  5232. { }
  5233. };
  5234. /* l4_abe -> timer5 (dma) */
  5235. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5236. .master = &omap44xx_l4_abe_hwmod,
  5237. .slave = &omap44xx_timer5_hwmod,
  5238. .clk = "ocp_abe_iclk",
  5239. .addr = omap44xx_timer5_dma_addrs,
  5240. .user = OCP_USER_SDMA,
  5241. };
  5242. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5243. {
  5244. .pa_start = 0x4013a000,
  5245. .pa_end = 0x4013a07f,
  5246. .flags = ADDR_TYPE_RT
  5247. },
  5248. { }
  5249. };
  5250. /* l4_abe -> timer6 */
  5251. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5252. .master = &omap44xx_l4_abe_hwmod,
  5253. .slave = &omap44xx_timer6_hwmod,
  5254. .clk = "ocp_abe_iclk",
  5255. .addr = omap44xx_timer6_addrs,
  5256. .user = OCP_USER_MPU,
  5257. };
  5258. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5259. {
  5260. .pa_start = 0x4903a000,
  5261. .pa_end = 0x4903a07f,
  5262. .flags = ADDR_TYPE_RT
  5263. },
  5264. { }
  5265. };
  5266. /* l4_abe -> timer6 (dma) */
  5267. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5268. .master = &omap44xx_l4_abe_hwmod,
  5269. .slave = &omap44xx_timer6_hwmod,
  5270. .clk = "ocp_abe_iclk",
  5271. .addr = omap44xx_timer6_dma_addrs,
  5272. .user = OCP_USER_SDMA,
  5273. };
  5274. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5275. {
  5276. .pa_start = 0x4013c000,
  5277. .pa_end = 0x4013c07f,
  5278. .flags = ADDR_TYPE_RT
  5279. },
  5280. { }
  5281. };
  5282. /* l4_abe -> timer7 */
  5283. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5284. .master = &omap44xx_l4_abe_hwmod,
  5285. .slave = &omap44xx_timer7_hwmod,
  5286. .clk = "ocp_abe_iclk",
  5287. .addr = omap44xx_timer7_addrs,
  5288. .user = OCP_USER_MPU,
  5289. };
  5290. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5291. {
  5292. .pa_start = 0x4903c000,
  5293. .pa_end = 0x4903c07f,
  5294. .flags = ADDR_TYPE_RT
  5295. },
  5296. { }
  5297. };
  5298. /* l4_abe -> timer7 (dma) */
  5299. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5300. .master = &omap44xx_l4_abe_hwmod,
  5301. .slave = &omap44xx_timer7_hwmod,
  5302. .clk = "ocp_abe_iclk",
  5303. .addr = omap44xx_timer7_dma_addrs,
  5304. .user = OCP_USER_SDMA,
  5305. };
  5306. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5307. {
  5308. .pa_start = 0x4013e000,
  5309. .pa_end = 0x4013e07f,
  5310. .flags = ADDR_TYPE_RT
  5311. },
  5312. { }
  5313. };
  5314. /* l4_abe -> timer8 */
  5315. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5316. .master = &omap44xx_l4_abe_hwmod,
  5317. .slave = &omap44xx_timer8_hwmod,
  5318. .clk = "ocp_abe_iclk",
  5319. .addr = omap44xx_timer8_addrs,
  5320. .user = OCP_USER_MPU,
  5321. };
  5322. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5323. {
  5324. .pa_start = 0x4903e000,
  5325. .pa_end = 0x4903e07f,
  5326. .flags = ADDR_TYPE_RT
  5327. },
  5328. { }
  5329. };
  5330. /* l4_abe -> timer8 (dma) */
  5331. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5332. .master = &omap44xx_l4_abe_hwmod,
  5333. .slave = &omap44xx_timer8_hwmod,
  5334. .clk = "ocp_abe_iclk",
  5335. .addr = omap44xx_timer8_dma_addrs,
  5336. .user = OCP_USER_SDMA,
  5337. };
  5338. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5339. {
  5340. .pa_start = 0x4803e000,
  5341. .pa_end = 0x4803e07f,
  5342. .flags = ADDR_TYPE_RT
  5343. },
  5344. { }
  5345. };
  5346. /* l4_per -> timer9 */
  5347. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5348. .master = &omap44xx_l4_per_hwmod,
  5349. .slave = &omap44xx_timer9_hwmod,
  5350. .clk = "l4_div_ck",
  5351. .addr = omap44xx_timer9_addrs,
  5352. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5353. };
  5354. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5355. {
  5356. .pa_start = 0x48086000,
  5357. .pa_end = 0x4808607f,
  5358. .flags = ADDR_TYPE_RT
  5359. },
  5360. { }
  5361. };
  5362. /* l4_per -> timer10 */
  5363. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5364. .master = &omap44xx_l4_per_hwmod,
  5365. .slave = &omap44xx_timer10_hwmod,
  5366. .clk = "l4_div_ck",
  5367. .addr = omap44xx_timer10_addrs,
  5368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5369. };
  5370. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5371. {
  5372. .pa_start = 0x48088000,
  5373. .pa_end = 0x4808807f,
  5374. .flags = ADDR_TYPE_RT
  5375. },
  5376. { }
  5377. };
  5378. /* l4_per -> timer11 */
  5379. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5380. .master = &omap44xx_l4_per_hwmod,
  5381. .slave = &omap44xx_timer11_hwmod,
  5382. .clk = "l4_div_ck",
  5383. .addr = omap44xx_timer11_addrs,
  5384. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5385. };
  5386. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5387. {
  5388. .pa_start = 0x4806a000,
  5389. .pa_end = 0x4806a0ff,
  5390. .flags = ADDR_TYPE_RT
  5391. },
  5392. { }
  5393. };
  5394. /* l4_per -> uart1 */
  5395. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5396. .master = &omap44xx_l4_per_hwmod,
  5397. .slave = &omap44xx_uart1_hwmod,
  5398. .clk = "l4_div_ck",
  5399. .addr = omap44xx_uart1_addrs,
  5400. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5401. };
  5402. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5403. {
  5404. .pa_start = 0x4806c000,
  5405. .pa_end = 0x4806c0ff,
  5406. .flags = ADDR_TYPE_RT
  5407. },
  5408. { }
  5409. };
  5410. /* l4_per -> uart2 */
  5411. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5412. .master = &omap44xx_l4_per_hwmod,
  5413. .slave = &omap44xx_uart2_hwmod,
  5414. .clk = "l4_div_ck",
  5415. .addr = omap44xx_uart2_addrs,
  5416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5417. };
  5418. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5419. {
  5420. .pa_start = 0x48020000,
  5421. .pa_end = 0x480200ff,
  5422. .flags = ADDR_TYPE_RT
  5423. },
  5424. { }
  5425. };
  5426. /* l4_per -> uart3 */
  5427. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5428. .master = &omap44xx_l4_per_hwmod,
  5429. .slave = &omap44xx_uart3_hwmod,
  5430. .clk = "l4_div_ck",
  5431. .addr = omap44xx_uart3_addrs,
  5432. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5433. };
  5434. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5435. {
  5436. .pa_start = 0x4806e000,
  5437. .pa_end = 0x4806e0ff,
  5438. .flags = ADDR_TYPE_RT
  5439. },
  5440. { }
  5441. };
  5442. /* l4_per -> uart4 */
  5443. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5444. .master = &omap44xx_l4_per_hwmod,
  5445. .slave = &omap44xx_uart4_hwmod,
  5446. .clk = "l4_div_ck",
  5447. .addr = omap44xx_uart4_addrs,
  5448. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5449. };
  5450. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5451. {
  5452. .pa_start = 0x4a0a9000,
  5453. .pa_end = 0x4a0a93ff,
  5454. .flags = ADDR_TYPE_RT
  5455. },
  5456. { }
  5457. };
  5458. /* l4_cfg -> usb_host_fs */
  5459. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5460. .master = &omap44xx_l4_cfg_hwmod,
  5461. .slave = &omap44xx_usb_host_fs_hwmod,
  5462. .clk = "l4_div_ck",
  5463. .addr = omap44xx_usb_host_fs_addrs,
  5464. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5465. };
  5466. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5467. {
  5468. .name = "uhh",
  5469. .pa_start = 0x4a064000,
  5470. .pa_end = 0x4a0647ff,
  5471. .flags = ADDR_TYPE_RT
  5472. },
  5473. {
  5474. .name = "ohci",
  5475. .pa_start = 0x4a064800,
  5476. .pa_end = 0x4a064bff,
  5477. },
  5478. {
  5479. .name = "ehci",
  5480. .pa_start = 0x4a064c00,
  5481. .pa_end = 0x4a064fff,
  5482. },
  5483. {}
  5484. };
  5485. /* l4_cfg -> usb_host_hs */
  5486. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5487. .master = &omap44xx_l4_cfg_hwmod,
  5488. .slave = &omap44xx_usb_host_hs_hwmod,
  5489. .clk = "l4_div_ck",
  5490. .addr = omap44xx_usb_host_hs_addrs,
  5491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5492. };
  5493. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5494. {
  5495. .pa_start = 0x4a0ab000,
  5496. .pa_end = 0x4a0ab7ff,
  5497. .flags = ADDR_TYPE_RT
  5498. },
  5499. { }
  5500. };
  5501. /* l4_cfg -> usb_otg_hs */
  5502. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5503. .master = &omap44xx_l4_cfg_hwmod,
  5504. .slave = &omap44xx_usb_otg_hs_hwmod,
  5505. .clk = "l4_div_ck",
  5506. .addr = omap44xx_usb_otg_hs_addrs,
  5507. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5508. };
  5509. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5510. {
  5511. .name = "tll",
  5512. .pa_start = 0x4a062000,
  5513. .pa_end = 0x4a063fff,
  5514. .flags = ADDR_TYPE_RT
  5515. },
  5516. {}
  5517. };
  5518. /* l4_cfg -> usb_tll_hs */
  5519. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5520. .master = &omap44xx_l4_cfg_hwmod,
  5521. .slave = &omap44xx_usb_tll_hs_hwmod,
  5522. .clk = "l4_div_ck",
  5523. .addr = omap44xx_usb_tll_hs_addrs,
  5524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5525. };
  5526. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5527. {
  5528. .pa_start = 0x4a314000,
  5529. .pa_end = 0x4a31407f,
  5530. .flags = ADDR_TYPE_RT
  5531. },
  5532. { }
  5533. };
  5534. /* l4_wkup -> wd_timer2 */
  5535. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5536. .master = &omap44xx_l4_wkup_hwmod,
  5537. .slave = &omap44xx_wd_timer2_hwmod,
  5538. .clk = "l4_wkup_clk_mux_ck",
  5539. .addr = omap44xx_wd_timer2_addrs,
  5540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5541. };
  5542. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5543. {
  5544. .pa_start = 0x40130000,
  5545. .pa_end = 0x4013007f,
  5546. .flags = ADDR_TYPE_RT
  5547. },
  5548. { }
  5549. };
  5550. /* l4_abe -> wd_timer3 */
  5551. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5552. .master = &omap44xx_l4_abe_hwmod,
  5553. .slave = &omap44xx_wd_timer3_hwmod,
  5554. .clk = "ocp_abe_iclk",
  5555. .addr = omap44xx_wd_timer3_addrs,
  5556. .user = OCP_USER_MPU,
  5557. };
  5558. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5559. {
  5560. .pa_start = 0x49030000,
  5561. .pa_end = 0x4903007f,
  5562. .flags = ADDR_TYPE_RT
  5563. },
  5564. { }
  5565. };
  5566. /* l4_abe -> wd_timer3 (dma) */
  5567. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5568. .master = &omap44xx_l4_abe_hwmod,
  5569. .slave = &omap44xx_wd_timer3_hwmod,
  5570. .clk = "ocp_abe_iclk",
  5571. .addr = omap44xx_wd_timer3_dma_addrs,
  5572. .user = OCP_USER_SDMA,
  5573. };
  5574. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5575. &omap44xx_c2c__c2c_target_fw,
  5576. &omap44xx_l4_cfg__c2c_target_fw,
  5577. &omap44xx_l3_main_1__dmm,
  5578. &omap44xx_mpu__dmm,
  5579. &omap44xx_c2c__emif_fw,
  5580. &omap44xx_dmm__emif_fw,
  5581. &omap44xx_l4_cfg__emif_fw,
  5582. &omap44xx_iva__l3_instr,
  5583. &omap44xx_l3_main_3__l3_instr,
  5584. &omap44xx_ocp_wp_noc__l3_instr,
  5585. &omap44xx_dsp__l3_main_1,
  5586. &omap44xx_dss__l3_main_1,
  5587. &omap44xx_l3_main_2__l3_main_1,
  5588. &omap44xx_l4_cfg__l3_main_1,
  5589. &omap44xx_mmc1__l3_main_1,
  5590. &omap44xx_mmc2__l3_main_1,
  5591. &omap44xx_mpu__l3_main_1,
  5592. &omap44xx_c2c_target_fw__l3_main_2,
  5593. &omap44xx_debugss__l3_main_2,
  5594. &omap44xx_dma_system__l3_main_2,
  5595. &omap44xx_fdif__l3_main_2,
  5596. &omap44xx_gpu__l3_main_2,
  5597. &omap44xx_hsi__l3_main_2,
  5598. &omap44xx_ipu__l3_main_2,
  5599. &omap44xx_iss__l3_main_2,
  5600. &omap44xx_iva__l3_main_2,
  5601. &omap44xx_l3_main_1__l3_main_2,
  5602. &omap44xx_l4_cfg__l3_main_2,
  5603. /* &omap44xx_usb_host_fs__l3_main_2, */
  5604. &omap44xx_usb_host_hs__l3_main_2,
  5605. &omap44xx_usb_otg_hs__l3_main_2,
  5606. &omap44xx_l3_main_1__l3_main_3,
  5607. &omap44xx_l3_main_2__l3_main_3,
  5608. &omap44xx_l4_cfg__l3_main_3,
  5609. &omap44xx_aess__l4_abe,
  5610. &omap44xx_dsp__l4_abe,
  5611. &omap44xx_l3_main_1__l4_abe,
  5612. &omap44xx_mpu__l4_abe,
  5613. &omap44xx_l3_main_1__l4_cfg,
  5614. &omap44xx_l3_main_2__l4_per,
  5615. &omap44xx_l4_cfg__l4_wkup,
  5616. &omap44xx_mpu__mpu_private,
  5617. &omap44xx_l4_cfg__ocp_wp_noc,
  5618. &omap44xx_l4_abe__aess,
  5619. &omap44xx_l4_abe__aess_dma,
  5620. &omap44xx_l3_main_2__c2c,
  5621. &omap44xx_l4_wkup__counter_32k,
  5622. &omap44xx_l4_cfg__ctrl_module_core,
  5623. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5624. &omap44xx_l4_wkup__ctrl_module_wkup,
  5625. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5626. &omap44xx_l3_instr__debugss,
  5627. &omap44xx_l4_cfg__dma_system,
  5628. &omap44xx_l4_abe__dmic,
  5629. &omap44xx_l4_abe__dmic_dma,
  5630. &omap44xx_dsp__iva,
  5631. /* &omap44xx_dsp__sl2if, */
  5632. &omap44xx_l4_cfg__dsp,
  5633. &omap44xx_l3_main_2__dss,
  5634. &omap44xx_l4_per__dss,
  5635. &omap44xx_l3_main_2__dss_dispc,
  5636. &omap44xx_l4_per__dss_dispc,
  5637. &omap44xx_l3_main_2__dss_dsi1,
  5638. &omap44xx_l4_per__dss_dsi1,
  5639. &omap44xx_l3_main_2__dss_dsi2,
  5640. &omap44xx_l4_per__dss_dsi2,
  5641. &omap44xx_l3_main_2__dss_hdmi,
  5642. &omap44xx_l4_per__dss_hdmi,
  5643. &omap44xx_l3_main_2__dss_rfbi,
  5644. &omap44xx_l4_per__dss_rfbi,
  5645. &omap44xx_l3_main_2__dss_venc,
  5646. &omap44xx_l4_per__dss_venc,
  5647. &omap44xx_l4_per__elm,
  5648. &omap44xx_emif_fw__emif1,
  5649. &omap44xx_emif_fw__emif2,
  5650. &omap44xx_l4_cfg__fdif,
  5651. &omap44xx_l4_wkup__gpio1,
  5652. &omap44xx_l4_per__gpio2,
  5653. &omap44xx_l4_per__gpio3,
  5654. &omap44xx_l4_per__gpio4,
  5655. &omap44xx_l4_per__gpio5,
  5656. &omap44xx_l4_per__gpio6,
  5657. &omap44xx_l3_main_2__gpmc,
  5658. &omap44xx_l3_main_2__gpu,
  5659. &omap44xx_l4_per__hdq1w,
  5660. &omap44xx_l4_cfg__hsi,
  5661. &omap44xx_l4_per__i2c1,
  5662. &omap44xx_l4_per__i2c2,
  5663. &omap44xx_l4_per__i2c3,
  5664. &omap44xx_l4_per__i2c4,
  5665. &omap44xx_l3_main_2__ipu,
  5666. &omap44xx_l3_main_2__iss,
  5667. /* &omap44xx_iva__sl2if, */
  5668. &omap44xx_l3_main_2__iva,
  5669. &omap44xx_l4_wkup__kbd,
  5670. &omap44xx_l4_cfg__mailbox,
  5671. &omap44xx_l4_abe__mcasp,
  5672. &omap44xx_l4_abe__mcasp_dma,
  5673. &omap44xx_l4_abe__mcbsp1,
  5674. &omap44xx_l4_abe__mcbsp1_dma,
  5675. &omap44xx_l4_abe__mcbsp2,
  5676. &omap44xx_l4_abe__mcbsp2_dma,
  5677. &omap44xx_l4_abe__mcbsp3,
  5678. &omap44xx_l4_abe__mcbsp3_dma,
  5679. &omap44xx_l4_per__mcbsp4,
  5680. &omap44xx_l4_abe__mcpdm,
  5681. &omap44xx_l4_abe__mcpdm_dma,
  5682. &omap44xx_l4_per__mcspi1,
  5683. &omap44xx_l4_per__mcspi2,
  5684. &omap44xx_l4_per__mcspi3,
  5685. &omap44xx_l4_per__mcspi4,
  5686. &omap44xx_l4_per__mmc1,
  5687. &omap44xx_l4_per__mmc2,
  5688. &omap44xx_l4_per__mmc3,
  5689. &omap44xx_l4_per__mmc4,
  5690. &omap44xx_l4_per__mmc5,
  5691. &omap44xx_l3_main_2__mmu_ipu,
  5692. &omap44xx_l4_cfg__mmu_dsp,
  5693. &omap44xx_l3_main_2__ocmc_ram,
  5694. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5695. &omap44xx_mpu_private__prcm_mpu,
  5696. &omap44xx_l4_wkup__cm_core_aon,
  5697. &omap44xx_l4_cfg__cm_core,
  5698. &omap44xx_l4_wkup__prm,
  5699. &omap44xx_l4_wkup__scrm,
  5700. /* &omap44xx_l3_main_2__sl2if, */
  5701. &omap44xx_l4_abe__slimbus1,
  5702. &omap44xx_l4_abe__slimbus1_dma,
  5703. &omap44xx_l4_per__slimbus2,
  5704. &omap44xx_l4_cfg__smartreflex_core,
  5705. &omap44xx_l4_cfg__smartreflex_iva,
  5706. &omap44xx_l4_cfg__smartreflex_mpu,
  5707. &omap44xx_l4_cfg__spinlock,
  5708. &omap44xx_l4_wkup__timer1,
  5709. &omap44xx_l4_per__timer2,
  5710. &omap44xx_l4_per__timer3,
  5711. &omap44xx_l4_per__timer4,
  5712. &omap44xx_l4_abe__timer5,
  5713. &omap44xx_l4_abe__timer5_dma,
  5714. &omap44xx_l4_abe__timer6,
  5715. &omap44xx_l4_abe__timer6_dma,
  5716. &omap44xx_l4_abe__timer7,
  5717. &omap44xx_l4_abe__timer7_dma,
  5718. &omap44xx_l4_abe__timer8,
  5719. &omap44xx_l4_abe__timer8_dma,
  5720. &omap44xx_l4_per__timer9,
  5721. &omap44xx_l4_per__timer10,
  5722. &omap44xx_l4_per__timer11,
  5723. &omap44xx_l4_per__uart1,
  5724. &omap44xx_l4_per__uart2,
  5725. &omap44xx_l4_per__uart3,
  5726. &omap44xx_l4_per__uart4,
  5727. /* &omap44xx_l4_cfg__usb_host_fs, */
  5728. &omap44xx_l4_cfg__usb_host_hs,
  5729. &omap44xx_l4_cfg__usb_otg_hs,
  5730. &omap44xx_l4_cfg__usb_tll_hs,
  5731. &omap44xx_l4_wkup__wd_timer2,
  5732. &omap44xx_l4_abe__wd_timer3,
  5733. &omap44xx_l4_abe__wd_timer3_dma,
  5734. NULL,
  5735. };
  5736. int __init omap44xx_hwmod_init(void)
  5737. {
  5738. omap_hwmod_init();
  5739. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5740. }