omap-mcbsp.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jarkko.nikula@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/device.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/initval.h>
  30. #include <sound/soc.h>
  31. #include <mach/control.h>
  32. #include <mach/dma.h>
  33. #include <mach/mcbsp.h>
  34. #include "omap-mcbsp.h"
  35. #include "omap-pcm.h"
  36. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_44100 | \
  37. SNDRV_PCM_RATE_48000 | \
  38. SNDRV_PCM_RATE_KNOT)
  39. struct omap_mcbsp_data {
  40. unsigned int bus_id;
  41. struct omap_mcbsp_reg_cfg regs;
  42. unsigned int fmt;
  43. /*
  44. * Flags indicating is the bus already activated and configured by
  45. * another substream
  46. */
  47. int active;
  48. int configured;
  49. };
  50. #define to_mcbsp(priv) container_of((priv), struct omap_mcbsp_data, bus_id)
  51. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  52. /*
  53. * Stream DMA parameters. DMA request line and port address are set runtime
  54. * since they are different between OMAP1 and later OMAPs
  55. */
  56. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  57. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  58. static const int omap1_dma_reqs[][2] = {
  59. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  60. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  61. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  62. };
  63. static const unsigned long omap1_mcbsp_port[][2] = {
  64. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  65. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  66. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  67. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  68. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  69. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  70. };
  71. #else
  72. static const int omap1_dma_reqs[][2] = {};
  73. static const unsigned long omap1_mcbsp_port[][2] = {};
  74. #endif
  75. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  76. static const int omap24xx_dma_reqs[][2] = {
  77. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  78. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  79. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP34XX)
  80. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  81. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  82. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  83. #endif
  84. };
  85. #else
  86. static const int omap24xx_dma_reqs[][2] = {};
  87. #endif
  88. #if defined(CONFIG_ARCH_OMAP2420)
  89. static const unsigned long omap2420_mcbsp_port[][2] = {
  90. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  91. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  92. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  93. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  94. };
  95. #else
  96. static const unsigned long omap2420_mcbsp_port[][2] = {};
  97. #endif
  98. #if defined(CONFIG_ARCH_OMAP2430)
  99. static const unsigned long omap2430_mcbsp_port[][2] = {
  100. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  101. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  102. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  103. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  104. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  105. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  106. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  107. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  108. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  109. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  110. };
  111. #else
  112. static const unsigned long omap2430_mcbsp_port[][2] = {};
  113. #endif
  114. #if defined(CONFIG_ARCH_OMAP34XX)
  115. static const unsigned long omap34xx_mcbsp_port[][2] = {
  116. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  117. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  118. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  119. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  120. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  121. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  122. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  123. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  124. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  125. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  126. };
  127. #else
  128. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  129. #endif
  130. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream)
  131. {
  132. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  133. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  134. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  135. int err = 0;
  136. if (!cpu_dai->active)
  137. err = omap_mcbsp_request(mcbsp_data->bus_id);
  138. return err;
  139. }
  140. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream)
  141. {
  142. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  143. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  144. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  145. if (!cpu_dai->active) {
  146. omap_mcbsp_free(mcbsp_data->bus_id);
  147. mcbsp_data->configured = 0;
  148. }
  149. }
  150. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd)
  151. {
  152. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  153. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  154. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  155. int err = 0;
  156. switch (cmd) {
  157. case SNDRV_PCM_TRIGGER_START:
  158. case SNDRV_PCM_TRIGGER_RESUME:
  159. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  160. if (!mcbsp_data->active++)
  161. omap_mcbsp_start(mcbsp_data->bus_id);
  162. break;
  163. case SNDRV_PCM_TRIGGER_STOP:
  164. case SNDRV_PCM_TRIGGER_SUSPEND:
  165. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  166. if (!--mcbsp_data->active)
  167. omap_mcbsp_stop(mcbsp_data->bus_id);
  168. break;
  169. default:
  170. err = -EINVAL;
  171. }
  172. return err;
  173. }
  174. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  175. struct snd_pcm_hw_params *params)
  176. {
  177. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  178. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  179. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  180. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  181. int dma, bus_id = mcbsp_data->bus_id, id = cpu_dai->id;
  182. int wlen;
  183. unsigned long port;
  184. if (cpu_class_is_omap1()) {
  185. dma = omap1_dma_reqs[bus_id][substream->stream];
  186. port = omap1_mcbsp_port[bus_id][substream->stream];
  187. } else if (cpu_is_omap2420()) {
  188. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  189. port = omap2420_mcbsp_port[bus_id][substream->stream];
  190. } else if (cpu_is_omap2430()) {
  191. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  192. port = omap2430_mcbsp_port[bus_id][substream->stream];
  193. } else if (cpu_is_omap343x()) {
  194. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  195. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  196. } else {
  197. return -ENODEV;
  198. }
  199. omap_mcbsp_dai_dma_params[id][substream->stream].name =
  200. substream->stream ? "Audio Capture" : "Audio Playback";
  201. omap_mcbsp_dai_dma_params[id][substream->stream].dma_req = dma;
  202. omap_mcbsp_dai_dma_params[id][substream->stream].port_addr = port;
  203. cpu_dai->dma_data = &omap_mcbsp_dai_dma_params[id][substream->stream];
  204. if (mcbsp_data->configured) {
  205. /* McBSP already configured by another stream */
  206. return 0;
  207. }
  208. switch (params_channels(params)) {
  209. case 2:
  210. /* Set 1 word per (McBPSP) frame and use dual-phase frames */
  211. regs->rcr2 |= RFRLEN2(1 - 1) | RPHASE;
  212. regs->rcr1 |= RFRLEN1(1 - 1);
  213. regs->xcr2 |= XFRLEN2(1 - 1) | XPHASE;
  214. regs->xcr1 |= XFRLEN1(1 - 1);
  215. break;
  216. default:
  217. /* Unsupported number of channels */
  218. return -EINVAL;
  219. }
  220. switch (params_format(params)) {
  221. case SNDRV_PCM_FORMAT_S16_LE:
  222. /* Set word lengths */
  223. wlen = 16;
  224. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  225. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  226. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  227. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  228. break;
  229. default:
  230. /* Unsupported PCM format */
  231. return -EINVAL;
  232. }
  233. /* Set FS period and length in terms of bit clock periods */
  234. switch (mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  235. case SND_SOC_DAIFMT_I2S:
  236. regs->srgr2 |= FPER(wlen * 2 - 1);
  237. regs->srgr1 |= FWID(wlen - 1);
  238. break;
  239. case SND_SOC_DAIFMT_DSP_A:
  240. regs->srgr2 |= FPER(wlen * 2 - 1);
  241. regs->srgr1 |= FWID(wlen * 2 - 2);
  242. break;
  243. }
  244. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  245. mcbsp_data->configured = 1;
  246. return 0;
  247. }
  248. /*
  249. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  250. * cache is initialized here
  251. */
  252. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  253. unsigned int fmt)
  254. {
  255. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  256. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  257. if (mcbsp_data->configured)
  258. return 0;
  259. mcbsp_data->fmt = fmt;
  260. memset(regs, 0, sizeof(*regs));
  261. /* Generic McBSP register settings */
  262. regs->spcr2 |= XINTM(3) | FREE;
  263. regs->spcr1 |= RINTM(3);
  264. regs->rcr2 |= RFIG;
  265. regs->xcr2 |= XFIG;
  266. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  267. case SND_SOC_DAIFMT_I2S:
  268. /* 1-bit data delay */
  269. regs->rcr2 |= RDATDLY(1);
  270. regs->xcr2 |= XDATDLY(1);
  271. break;
  272. case SND_SOC_DAIFMT_DSP_A:
  273. /* 0-bit data delay */
  274. regs->rcr2 |= RDATDLY(0);
  275. regs->xcr2 |= XDATDLY(0);
  276. break;
  277. default:
  278. /* Unsupported data format */
  279. return -EINVAL;
  280. }
  281. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  282. case SND_SOC_DAIFMT_CBS_CFS:
  283. /* McBSP master. Set FS and bit clocks as outputs */
  284. regs->pcr0 |= FSXM | FSRM |
  285. CLKXM | CLKRM;
  286. /* Sample rate generator drives the FS */
  287. regs->srgr2 |= FSGM;
  288. break;
  289. case SND_SOC_DAIFMT_CBM_CFM:
  290. /* McBSP slave */
  291. break;
  292. default:
  293. /* Unsupported master/slave configuration */
  294. return -EINVAL;
  295. }
  296. /* Set bit clock (CLKX/CLKR) and FS polarities */
  297. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  298. case SND_SOC_DAIFMT_NB_NF:
  299. /*
  300. * Normal BCLK + FS.
  301. * FS active low. TX data driven on falling edge of bit clock
  302. * and RX data sampled on rising edge of bit clock.
  303. */
  304. regs->pcr0 |= FSXP | FSRP |
  305. CLKXP | CLKRP;
  306. break;
  307. case SND_SOC_DAIFMT_NB_IF:
  308. regs->pcr0 |= CLKXP | CLKRP;
  309. break;
  310. case SND_SOC_DAIFMT_IB_NF:
  311. regs->pcr0 |= FSXP | FSRP;
  312. break;
  313. case SND_SOC_DAIFMT_IB_IF:
  314. break;
  315. default:
  316. return -EINVAL;
  317. }
  318. return 0;
  319. }
  320. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  321. int div_id, int div)
  322. {
  323. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  324. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  325. if (div_id != OMAP_MCBSP_CLKGDV)
  326. return -ENODEV;
  327. regs->srgr1 |= CLKGDV(div - 1);
  328. return 0;
  329. }
  330. static int omap_mcbsp_dai_set_clks_src(struct omap_mcbsp_data *mcbsp_data,
  331. int clk_id)
  332. {
  333. int sel_bit;
  334. u16 reg, reg_devconf1 = OMAP243X_CONTROL_DEVCONF1;
  335. if (cpu_class_is_omap1()) {
  336. /* OMAP1's can use only external source clock */
  337. if (unlikely(clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK))
  338. return -EINVAL;
  339. else
  340. return 0;
  341. }
  342. if (cpu_is_omap2420() && mcbsp_data->bus_id > 1)
  343. return -EINVAL;
  344. if (cpu_is_omap343x())
  345. reg_devconf1 = OMAP343X_CONTROL_DEVCONF1;
  346. switch (mcbsp_data->bus_id) {
  347. case 0:
  348. reg = OMAP2_CONTROL_DEVCONF0;
  349. sel_bit = 2;
  350. break;
  351. case 1:
  352. reg = OMAP2_CONTROL_DEVCONF0;
  353. sel_bit = 6;
  354. break;
  355. case 2:
  356. reg = reg_devconf1;
  357. sel_bit = 0;
  358. break;
  359. case 3:
  360. reg = reg_devconf1;
  361. sel_bit = 2;
  362. break;
  363. case 4:
  364. reg = reg_devconf1;
  365. sel_bit = 4;
  366. break;
  367. default:
  368. return -EINVAL;
  369. }
  370. if (clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK)
  371. omap_ctrl_writel(omap_ctrl_readl(reg) & ~(1 << sel_bit), reg);
  372. else
  373. omap_ctrl_writel(omap_ctrl_readl(reg) | (1 << sel_bit), reg);
  374. return 0;
  375. }
  376. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  377. int clk_id, unsigned int freq,
  378. int dir)
  379. {
  380. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  381. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  382. int err = 0;
  383. switch (clk_id) {
  384. case OMAP_MCBSP_SYSCLK_CLK:
  385. regs->srgr2 |= CLKSM;
  386. break;
  387. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  388. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  389. err = omap_mcbsp_dai_set_clks_src(mcbsp_data, clk_id);
  390. break;
  391. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  392. regs->srgr2 |= CLKSM;
  393. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  394. regs->pcr0 |= SCLKME;
  395. break;
  396. default:
  397. err = -ENODEV;
  398. }
  399. return err;
  400. }
  401. #define OMAP_MCBSP_DAI_BUILDER(link_id) \
  402. { \
  403. .name = "omap-mcbsp-dai-(link_id)", \
  404. .id = (link_id), \
  405. .type = SND_SOC_DAI_I2S, \
  406. .playback = { \
  407. .channels_min = 2, \
  408. .channels_max = 2, \
  409. .rates = OMAP_MCBSP_RATES, \
  410. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  411. }, \
  412. .capture = { \
  413. .channels_min = 2, \
  414. .channels_max = 2, \
  415. .rates = OMAP_MCBSP_RATES, \
  416. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  417. }, \
  418. .ops = { \
  419. .startup = omap_mcbsp_dai_startup, \
  420. .shutdown = omap_mcbsp_dai_shutdown, \
  421. .trigger = omap_mcbsp_dai_trigger, \
  422. .hw_params = omap_mcbsp_dai_hw_params, \
  423. }, \
  424. .dai_ops = { \
  425. .set_fmt = omap_mcbsp_dai_set_dai_fmt, \
  426. .set_clkdiv = omap_mcbsp_dai_set_clkdiv, \
  427. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk, \
  428. }, \
  429. .private_data = &mcbsp_data[(link_id)].bus_id, \
  430. }
  431. struct snd_soc_dai omap_mcbsp_dai[] = {
  432. OMAP_MCBSP_DAI_BUILDER(0),
  433. OMAP_MCBSP_DAI_BUILDER(1),
  434. #if NUM_LINKS >= 3
  435. OMAP_MCBSP_DAI_BUILDER(2),
  436. #endif
  437. #if NUM_LINKS == 5
  438. OMAP_MCBSP_DAI_BUILDER(3),
  439. OMAP_MCBSP_DAI_BUILDER(4),
  440. #endif
  441. };
  442. EXPORT_SYMBOL_GPL(omap_mcbsp_dai);
  443. MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@nokia.com>");
  444. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  445. MODULE_LICENSE("GPL");