davinci-i2s.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. #define DAVINCI_MCBSP_DRR_REG 0x00
  24. #define DAVINCI_MCBSP_DXR_REG 0x04
  25. #define DAVINCI_MCBSP_SPCR_REG 0x08
  26. #define DAVINCI_MCBSP_RCR_REG 0x0c
  27. #define DAVINCI_MCBSP_XCR_REG 0x10
  28. #define DAVINCI_MCBSP_SRGR_REG 0x14
  29. #define DAVINCI_MCBSP_PCR_REG 0x24
  30. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  31. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  32. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  33. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  34. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  35. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  36. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  37. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  38. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  39. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  40. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  41. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  42. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  43. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  44. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  45. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  46. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  47. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  48. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  49. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  50. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  51. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  52. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  53. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  54. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  55. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  56. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  57. #define MOD_REG_BIT(val, mask, set) do { \
  58. if (set) { \
  59. val |= mask; \
  60. } else { \
  61. val &= ~mask; \
  62. } \
  63. } while (0)
  64. enum {
  65. DAVINCI_MCBSP_WORD_8 = 0,
  66. DAVINCI_MCBSP_WORD_12,
  67. DAVINCI_MCBSP_WORD_16,
  68. DAVINCI_MCBSP_WORD_20,
  69. DAVINCI_MCBSP_WORD_24,
  70. DAVINCI_MCBSP_WORD_32,
  71. };
  72. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  73. .name = "I2S PCM Stereo out",
  74. };
  75. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  76. .name = "I2S PCM Stereo in",
  77. };
  78. struct davinci_mcbsp_dev {
  79. void __iomem *base;
  80. struct clk *clk;
  81. struct davinci_pcm_dma_params *dma_params[2];
  82. };
  83. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  84. int reg, u32 val)
  85. {
  86. __raw_writel(val, dev->base + reg);
  87. }
  88. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  89. {
  90. return __raw_readl(dev->base + reg);
  91. }
  92. static void davinci_mcbsp_start(struct snd_pcm_substream *substream)
  93. {
  94. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  95. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  96. u32 w;
  97. /* Start the sample generator and enable transmitter/receiver */
  98. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  99. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST, 1);
  100. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  101. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 1);
  102. else
  103. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 1);
  104. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  105. /* Start frame sync */
  106. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  107. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_FRST, 1);
  108. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  109. }
  110. static void davinci_mcbsp_stop(struct snd_pcm_substream *substream)
  111. {
  112. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  113. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  114. u32 w;
  115. /* Reset transmitter/receiver and sample rate/frame sync generators */
  116. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  117. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_GRST |
  118. DAVINCI_MCBSP_SPCR_FRST, 0);
  119. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  120. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_XRST, 0);
  121. else
  122. MOD_REG_BIT(w, DAVINCI_MCBSP_SPCR_RRST, 0);
  123. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, w);
  124. }
  125. static int davinci_i2s_startup(struct snd_pcm_substream *substream)
  126. {
  127. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  128. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  129. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  130. cpu_dai->dma_data = dev->dma_params[substream->stream];
  131. return 0;
  132. }
  133. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  134. unsigned int fmt)
  135. {
  136. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  137. u32 w;
  138. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  139. case SND_SOC_DAIFMT_CBS_CFS:
  140. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG,
  141. DAVINCI_MCBSP_PCR_FSXM |
  142. DAVINCI_MCBSP_PCR_FSRM |
  143. DAVINCI_MCBSP_PCR_CLKXM |
  144. DAVINCI_MCBSP_PCR_CLKRM);
  145. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG,
  146. DAVINCI_MCBSP_SRGR_FSGM);
  147. break;
  148. case SND_SOC_DAIFMT_CBM_CFM:
  149. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, 0);
  150. break;
  151. default:
  152. return -EINVAL;
  153. }
  154. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  155. case SND_SOC_DAIFMT_IB_NF:
  156. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_PCR_REG);
  157. MOD_REG_BIT(w, DAVINCI_MCBSP_PCR_CLKXP |
  158. DAVINCI_MCBSP_PCR_CLKRP, 1);
  159. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, w);
  160. break;
  161. case SND_SOC_DAIFMT_NB_IF:
  162. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_PCR_REG);
  163. MOD_REG_BIT(w, DAVINCI_MCBSP_PCR_FSXP |
  164. DAVINCI_MCBSP_PCR_FSRP, 1);
  165. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, w);
  166. break;
  167. case SND_SOC_DAIFMT_IB_IF:
  168. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_PCR_REG);
  169. MOD_REG_BIT(w, DAVINCI_MCBSP_PCR_CLKXP |
  170. DAVINCI_MCBSP_PCR_CLKRP |
  171. DAVINCI_MCBSP_PCR_FSXP |
  172. DAVINCI_MCBSP_PCR_FSRP, 1);
  173. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, w);
  174. break;
  175. case SND_SOC_DAIFMT_NB_NF:
  176. break;
  177. default:
  178. return -EINVAL;
  179. }
  180. return 0;
  181. }
  182. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  183. struct snd_pcm_hw_params *params)
  184. {
  185. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  186. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  187. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  188. struct snd_interval *i = NULL;
  189. int mcbsp_word_length;
  190. u32 w;
  191. /* general line settings */
  192. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  193. DAVINCI_MCBSP_SPCR_RINTM(3) |
  194. DAVINCI_MCBSP_SPCR_XINTM(3) |
  195. DAVINCI_MCBSP_SPCR_FREE);
  196. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG,
  197. DAVINCI_MCBSP_RCR_RFRLEN1(1) |
  198. DAVINCI_MCBSP_RCR_RDATDLY(1));
  199. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG,
  200. DAVINCI_MCBSP_XCR_XFRLEN1(1) |
  201. DAVINCI_MCBSP_XCR_XDATDLY(1) |
  202. DAVINCI_MCBSP_XCR_XFIG);
  203. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  204. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SRGR_REG);
  205. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1), 1);
  206. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, w);
  207. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  208. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SRGR_REG);
  209. MOD_REG_BIT(w, DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1), 1);
  210. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, w);
  211. /* Determine xfer data type */
  212. switch (params_format(params)) {
  213. case SNDRV_PCM_FORMAT_S8:
  214. dma_params->data_type = 1;
  215. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  216. break;
  217. case SNDRV_PCM_FORMAT_S16_LE:
  218. dma_params->data_type = 2;
  219. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  220. break;
  221. case SNDRV_PCM_FORMAT_S32_LE:
  222. dma_params->data_type = 4;
  223. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  224. break;
  225. default:
  226. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  227. return -EINVAL;
  228. }
  229. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
  230. MOD_REG_BIT(w, DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  231. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length), 1);
  232. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, w);
  233. w = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
  234. MOD_REG_BIT(w, DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  235. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length), 1);
  236. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, w);
  237. return 0;
  238. }
  239. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd)
  240. {
  241. int ret = 0;
  242. switch (cmd) {
  243. case SNDRV_PCM_TRIGGER_START:
  244. case SNDRV_PCM_TRIGGER_RESUME:
  245. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  246. davinci_mcbsp_start(substream);
  247. break;
  248. case SNDRV_PCM_TRIGGER_STOP:
  249. case SNDRV_PCM_TRIGGER_SUSPEND:
  250. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  251. davinci_mcbsp_stop(substream);
  252. break;
  253. default:
  254. ret = -EINVAL;
  255. }
  256. return ret;
  257. }
  258. static int davinci_i2s_probe(struct platform_device *pdev,
  259. struct snd_soc_dai *dai)
  260. {
  261. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  262. struct snd_soc_machine *machine = socdev->machine;
  263. struct snd_soc_dai *cpu_dai = machine->dai_link[pdev->id].cpu_dai;
  264. struct davinci_mcbsp_dev *dev;
  265. struct resource *mem, *ioarea;
  266. struct evm_snd_platform_data *pdata;
  267. int ret;
  268. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  269. if (!mem) {
  270. dev_err(&pdev->dev, "no mem resource?\n");
  271. return -ENODEV;
  272. }
  273. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  274. pdev->name);
  275. if (!ioarea) {
  276. dev_err(&pdev->dev, "McBSP region already claimed\n");
  277. return -EBUSY;
  278. }
  279. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  280. if (!dev) {
  281. ret = -ENOMEM;
  282. goto err_release_region;
  283. }
  284. cpu_dai->private_data = dev;
  285. dev->clk = clk_get(&pdev->dev, "McBSPCLK");
  286. if (IS_ERR(dev->clk)) {
  287. ret = -ENODEV;
  288. goto err_free_mem;
  289. }
  290. clk_enable(dev->clk);
  291. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  292. pdata = pdev->dev.platform_data;
  293. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  294. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
  295. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  296. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  297. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  298. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
  299. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  300. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  301. return 0;
  302. err_free_mem:
  303. kfree(dev);
  304. err_release_region:
  305. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  306. return ret;
  307. }
  308. static void davinci_i2s_remove(struct platform_device *pdev,
  309. struct snd_soc_dai *dai)
  310. {
  311. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  312. struct snd_soc_machine *machine = socdev->machine;
  313. struct snd_soc_dai *cpu_dai = machine->dai_link[pdev->id].cpu_dai;
  314. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  315. struct resource *mem;
  316. clk_disable(dev->clk);
  317. clk_put(dev->clk);
  318. dev->clk = NULL;
  319. kfree(dev);
  320. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  321. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  322. }
  323. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  324. struct snd_soc_dai davinci_i2s_dai = {
  325. .name = "davinci-i2s",
  326. .id = 0,
  327. .type = SND_SOC_DAI_I2S,
  328. .probe = davinci_i2s_probe,
  329. .remove = davinci_i2s_remove,
  330. .playback = {
  331. .channels_min = 2,
  332. .channels_max = 2,
  333. .rates = DAVINCI_I2S_RATES,
  334. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  335. .capture = {
  336. .channels_min = 2,
  337. .channels_max = 2,
  338. .rates = DAVINCI_I2S_RATES,
  339. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  340. .ops = {
  341. .startup = davinci_i2s_startup,
  342. .trigger = davinci_i2s_trigger,
  343. .hw_params = davinci_i2s_hw_params,},
  344. .dai_ops = {
  345. .set_fmt = davinci_i2s_set_dai_fmt,
  346. },
  347. };
  348. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  349. MODULE_AUTHOR("Vladimir Barinov");
  350. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  351. MODULE_LICENSE("GPL");