radeon_drm.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. /* radeon_drm.h -- Public header for the radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All rights reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. * Keith Whitwell <keith@tungstengraphics.com>
  31. */
  32. #ifndef __RADEON_DRM_H__
  33. #define __RADEON_DRM_H__
  34. /* WARNING: If you change any of these defines, make sure to change the
  35. * defines in the X server file (radeon_sarea.h)
  36. */
  37. #ifndef __RADEON_SAREA_DEFINES__
  38. #define __RADEON_SAREA_DEFINES__
  39. /* Old style state flags, required for sarea interface (1.1 and 1.2
  40. * clears) and 1.2 drm_vertex2 ioctl.
  41. */
  42. #define RADEON_UPLOAD_CONTEXT 0x00000001
  43. #define RADEON_UPLOAD_VERTFMT 0x00000002
  44. #define RADEON_UPLOAD_LINE 0x00000004
  45. #define RADEON_UPLOAD_BUMPMAP 0x00000008
  46. #define RADEON_UPLOAD_MASKS 0x00000010
  47. #define RADEON_UPLOAD_VIEWPORT 0x00000020
  48. #define RADEON_UPLOAD_SETUP 0x00000040
  49. #define RADEON_UPLOAD_TCL 0x00000080
  50. #define RADEON_UPLOAD_MISC 0x00000100
  51. #define RADEON_UPLOAD_TEX0 0x00000200
  52. #define RADEON_UPLOAD_TEX1 0x00000400
  53. #define RADEON_UPLOAD_TEX2 0x00000800
  54. #define RADEON_UPLOAD_TEX0IMAGES 0x00001000
  55. #define RADEON_UPLOAD_TEX1IMAGES 0x00002000
  56. #define RADEON_UPLOAD_TEX2IMAGES 0x00004000
  57. #define RADEON_UPLOAD_CLIPRECTS 0x00008000 /* handled client-side */
  58. #define RADEON_REQUIRE_QUIESCENCE 0x00010000
  59. #define RADEON_UPLOAD_ZBIAS 0x00020000 /* version 1.2 and newer */
  60. #define RADEON_UPLOAD_ALL 0x003effff
  61. #define RADEON_UPLOAD_CONTEXT_ALL 0x003e01ff
  62. /* New style per-packet identifiers for use in cmd_buffer ioctl with
  63. * the RADEON_EMIT_PACKET command. Comments relate new packets to old
  64. * state bits and the packet size:
  65. */
  66. #define RADEON_EMIT_PP_MISC 0 /* context/7 */
  67. #define RADEON_EMIT_PP_CNTL 1 /* context/3 */
  68. #define RADEON_EMIT_RB3D_COLORPITCH 2 /* context/1 */
  69. #define RADEON_EMIT_RE_LINE_PATTERN 3 /* line/2 */
  70. #define RADEON_EMIT_SE_LINE_WIDTH 4 /* line/1 */
  71. #define RADEON_EMIT_PP_LUM_MATRIX 5 /* bumpmap/1 */
  72. #define RADEON_EMIT_PP_ROT_MATRIX_0 6 /* bumpmap/2 */
  73. #define RADEON_EMIT_RB3D_STENCILREFMASK 7 /* masks/3 */
  74. #define RADEON_EMIT_SE_VPORT_XSCALE 8 /* viewport/6 */
  75. #define RADEON_EMIT_SE_CNTL 9 /* setup/2 */
  76. #define RADEON_EMIT_SE_CNTL_STATUS 10 /* setup/1 */
  77. #define RADEON_EMIT_RE_MISC 11 /* misc/1 */
  78. #define RADEON_EMIT_PP_TXFILTER_0 12 /* tex0/6 */
  79. #define RADEON_EMIT_PP_BORDER_COLOR_0 13 /* tex0/1 */
  80. #define RADEON_EMIT_PP_TXFILTER_1 14 /* tex1/6 */
  81. #define RADEON_EMIT_PP_BORDER_COLOR_1 15 /* tex1/1 */
  82. #define RADEON_EMIT_PP_TXFILTER_2 16 /* tex2/6 */
  83. #define RADEON_EMIT_PP_BORDER_COLOR_2 17 /* tex2/1 */
  84. #define RADEON_EMIT_SE_ZBIAS_FACTOR 18 /* zbias/2 */
  85. #define RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT 19 /* tcl/11 */
  86. #define RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED 20 /* material/17 */
  87. #define R200_EMIT_PP_TXCBLEND_0 21 /* tex0/4 */
  88. #define R200_EMIT_PP_TXCBLEND_1 22 /* tex1/4 */
  89. #define R200_EMIT_PP_TXCBLEND_2 23 /* tex2/4 */
  90. #define R200_EMIT_PP_TXCBLEND_3 24 /* tex3/4 */
  91. #define R200_EMIT_PP_TXCBLEND_4 25 /* tex4/4 */
  92. #define R200_EMIT_PP_TXCBLEND_5 26 /* tex5/4 */
  93. #define R200_EMIT_PP_TXCBLEND_6 27 /* /4 */
  94. #define R200_EMIT_PP_TXCBLEND_7 28 /* /4 */
  95. #define R200_EMIT_TCL_LIGHT_MODEL_CTL_0 29 /* tcl/7 */
  96. #define R200_EMIT_TFACTOR_0 30 /* tf/7 */
  97. #define R200_EMIT_VTX_FMT_0 31 /* vtx/5 */
  98. #define R200_EMIT_VAP_CTL 32 /* vap/1 */
  99. #define R200_EMIT_MATRIX_SELECT_0 33 /* msl/5 */
  100. #define R200_EMIT_TEX_PROC_CTL_2 34 /* tcg/5 */
  101. #define R200_EMIT_TCL_UCP_VERT_BLEND_CTL 35 /* tcl/1 */
  102. #define R200_EMIT_PP_TXFILTER_0 36 /* tex0/6 */
  103. #define R200_EMIT_PP_TXFILTER_1 37 /* tex1/6 */
  104. #define R200_EMIT_PP_TXFILTER_2 38 /* tex2/6 */
  105. #define R200_EMIT_PP_TXFILTER_3 39 /* tex3/6 */
  106. #define R200_EMIT_PP_TXFILTER_4 40 /* tex4/6 */
  107. #define R200_EMIT_PP_TXFILTER_5 41 /* tex5/6 */
  108. #define R200_EMIT_PP_TXOFFSET_0 42 /* tex0/1 */
  109. #define R200_EMIT_PP_TXOFFSET_1 43 /* tex1/1 */
  110. #define R200_EMIT_PP_TXOFFSET_2 44 /* tex2/1 */
  111. #define R200_EMIT_PP_TXOFFSET_3 45 /* tex3/1 */
  112. #define R200_EMIT_PP_TXOFFSET_4 46 /* tex4/1 */
  113. #define R200_EMIT_PP_TXOFFSET_5 47 /* tex5/1 */
  114. #define R200_EMIT_VTE_CNTL 48 /* vte/1 */
  115. #define R200_EMIT_OUTPUT_VTX_COMP_SEL 49 /* vtx/1 */
  116. #define R200_EMIT_PP_TAM_DEBUG3 50 /* tam/1 */
  117. #define R200_EMIT_PP_CNTL_X 51 /* cst/1 */
  118. #define R200_EMIT_RB3D_DEPTHXY_OFFSET 52 /* cst/1 */
  119. #define R200_EMIT_RE_AUX_SCISSOR_CNTL 53 /* cst/1 */
  120. #define R200_EMIT_RE_SCISSOR_TL_0 54 /* cst/2 */
  121. #define R200_EMIT_RE_SCISSOR_TL_1 55 /* cst/2 */
  122. #define R200_EMIT_RE_SCISSOR_TL_2 56 /* cst/2 */
  123. #define R200_EMIT_SE_VAP_CNTL_STATUS 57 /* cst/1 */
  124. #define R200_EMIT_SE_VTX_STATE_CNTL 58 /* cst/1 */
  125. #define R200_EMIT_RE_POINTSIZE 59 /* cst/1 */
  126. #define R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0 60 /* cst/4 */
  127. #define R200_EMIT_PP_CUBIC_FACES_0 61
  128. #define R200_EMIT_PP_CUBIC_OFFSETS_0 62
  129. #define R200_EMIT_PP_CUBIC_FACES_1 63
  130. #define R200_EMIT_PP_CUBIC_OFFSETS_1 64
  131. #define R200_EMIT_PP_CUBIC_FACES_2 65
  132. #define R200_EMIT_PP_CUBIC_OFFSETS_2 66
  133. #define R200_EMIT_PP_CUBIC_FACES_3 67
  134. #define R200_EMIT_PP_CUBIC_OFFSETS_3 68
  135. #define R200_EMIT_PP_CUBIC_FACES_4 69
  136. #define R200_EMIT_PP_CUBIC_OFFSETS_4 70
  137. #define R200_EMIT_PP_CUBIC_FACES_5 71
  138. #define R200_EMIT_PP_CUBIC_OFFSETS_5 72
  139. #define RADEON_EMIT_PP_TEX_SIZE_0 73
  140. #define RADEON_EMIT_PP_TEX_SIZE_1 74
  141. #define RADEON_EMIT_PP_TEX_SIZE_2 75
  142. #define R200_EMIT_RB3D_BLENDCOLOR 76
  143. #define R200_EMIT_TCL_POINT_SPRITE_CNTL 77
  144. #define RADEON_EMIT_PP_CUBIC_FACES_0 78
  145. #define RADEON_EMIT_PP_CUBIC_OFFSETS_T0 79
  146. #define RADEON_EMIT_PP_CUBIC_FACES_1 80
  147. #define RADEON_EMIT_PP_CUBIC_OFFSETS_T1 81
  148. #define RADEON_EMIT_PP_CUBIC_FACES_2 82
  149. #define RADEON_EMIT_PP_CUBIC_OFFSETS_T2 83
  150. #define R200_EMIT_PP_TRI_PERF_CNTL 84
  151. #define R200_EMIT_PP_AFS_0 85
  152. #define R200_EMIT_PP_AFS_1 86
  153. #define R200_EMIT_ATF_TFACTOR 87
  154. #define R200_EMIT_PP_TXCTLALL_0 88
  155. #define R200_EMIT_PP_TXCTLALL_1 89
  156. #define R200_EMIT_PP_TXCTLALL_2 90
  157. #define R200_EMIT_PP_TXCTLALL_3 91
  158. #define R200_EMIT_PP_TXCTLALL_4 92
  159. #define R200_EMIT_PP_TXCTLALL_5 93
  160. #define R200_EMIT_VAP_PVS_CNTL 94
  161. #define RADEON_MAX_STATE_PACKETS 95
  162. /* Commands understood by cmd_buffer ioctl. More can be added but
  163. * obviously these can't be removed or changed:
  164. */
  165. #define RADEON_CMD_PACKET 1 /* emit one of the register packets above */
  166. #define RADEON_CMD_SCALARS 2 /* emit scalar data */
  167. #define RADEON_CMD_VECTORS 3 /* emit vector data */
  168. #define RADEON_CMD_DMA_DISCARD 4 /* discard current dma buf */
  169. #define RADEON_CMD_PACKET3 5 /* emit hw packet */
  170. #define RADEON_CMD_PACKET3_CLIP 6 /* emit hw packet wrapped in cliprects */
  171. #define RADEON_CMD_SCALARS2 7 /* r200 stopgap */
  172. #define RADEON_CMD_WAIT 8 /* emit hw wait commands -- note:
  173. * doesn't make the cpu wait, just
  174. * the graphics hardware */
  175. #define RADEON_CMD_VECLINEAR 9 /* another r200 stopgap */
  176. typedef union {
  177. int i;
  178. struct {
  179. unsigned char cmd_type, pad0, pad1, pad2;
  180. } header;
  181. struct {
  182. unsigned char cmd_type, packet_id, pad0, pad1;
  183. } packet;
  184. struct {
  185. unsigned char cmd_type, offset, stride, count;
  186. } scalars;
  187. struct {
  188. unsigned char cmd_type, offset, stride, count;
  189. } vectors;
  190. struct {
  191. unsigned char cmd_type, addr_lo, addr_hi, count;
  192. } veclinear;
  193. struct {
  194. unsigned char cmd_type, buf_idx, pad0, pad1;
  195. } dma;
  196. struct {
  197. unsigned char cmd_type, flags, pad0, pad1;
  198. } wait;
  199. } drm_radeon_cmd_header_t;
  200. #define RADEON_WAIT_2D 0x1
  201. #define RADEON_WAIT_3D 0x2
  202. /* Allowed parameters for R300_CMD_PACKET3
  203. */
  204. #define R300_CMD_PACKET3_CLEAR 0
  205. #define R300_CMD_PACKET3_RAW 1
  206. /* Commands understood by cmd_buffer ioctl for R300.
  207. * The interface has not been stabilized, so some of these may be removed
  208. * and eventually reordered before stabilization.
  209. */
  210. #define R300_CMD_PACKET0 1
  211. #define R300_CMD_VPU 2 /* emit vertex program upload */
  212. #define R300_CMD_PACKET3 3 /* emit a packet3 */
  213. #define R300_CMD_END3D 4 /* emit sequence ending 3d rendering */
  214. #define R300_CMD_CP_DELAY 5
  215. #define R300_CMD_DMA_DISCARD 6
  216. #define R300_CMD_WAIT 7
  217. # define R300_WAIT_2D 0x1
  218. # define R300_WAIT_3D 0x2
  219. /* these two defines are DOING IT WRONG - however
  220. * we have userspace which relies on using these.
  221. * The wait interface is backwards compat new
  222. * code should use the NEW_WAIT defines below
  223. * THESE ARE NOT BIT FIELDS
  224. */
  225. # define R300_WAIT_2D_CLEAN 0x3
  226. # define R300_WAIT_3D_CLEAN 0x4
  227. # define R300_NEW_WAIT_2D_3D 0x3
  228. # define R300_NEW_WAIT_2D_2D_CLEAN 0x4
  229. # define R300_NEW_WAIT_3D_3D_CLEAN 0x6
  230. # define R300_NEW_WAIT_2D_2D_CLEAN_3D_3D_CLEAN 0x8
  231. #define R300_CMD_SCRATCH 8
  232. #define R300_CMD_R500FP 9
  233. typedef union {
  234. unsigned int u;
  235. struct {
  236. unsigned char cmd_type, pad0, pad1, pad2;
  237. } header;
  238. struct {
  239. unsigned char cmd_type, count, reglo, reghi;
  240. } packet0;
  241. struct {
  242. unsigned char cmd_type, count, adrlo, adrhi;
  243. } vpu;
  244. struct {
  245. unsigned char cmd_type, packet, pad0, pad1;
  246. } packet3;
  247. struct {
  248. unsigned char cmd_type, packet;
  249. unsigned short count; /* amount of packet2 to emit */
  250. } delay;
  251. struct {
  252. unsigned char cmd_type, buf_idx, pad0, pad1;
  253. } dma;
  254. struct {
  255. unsigned char cmd_type, flags, pad0, pad1;
  256. } wait;
  257. struct {
  258. unsigned char cmd_type, reg, n_bufs, flags;
  259. } scratch;
  260. struct {
  261. unsigned char cmd_type, count, adrlo, adrhi_flags;
  262. } r500fp;
  263. } drm_r300_cmd_header_t;
  264. #define RADEON_FRONT 0x1
  265. #define RADEON_BACK 0x2
  266. #define RADEON_DEPTH 0x4
  267. #define RADEON_STENCIL 0x8
  268. #define RADEON_CLEAR_FASTZ 0x80000000
  269. #define RADEON_USE_HIERZ 0x40000000
  270. #define RADEON_USE_COMP_ZBUF 0x20000000
  271. #define R500FP_CONSTANT_TYPE (1 << 1)
  272. #define R500FP_CONSTANT_CLAMP (1 << 2)
  273. /* Primitive types
  274. */
  275. #define RADEON_POINTS 0x1
  276. #define RADEON_LINES 0x2
  277. #define RADEON_LINE_STRIP 0x3
  278. #define RADEON_TRIANGLES 0x4
  279. #define RADEON_TRIANGLE_FAN 0x5
  280. #define RADEON_TRIANGLE_STRIP 0x6
  281. /* Vertex/indirect buffer size
  282. */
  283. #define RADEON_BUFFER_SIZE 65536
  284. /* Byte offsets for indirect buffer data
  285. */
  286. #define RADEON_INDEX_PRIM_OFFSET 20
  287. #define RADEON_SCRATCH_REG_OFFSET 32
  288. #define RADEON_NR_SAREA_CLIPRECTS 12
  289. /* There are 2 heaps (local/GART). Each region within a heap is a
  290. * minimum of 64k, and there are at most 64 of them per heap.
  291. */
  292. #define RADEON_LOCAL_TEX_HEAP 0
  293. #define RADEON_GART_TEX_HEAP 1
  294. #define RADEON_NR_TEX_HEAPS 2
  295. #define RADEON_NR_TEX_REGIONS 64
  296. #define RADEON_LOG_TEX_GRANULARITY 16
  297. #define RADEON_MAX_TEXTURE_LEVELS 12
  298. #define RADEON_MAX_TEXTURE_UNITS 3
  299. #define RADEON_MAX_SURFACES 8
  300. /* Blits have strict offset rules. All blit offset must be aligned on
  301. * a 1K-byte boundary.
  302. */
  303. #define RADEON_OFFSET_SHIFT 10
  304. #define RADEON_OFFSET_ALIGN (1 << RADEON_OFFSET_SHIFT)
  305. #define RADEON_OFFSET_MASK (RADEON_OFFSET_ALIGN - 1)
  306. #endif /* __RADEON_SAREA_DEFINES__ */
  307. typedef struct {
  308. unsigned int red;
  309. unsigned int green;
  310. unsigned int blue;
  311. unsigned int alpha;
  312. } radeon_color_regs_t;
  313. typedef struct {
  314. /* Context state */
  315. unsigned int pp_misc; /* 0x1c14 */
  316. unsigned int pp_fog_color;
  317. unsigned int re_solid_color;
  318. unsigned int rb3d_blendcntl;
  319. unsigned int rb3d_depthoffset;
  320. unsigned int rb3d_depthpitch;
  321. unsigned int rb3d_zstencilcntl;
  322. unsigned int pp_cntl; /* 0x1c38 */
  323. unsigned int rb3d_cntl;
  324. unsigned int rb3d_coloroffset;
  325. unsigned int re_width_height;
  326. unsigned int rb3d_colorpitch;
  327. unsigned int se_cntl;
  328. /* Vertex format state */
  329. unsigned int se_coord_fmt; /* 0x1c50 */
  330. /* Line state */
  331. unsigned int re_line_pattern; /* 0x1cd0 */
  332. unsigned int re_line_state;
  333. unsigned int se_line_width; /* 0x1db8 */
  334. /* Bumpmap state */
  335. unsigned int pp_lum_matrix; /* 0x1d00 */
  336. unsigned int pp_rot_matrix_0; /* 0x1d58 */
  337. unsigned int pp_rot_matrix_1;
  338. /* Mask state */
  339. unsigned int rb3d_stencilrefmask; /* 0x1d7c */
  340. unsigned int rb3d_ropcntl;
  341. unsigned int rb3d_planemask;
  342. /* Viewport state */
  343. unsigned int se_vport_xscale; /* 0x1d98 */
  344. unsigned int se_vport_xoffset;
  345. unsigned int se_vport_yscale;
  346. unsigned int se_vport_yoffset;
  347. unsigned int se_vport_zscale;
  348. unsigned int se_vport_zoffset;
  349. /* Setup state */
  350. unsigned int se_cntl_status; /* 0x2140 */
  351. /* Misc state */
  352. unsigned int re_top_left; /* 0x26c0 */
  353. unsigned int re_misc;
  354. } drm_radeon_context_regs_t;
  355. typedef struct {
  356. /* Zbias state */
  357. unsigned int se_zbias_factor; /* 0x1dac */
  358. unsigned int se_zbias_constant;
  359. } drm_radeon_context2_regs_t;
  360. /* Setup registers for each texture unit
  361. */
  362. typedef struct {
  363. unsigned int pp_txfilter;
  364. unsigned int pp_txformat;
  365. unsigned int pp_txoffset;
  366. unsigned int pp_txcblend;
  367. unsigned int pp_txablend;
  368. unsigned int pp_tfactor;
  369. unsigned int pp_border_color;
  370. } drm_radeon_texture_regs_t;
  371. typedef struct {
  372. unsigned int start;
  373. unsigned int finish;
  374. unsigned int prim:8;
  375. unsigned int stateidx:8;
  376. unsigned int numverts:16; /* overloaded as offset/64 for elt prims */
  377. unsigned int vc_format; /* vertex format */
  378. } drm_radeon_prim_t;
  379. typedef struct {
  380. drm_radeon_context_regs_t context;
  381. drm_radeon_texture_regs_t tex[RADEON_MAX_TEXTURE_UNITS];
  382. drm_radeon_context2_regs_t context2;
  383. unsigned int dirty;
  384. } drm_radeon_state_t;
  385. typedef struct {
  386. /* The channel for communication of state information to the
  387. * kernel on firing a vertex buffer with either of the
  388. * obsoleted vertex/index ioctls.
  389. */
  390. drm_radeon_context_regs_t context_state;
  391. drm_radeon_texture_regs_t tex_state[RADEON_MAX_TEXTURE_UNITS];
  392. unsigned int dirty;
  393. unsigned int vertsize;
  394. unsigned int vc_format;
  395. /* The current cliprects, or a subset thereof.
  396. */
  397. struct drm_clip_rect boxes[RADEON_NR_SAREA_CLIPRECTS];
  398. unsigned int nbox;
  399. /* Counters for client-side throttling of rendering clients.
  400. */
  401. unsigned int last_frame;
  402. unsigned int last_dispatch;
  403. unsigned int last_clear;
  404. struct drm_tex_region tex_list[RADEON_NR_TEX_HEAPS][RADEON_NR_TEX_REGIONS +
  405. 1];
  406. unsigned int tex_age[RADEON_NR_TEX_HEAPS];
  407. int ctx_owner;
  408. int pfState; /* number of 3d windows (0,1,2ormore) */
  409. int pfCurrentPage; /* which buffer is being displayed? */
  410. int crtc2_base; /* CRTC2 frame offset */
  411. int tiling_enabled; /* set by drm, read by 2d + 3d clients */
  412. } drm_radeon_sarea_t;
  413. /* WARNING: If you change any of these defines, make sure to change the
  414. * defines in the Xserver file (xf86drmRadeon.h)
  415. *
  416. * KW: actually it's illegal to change any of this (backwards compatibility).
  417. */
  418. /* Radeon specific ioctls
  419. * The device specific ioctl range is 0x40 to 0x79.
  420. */
  421. #define DRM_RADEON_CP_INIT 0x00
  422. #define DRM_RADEON_CP_START 0x01
  423. #define DRM_RADEON_CP_STOP 0x02
  424. #define DRM_RADEON_CP_RESET 0x03
  425. #define DRM_RADEON_CP_IDLE 0x04
  426. #define DRM_RADEON_RESET 0x05
  427. #define DRM_RADEON_FULLSCREEN 0x06
  428. #define DRM_RADEON_SWAP 0x07
  429. #define DRM_RADEON_CLEAR 0x08
  430. #define DRM_RADEON_VERTEX 0x09
  431. #define DRM_RADEON_INDICES 0x0A
  432. #define DRM_RADEON_NOT_USED
  433. #define DRM_RADEON_STIPPLE 0x0C
  434. #define DRM_RADEON_INDIRECT 0x0D
  435. #define DRM_RADEON_TEXTURE 0x0E
  436. #define DRM_RADEON_VERTEX2 0x0F
  437. #define DRM_RADEON_CMDBUF 0x10
  438. #define DRM_RADEON_GETPARAM 0x11
  439. #define DRM_RADEON_FLIP 0x12
  440. #define DRM_RADEON_ALLOC 0x13
  441. #define DRM_RADEON_FREE 0x14
  442. #define DRM_RADEON_INIT_HEAP 0x15
  443. #define DRM_RADEON_IRQ_EMIT 0x16
  444. #define DRM_RADEON_IRQ_WAIT 0x17
  445. #define DRM_RADEON_CP_RESUME 0x18
  446. #define DRM_RADEON_SETPARAM 0x19
  447. #define DRM_RADEON_SURF_ALLOC 0x1a
  448. #define DRM_RADEON_SURF_FREE 0x1b
  449. #define DRM_IOCTL_RADEON_CP_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_INIT, drm_radeon_init_t)
  450. #define DRM_IOCTL_RADEON_CP_START DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_START)
  451. #define DRM_IOCTL_RADEON_CP_STOP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_STOP, drm_radeon_cp_stop_t)
  452. #define DRM_IOCTL_RADEON_CP_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESET)
  453. #define DRM_IOCTL_RADEON_CP_IDLE DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_IDLE)
  454. #define DRM_IOCTL_RADEON_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_RESET)
  455. #define DRM_IOCTL_RADEON_FULLSCREEN DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FULLSCREEN, drm_radeon_fullscreen_t)
  456. #define DRM_IOCTL_RADEON_SWAP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_SWAP)
  457. #define DRM_IOCTL_RADEON_CLEAR DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CLEAR, drm_radeon_clear_t)
  458. #define DRM_IOCTL_RADEON_VERTEX DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX, drm_radeon_vertex_t)
  459. #define DRM_IOCTL_RADEON_INDICES DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INDICES, drm_radeon_indices_t)
  460. #define DRM_IOCTL_RADEON_STIPPLE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_STIPPLE, drm_radeon_stipple_t)
  461. #define DRM_IOCTL_RADEON_INDIRECT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t)
  462. #define DRM_IOCTL_RADEON_TEXTURE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t)
  463. #define DRM_IOCTL_RADEON_VERTEX2 DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX2, drm_radeon_vertex2_t)
  464. #define DRM_IOCTL_RADEON_CMDBUF DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CMDBUF, drm_radeon_cmd_buffer_t)
  465. #define DRM_IOCTL_RADEON_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t)
  466. #define DRM_IOCTL_RADEON_FLIP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_FLIP)
  467. #define DRM_IOCTL_RADEON_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t)
  468. #define DRM_IOCTL_RADEON_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FREE, drm_radeon_mem_free_t)
  469. #define DRM_IOCTL_RADEON_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INIT_HEAP, drm_radeon_mem_init_heap_t)
  470. #define DRM_IOCTL_RADEON_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t)
  471. #define DRM_IOCTL_RADEON_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_IRQ_WAIT, drm_radeon_irq_wait_t)
  472. #define DRM_IOCTL_RADEON_CP_RESUME DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESUME)
  473. #define DRM_IOCTL_RADEON_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SETPARAM, drm_radeon_setparam_t)
  474. #define DRM_IOCTL_RADEON_SURF_ALLOC DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_ALLOC, drm_radeon_surface_alloc_t)
  475. #define DRM_IOCTL_RADEON_SURF_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_FREE, drm_radeon_surface_free_t)
  476. typedef struct drm_radeon_init {
  477. enum {
  478. RADEON_INIT_CP = 0x01,
  479. RADEON_CLEANUP_CP = 0x02,
  480. RADEON_INIT_R200_CP = 0x03,
  481. RADEON_INIT_R300_CP = 0x04
  482. } func;
  483. unsigned long sarea_priv_offset;
  484. int is_pci;
  485. int cp_mode;
  486. int gart_size;
  487. int ring_size;
  488. int usec_timeout;
  489. unsigned int fb_bpp;
  490. unsigned int front_offset, front_pitch;
  491. unsigned int back_offset, back_pitch;
  492. unsigned int depth_bpp;
  493. unsigned int depth_offset, depth_pitch;
  494. unsigned long fb_offset;
  495. unsigned long mmio_offset;
  496. unsigned long ring_offset;
  497. unsigned long ring_rptr_offset;
  498. unsigned long buffers_offset;
  499. unsigned long gart_textures_offset;
  500. } drm_radeon_init_t;
  501. typedef struct drm_radeon_cp_stop {
  502. int flush;
  503. int idle;
  504. } drm_radeon_cp_stop_t;
  505. typedef struct drm_radeon_fullscreen {
  506. enum {
  507. RADEON_INIT_FULLSCREEN = 0x01,
  508. RADEON_CLEANUP_FULLSCREEN = 0x02
  509. } func;
  510. } drm_radeon_fullscreen_t;
  511. #define CLEAR_X1 0
  512. #define CLEAR_Y1 1
  513. #define CLEAR_X2 2
  514. #define CLEAR_Y2 3
  515. #define CLEAR_DEPTH 4
  516. typedef union drm_radeon_clear_rect {
  517. float f[5];
  518. unsigned int ui[5];
  519. } drm_radeon_clear_rect_t;
  520. typedef struct drm_radeon_clear {
  521. unsigned int flags;
  522. unsigned int clear_color;
  523. unsigned int clear_depth;
  524. unsigned int color_mask;
  525. unsigned int depth_mask; /* misnamed field: should be stencil */
  526. drm_radeon_clear_rect_t __user *depth_boxes;
  527. } drm_radeon_clear_t;
  528. typedef struct drm_radeon_vertex {
  529. int prim;
  530. int idx; /* Index of vertex buffer */
  531. int count; /* Number of vertices in buffer */
  532. int discard; /* Client finished with buffer? */
  533. } drm_radeon_vertex_t;
  534. typedef struct drm_radeon_indices {
  535. int prim;
  536. int idx;
  537. int start;
  538. int end;
  539. int discard; /* Client finished with buffer? */
  540. } drm_radeon_indices_t;
  541. /* v1.2 - obsoletes drm_radeon_vertex and drm_radeon_indices
  542. * - allows multiple primitives and state changes in a single ioctl
  543. * - supports driver change to emit native primitives
  544. */
  545. typedef struct drm_radeon_vertex2 {
  546. int idx; /* Index of vertex buffer */
  547. int discard; /* Client finished with buffer? */
  548. int nr_states;
  549. drm_radeon_state_t __user *state;
  550. int nr_prims;
  551. drm_radeon_prim_t __user *prim;
  552. } drm_radeon_vertex2_t;
  553. /* v1.3 - obsoletes drm_radeon_vertex2
  554. * - allows arbitarily large cliprect list
  555. * - allows updating of tcl packet, vector and scalar state
  556. * - allows memory-efficient description of state updates
  557. * - allows state to be emitted without a primitive
  558. * (for clears, ctx switches)
  559. * - allows more than one dma buffer to be referenced per ioctl
  560. * - supports tcl driver
  561. * - may be extended in future versions with new cmd types, packets
  562. */
  563. typedef struct drm_radeon_cmd_buffer {
  564. int bufsz;
  565. char __user *buf;
  566. int nbox;
  567. struct drm_clip_rect __user *boxes;
  568. } drm_radeon_cmd_buffer_t;
  569. typedef struct drm_radeon_tex_image {
  570. unsigned int x, y; /* Blit coordinates */
  571. unsigned int width, height;
  572. const void __user *data;
  573. } drm_radeon_tex_image_t;
  574. typedef struct drm_radeon_texture {
  575. unsigned int offset;
  576. int pitch;
  577. int format;
  578. int width; /* Texture image coordinates */
  579. int height;
  580. drm_radeon_tex_image_t __user *image;
  581. } drm_radeon_texture_t;
  582. typedef struct drm_radeon_stipple {
  583. unsigned int __user *mask;
  584. } drm_radeon_stipple_t;
  585. typedef struct drm_radeon_indirect {
  586. int idx;
  587. int start;
  588. int end;
  589. int discard;
  590. } drm_radeon_indirect_t;
  591. /* enum for card type parameters */
  592. #define RADEON_CARD_PCI 0
  593. #define RADEON_CARD_AGP 1
  594. #define RADEON_CARD_PCIE 2
  595. /* 1.3: An ioctl to get parameters that aren't available to the 3d
  596. * client any other way.
  597. */
  598. #define RADEON_PARAM_GART_BUFFER_OFFSET 1 /* card offset of 1st GART buffer */
  599. #define RADEON_PARAM_LAST_FRAME 2
  600. #define RADEON_PARAM_LAST_DISPATCH 3
  601. #define RADEON_PARAM_LAST_CLEAR 4
  602. /* Added with DRM version 1.6. */
  603. #define RADEON_PARAM_IRQ_NR 5
  604. #define RADEON_PARAM_GART_BASE 6 /* card offset of GART base */
  605. /* Added with DRM version 1.8. */
  606. #define RADEON_PARAM_REGISTER_HANDLE 7 /* for drmMap() */
  607. #define RADEON_PARAM_STATUS_HANDLE 8
  608. #define RADEON_PARAM_SAREA_HANDLE 9
  609. #define RADEON_PARAM_GART_TEX_HANDLE 10
  610. #define RADEON_PARAM_SCRATCH_OFFSET 11
  611. #define RADEON_PARAM_CARD_TYPE 12
  612. #define RADEON_PARAM_VBLANK_CRTC 13 /* VBLANK CRTC */
  613. #define RADEON_PARAM_FB_LOCATION 14 /* FB location */
  614. #define RADEON_PARAM_NUM_GB_PIPES 15 /* num GB pipes */
  615. typedef struct drm_radeon_getparam {
  616. int param;
  617. void __user *value;
  618. } drm_radeon_getparam_t;
  619. /* 1.6: Set up a memory manager for regions of shared memory:
  620. */
  621. #define RADEON_MEM_REGION_GART 1
  622. #define RADEON_MEM_REGION_FB 2
  623. typedef struct drm_radeon_mem_alloc {
  624. int region;
  625. int alignment;
  626. int size;
  627. int __user *region_offset; /* offset from start of fb or GART */
  628. } drm_radeon_mem_alloc_t;
  629. typedef struct drm_radeon_mem_free {
  630. int region;
  631. int region_offset;
  632. } drm_radeon_mem_free_t;
  633. typedef struct drm_radeon_mem_init_heap {
  634. int region;
  635. int size;
  636. int start;
  637. } drm_radeon_mem_init_heap_t;
  638. /* 1.6: Userspace can request & wait on irq's:
  639. */
  640. typedef struct drm_radeon_irq_emit {
  641. int __user *irq_seq;
  642. } drm_radeon_irq_emit_t;
  643. typedef struct drm_radeon_irq_wait {
  644. int irq_seq;
  645. } drm_radeon_irq_wait_t;
  646. /* 1.10: Clients tell the DRM where they think the framebuffer is located in
  647. * the card's address space, via a new generic ioctl to set parameters
  648. */
  649. typedef struct drm_radeon_setparam {
  650. unsigned int param;
  651. int64_t value;
  652. } drm_radeon_setparam_t;
  653. #define RADEON_SETPARAM_FB_LOCATION 1 /* determined framebuffer location */
  654. #define RADEON_SETPARAM_SWITCH_TILING 2 /* enable/disable color tiling */
  655. #define RADEON_SETPARAM_PCIGART_LOCATION 3 /* PCI Gart Location */
  656. #define RADEON_SETPARAM_NEW_MEMMAP 4 /* Use new memory map */
  657. #define RADEON_SETPARAM_PCIGART_TABLE_SIZE 5 /* PCI GART Table Size */
  658. #define RADEON_SETPARAM_VBLANK_CRTC 6 /* VBLANK CRTC */
  659. /* 1.14: Clients can allocate/free a surface
  660. */
  661. typedef struct drm_radeon_surface_alloc {
  662. unsigned int address;
  663. unsigned int size;
  664. unsigned int flags;
  665. } drm_radeon_surface_alloc_t;
  666. typedef struct drm_radeon_surface_free {
  667. unsigned int address;
  668. } drm_radeon_surface_free_t;
  669. #define DRM_RADEON_VBLANK_CRTC1 1
  670. #define DRM_RADEON_VBLANK_CRTC2 2
  671. #endif