ehci.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for for tuning/monitoring */
  37. struct ehci_stats {
  38. /* irq usage */
  39. unsigned long normal;
  40. unsigned long error;
  41. unsigned long reclaim;
  42. unsigned long lost_iaa;
  43. /* termination of urbs from core */
  44. unsigned long complete;
  45. unsigned long unlink;
  46. };
  47. /* ehci_hcd->lock guards shared data against other CPUs:
  48. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  49. * usb_host_endpoint: hcpriv
  50. * ehci_qh: qh_next, qtd_list
  51. * ehci_qtd: qtd_list
  52. *
  53. * Also, hold this lock when talking to HC registers or
  54. * when updating hw_* fields in shared qh/qtd/... structures.
  55. */
  56. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  57. struct ehci_hcd { /* one per controller */
  58. /* glue to PCI and HCD framework */
  59. struct ehci_caps __iomem *caps;
  60. struct ehci_regs __iomem *regs;
  61. struct ehci_dbg_port __iomem *debug;
  62. __u32 hcs_params; /* cached register copy */
  63. spinlock_t lock;
  64. /* async schedule support */
  65. struct ehci_qh *async;
  66. struct ehci_qh *reclaim;
  67. unsigned scanning : 1;
  68. /* periodic schedule support */
  69. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  70. unsigned periodic_size;
  71. __hc32 *periodic; /* hw periodic table */
  72. dma_addr_t periodic_dma;
  73. unsigned i_thresh; /* uframes HC might cache */
  74. union ehci_shadow *pshadow; /* mirror hw periodic table */
  75. int next_uframe; /* scan periodic, start here */
  76. unsigned periodic_sched; /* periodic activity count */
  77. /* per root hub port */
  78. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  79. /* bit vectors (one bit per port) */
  80. unsigned long bus_suspended; /* which ports were
  81. already suspended at the start of a bus suspend */
  82. unsigned long companion_ports; /* which ports are
  83. dedicated to the companion controller */
  84. unsigned long owned_ports; /* which ports are
  85. owned by the companion during a bus suspend */
  86. unsigned long port_c_suspend; /* which ports have
  87. the change-suspend feature turned on */
  88. unsigned long suspended_ports; /* which ports are
  89. suspended */
  90. /* per-HC memory pools (could be per-bus, but ...) */
  91. struct dma_pool *qh_pool; /* qh per active urb */
  92. struct dma_pool *qtd_pool; /* one or more per qh */
  93. struct dma_pool *itd_pool; /* itd per iso urb */
  94. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  95. struct timer_list iaa_watchdog;
  96. struct timer_list watchdog;
  97. unsigned long actions;
  98. unsigned stamp;
  99. unsigned long next_statechange;
  100. u32 command;
  101. /* SILICON QUIRKS */
  102. unsigned no_selective_suspend:1;
  103. unsigned has_fsl_port_bug:1; /* FreeScale */
  104. unsigned big_endian_mmio:1;
  105. unsigned big_endian_desc:1;
  106. u8 sbrn; /* packed release number */
  107. /* irq statistics */
  108. #ifdef EHCI_STATS
  109. struct ehci_stats stats;
  110. # define COUNT(x) do { (x)++; } while (0)
  111. #else
  112. # define COUNT(x) do {} while (0)
  113. #endif
  114. /* debug files */
  115. #ifdef DEBUG
  116. struct dentry *debug_dir;
  117. struct dentry *debug_async;
  118. struct dentry *debug_periodic;
  119. struct dentry *debug_registers;
  120. #endif
  121. };
  122. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  123. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  124. {
  125. return (struct ehci_hcd *) (hcd->hcd_priv);
  126. }
  127. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  128. {
  129. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  130. }
  131. static inline void
  132. iaa_watchdog_start(struct ehci_hcd *ehci)
  133. {
  134. WARN_ON(timer_pending(&ehci->iaa_watchdog));
  135. mod_timer(&ehci->iaa_watchdog,
  136. jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
  137. }
  138. static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
  139. {
  140. del_timer(&ehci->iaa_watchdog);
  141. }
  142. enum ehci_timer_action {
  143. TIMER_IO_WATCHDOG,
  144. TIMER_ASYNC_SHRINK,
  145. TIMER_ASYNC_OFF,
  146. };
  147. static inline void
  148. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  149. {
  150. clear_bit (action, &ehci->actions);
  151. }
  152. static inline void
  153. timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
  154. {
  155. /* Don't override timeouts which shrink or (later) disable
  156. * the async ring; just the I/O watchdog. Note that if a
  157. * SHRINK were pending, OFF would never be requested.
  158. */
  159. enum ehci_timer_action oldactions = ehci->actions;
  160. if (!test_and_set_bit (action, &ehci->actions)) {
  161. unsigned long t;
  162. if (timer_pending(&ehci->watchdog)
  163. && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
  164. & oldactions))
  165. return;
  166. switch (action) {
  167. case TIMER_IO_WATCHDOG:
  168. t = EHCI_IO_JIFFIES;
  169. break;
  170. case TIMER_ASYNC_OFF:
  171. t = EHCI_ASYNC_JIFFIES;
  172. break;
  173. // case TIMER_ASYNC_SHRINK:
  174. default:
  175. /* add a jiffie since we synch against the
  176. * 8 KHz uframe counter.
  177. */
  178. t = DIV_ROUND_UP(EHCI_SHRINK_FRAMES * HZ, 1000) + 1;
  179. break;
  180. }
  181. mod_timer(&ehci->watchdog, round_jiffies(t + jiffies));
  182. }
  183. }
  184. /*-------------------------------------------------------------------------*/
  185. #include <linux/usb/ehci_def.h>
  186. /*-------------------------------------------------------------------------*/
  187. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  188. /*
  189. * EHCI Specification 0.95 Section 3.5
  190. * QTD: describe data transfer components (buffer, direction, ...)
  191. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  192. *
  193. * These are associated only with "QH" (Queue Head) structures,
  194. * used with control, bulk, and interrupt transfers.
  195. */
  196. struct ehci_qtd {
  197. /* first part defined by EHCI spec */
  198. __hc32 hw_next; /* see EHCI 3.5.1 */
  199. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  200. __hc32 hw_token; /* see EHCI 3.5.3 */
  201. #define QTD_TOGGLE (1 << 31) /* data toggle */
  202. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  203. #define QTD_IOC (1 << 15) /* interrupt on complete */
  204. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  205. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  206. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  207. #define QTD_STS_HALT (1 << 6) /* halted on error */
  208. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  209. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  210. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  211. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  212. #define QTD_STS_STS (1 << 1) /* split transaction state */
  213. #define QTD_STS_PING (1 << 0) /* issue PING? */
  214. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  215. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  216. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  217. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  218. __hc32 hw_buf_hi [5]; /* Appendix B */
  219. /* the rest is HCD-private */
  220. dma_addr_t qtd_dma; /* qtd address */
  221. struct list_head qtd_list; /* sw qtd list */
  222. struct urb *urb; /* qtd's urb */
  223. size_t length; /* length of buffer */
  224. } __attribute__ ((aligned (32)));
  225. /* mask NakCnt+T in qh->hw_alt_next */
  226. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  227. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  228. /*-------------------------------------------------------------------------*/
  229. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  230. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  231. /*
  232. * Now the following defines are not converted using the
  233. * __constant_cpu_to_le32() macro anymore, since we have to support
  234. * "dynamic" switching between be and le support, so that the driver
  235. * can be used on one system with SoC EHCI controller using big-endian
  236. * descriptors as well as a normal little-endian PCI EHCI controller.
  237. */
  238. /* values for that type tag */
  239. #define Q_TYPE_ITD (0 << 1)
  240. #define Q_TYPE_QH (1 << 1)
  241. #define Q_TYPE_SITD (2 << 1)
  242. #define Q_TYPE_FSTN (3 << 1)
  243. /* next async queue entry, or pointer to interrupt/periodic QH */
  244. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  245. /* for periodic/async schedules and qtd lists, mark end of list */
  246. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  247. /*
  248. * Entries in periodic shadow table are pointers to one of four kinds
  249. * of data structure. That's dictated by the hardware; a type tag is
  250. * encoded in the low bits of the hardware's periodic schedule. Use
  251. * Q_NEXT_TYPE to get the tag.
  252. *
  253. * For entries in the async schedule, the type tag always says "qh".
  254. */
  255. union ehci_shadow {
  256. struct ehci_qh *qh; /* Q_TYPE_QH */
  257. struct ehci_itd *itd; /* Q_TYPE_ITD */
  258. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  259. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  260. __hc32 *hw_next; /* (all types) */
  261. void *ptr;
  262. };
  263. /*-------------------------------------------------------------------------*/
  264. /*
  265. * EHCI Specification 0.95 Section 3.6
  266. * QH: describes control/bulk/interrupt endpoints
  267. * See Fig 3-7 "Queue Head Structure Layout".
  268. *
  269. * These appear in both the async and (for interrupt) periodic schedules.
  270. */
  271. struct ehci_qh {
  272. /* first part defined by EHCI spec */
  273. __hc32 hw_next; /* see EHCI 3.6.1 */
  274. __hc32 hw_info1; /* see EHCI 3.6.2 */
  275. #define QH_HEAD 0x00008000
  276. __hc32 hw_info2; /* see EHCI 3.6.2 */
  277. #define QH_SMASK 0x000000ff
  278. #define QH_CMASK 0x0000ff00
  279. #define QH_HUBADDR 0x007f0000
  280. #define QH_HUBPORT 0x3f800000
  281. #define QH_MULT 0xc0000000
  282. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  283. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  284. __hc32 hw_qtd_next;
  285. __hc32 hw_alt_next;
  286. __hc32 hw_token;
  287. __hc32 hw_buf [5];
  288. __hc32 hw_buf_hi [5];
  289. /* the rest is HCD-private */
  290. dma_addr_t qh_dma; /* address of qh */
  291. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  292. struct list_head qtd_list; /* sw qtd list */
  293. struct ehci_qtd *dummy;
  294. struct ehci_qh *reclaim; /* next to reclaim */
  295. struct ehci_hcd *ehci;
  296. /*
  297. * Do NOT use atomic operations for QH refcounting. On some CPUs
  298. * (PPC7448 for example), atomic operations cannot be performed on
  299. * memory that is cache-inhibited (i.e. being used for DMA).
  300. * Spinlocks are used to protect all QH fields.
  301. */
  302. u32 refcount;
  303. unsigned stamp;
  304. u8 qh_state;
  305. #define QH_STATE_LINKED 1 /* HC sees this */
  306. #define QH_STATE_UNLINK 2 /* HC may still see this */
  307. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  308. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  309. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  310. /* periodic schedule info */
  311. u8 usecs; /* intr bandwidth */
  312. u8 gap_uf; /* uframes split/csplit gap */
  313. u8 c_usecs; /* ... split completion bw */
  314. u16 tt_usecs; /* tt downstream bandwidth */
  315. unsigned short period; /* polling interval */
  316. unsigned short start; /* where polling starts */
  317. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  318. struct usb_device *dev; /* access to TT */
  319. } __attribute__ ((aligned (32)));
  320. /*-------------------------------------------------------------------------*/
  321. /* description of one iso transaction (up to 3 KB data if highspeed) */
  322. struct ehci_iso_packet {
  323. /* These will be copied to iTD when scheduling */
  324. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  325. __hc32 transaction; /* itd->hw_transaction[i] |= */
  326. u8 cross; /* buf crosses pages */
  327. /* for full speed OUT splits */
  328. u32 buf1;
  329. };
  330. /* temporary schedule data for packets from iso urbs (both speeds)
  331. * each packet is one logical usb transaction to the device (not TT),
  332. * beginning at stream->next_uframe
  333. */
  334. struct ehci_iso_sched {
  335. struct list_head td_list;
  336. unsigned span;
  337. struct ehci_iso_packet packet [0];
  338. };
  339. /*
  340. * ehci_iso_stream - groups all (s)itds for this endpoint.
  341. * acts like a qh would, if EHCI had them for ISO.
  342. */
  343. struct ehci_iso_stream {
  344. /* first two fields match QH, but info1 == 0 */
  345. __hc32 hw_next;
  346. __hc32 hw_info1;
  347. u32 refcount;
  348. u8 bEndpointAddress;
  349. u8 highspeed;
  350. u16 depth; /* depth in uframes */
  351. struct list_head td_list; /* queued itds/sitds */
  352. struct list_head free_list; /* list of unused itds/sitds */
  353. struct usb_device *udev;
  354. struct usb_host_endpoint *ep;
  355. /* output of (re)scheduling */
  356. unsigned long start; /* jiffies */
  357. unsigned long rescheduled;
  358. int next_uframe;
  359. __hc32 splits;
  360. /* the rest is derived from the endpoint descriptor,
  361. * trusting urb->interval == f(epdesc->bInterval) and
  362. * including the extra info for hw_bufp[0..2]
  363. */
  364. u8 usecs, c_usecs;
  365. u16 interval;
  366. u16 tt_usecs;
  367. u16 maxp;
  368. u16 raw_mask;
  369. unsigned bandwidth;
  370. /* This is used to initialize iTD's hw_bufp fields */
  371. __hc32 buf0;
  372. __hc32 buf1;
  373. __hc32 buf2;
  374. /* this is used to initialize sITD's tt info */
  375. __hc32 address;
  376. };
  377. /*-------------------------------------------------------------------------*/
  378. /*
  379. * EHCI Specification 0.95 Section 3.3
  380. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  381. *
  382. * Schedule records for high speed iso xfers
  383. */
  384. struct ehci_itd {
  385. /* first part defined by EHCI spec */
  386. __hc32 hw_next; /* see EHCI 3.3.1 */
  387. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  388. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  389. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  390. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  391. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  392. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  393. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  394. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  395. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  396. __hc32 hw_bufp_hi [7]; /* Appendix B */
  397. /* the rest is HCD-private */
  398. dma_addr_t itd_dma; /* for this itd */
  399. union ehci_shadow itd_next; /* ptr to periodic q entry */
  400. struct urb *urb;
  401. struct ehci_iso_stream *stream; /* endpoint's queue */
  402. struct list_head itd_list; /* list of stream's itds */
  403. /* any/all hw_transactions here may be used by that urb */
  404. unsigned frame; /* where scheduled */
  405. unsigned pg;
  406. unsigned index[8]; /* in urb->iso_frame_desc */
  407. } __attribute__ ((aligned (32)));
  408. /*-------------------------------------------------------------------------*/
  409. /*
  410. * EHCI Specification 0.95 Section 3.4
  411. * siTD, aka split-transaction isochronous Transfer Descriptor
  412. * ... describe full speed iso xfers through TT in hubs
  413. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  414. */
  415. struct ehci_sitd {
  416. /* first part defined by EHCI spec */
  417. __hc32 hw_next;
  418. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  419. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  420. __hc32 hw_uframe; /* EHCI table 3-10 */
  421. __hc32 hw_results; /* EHCI table 3-11 */
  422. #define SITD_IOC (1 << 31) /* interrupt on completion */
  423. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  424. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  425. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  426. #define SITD_STS_ERR (1 << 6) /* error from TT */
  427. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  428. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  429. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  430. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  431. #define SITD_STS_STS (1 << 1) /* split transaction state */
  432. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  433. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  434. __hc32 hw_backpointer; /* EHCI table 3-13 */
  435. __hc32 hw_buf_hi [2]; /* Appendix B */
  436. /* the rest is HCD-private */
  437. dma_addr_t sitd_dma;
  438. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  439. struct urb *urb;
  440. struct ehci_iso_stream *stream; /* endpoint's queue */
  441. struct list_head sitd_list; /* list of stream's sitds */
  442. unsigned frame;
  443. unsigned index;
  444. } __attribute__ ((aligned (32)));
  445. /*-------------------------------------------------------------------------*/
  446. /*
  447. * EHCI Specification 0.96 Section 3.7
  448. * Periodic Frame Span Traversal Node (FSTN)
  449. *
  450. * Manages split interrupt transactions (using TT) that span frame boundaries
  451. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  452. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  453. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  454. */
  455. struct ehci_fstn {
  456. __hc32 hw_next; /* any periodic q entry */
  457. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  458. /* the rest is HCD-private */
  459. dma_addr_t fstn_dma;
  460. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  461. } __attribute__ ((aligned (32)));
  462. /*-------------------------------------------------------------------------*/
  463. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  464. /*
  465. * Some EHCI controllers have a Transaction Translator built into the
  466. * root hub. This is a non-standard feature. Each controller will need
  467. * to add code to the following inline functions, and call them as
  468. * needed (mostly in root hub code).
  469. */
  470. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  471. /* Returns the speed of a device attached to a port on the root hub. */
  472. static inline unsigned int
  473. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  474. {
  475. if (ehci_is_TDI(ehci)) {
  476. switch ((portsc>>26)&3) {
  477. case 0:
  478. return 0;
  479. case 1:
  480. return (1<<USB_PORT_FEAT_LOWSPEED);
  481. case 2:
  482. default:
  483. return (1<<USB_PORT_FEAT_HIGHSPEED);
  484. }
  485. }
  486. return (1<<USB_PORT_FEAT_HIGHSPEED);
  487. }
  488. #else
  489. #define ehci_is_TDI(e) (0)
  490. #define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
  491. #endif
  492. /*-------------------------------------------------------------------------*/
  493. #ifdef CONFIG_PPC_83xx
  494. /* Some Freescale processors have an erratum in which the TT
  495. * port number in the queue head was 0..N-1 instead of 1..N.
  496. */
  497. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  498. #else
  499. #define ehci_has_fsl_portno_bug(e) (0)
  500. #endif
  501. /*
  502. * While most USB host controllers implement their registers in
  503. * little-endian format, a minority (celleb companion chip) implement
  504. * them in big endian format.
  505. *
  506. * This attempts to support either format at compile time without a
  507. * runtime penalty, or both formats with the additional overhead
  508. * of checking a flag bit.
  509. */
  510. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  511. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  512. #else
  513. #define ehci_big_endian_mmio(e) 0
  514. #endif
  515. /*
  516. * Big-endian read/write functions are arch-specific.
  517. * Other arches can be added if/when they're needed.
  518. */
  519. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  520. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  521. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  522. #endif
  523. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  524. __u32 __iomem * regs)
  525. {
  526. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  527. return ehci_big_endian_mmio(ehci) ?
  528. readl_be(regs) :
  529. readl(regs);
  530. #else
  531. return readl(regs);
  532. #endif
  533. }
  534. static inline void ehci_writel(const struct ehci_hcd *ehci,
  535. const unsigned int val, __u32 __iomem *regs)
  536. {
  537. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  538. ehci_big_endian_mmio(ehci) ?
  539. writel_be(val, regs) :
  540. writel(val, regs);
  541. #else
  542. writel(val, regs);
  543. #endif
  544. }
  545. /*-------------------------------------------------------------------------*/
  546. /*
  547. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  548. * format, but also its DMA data structures (descriptors).
  549. *
  550. * EHCI controllers accessed through PCI work normally (little-endian
  551. * everywhere), so we won't bother supporting a BE-only mode for now.
  552. */
  553. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  554. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  555. /* cpu to ehci */
  556. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  557. {
  558. return ehci_big_endian_desc(ehci)
  559. ? (__force __hc32)cpu_to_be32(x)
  560. : (__force __hc32)cpu_to_le32(x);
  561. }
  562. /* ehci to cpu */
  563. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  564. {
  565. return ehci_big_endian_desc(ehci)
  566. ? be32_to_cpu((__force __be32)x)
  567. : le32_to_cpu((__force __le32)x);
  568. }
  569. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  570. {
  571. return ehci_big_endian_desc(ehci)
  572. ? be32_to_cpup((__force __be32 *)x)
  573. : le32_to_cpup((__force __le32 *)x);
  574. }
  575. #else
  576. /* cpu to ehci */
  577. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  578. {
  579. return cpu_to_le32(x);
  580. }
  581. /* ehci to cpu */
  582. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  583. {
  584. return le32_to_cpu(x);
  585. }
  586. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  587. {
  588. return le32_to_cpup(x);
  589. }
  590. #endif
  591. /*-------------------------------------------------------------------------*/
  592. #ifndef DEBUG
  593. #define STUB_DEBUG_FILES
  594. #endif /* DEBUG */
  595. /*-------------------------------------------------------------------------*/
  596. #endif /* __LINUX_EHCI_HCD_H */