fsl_usb2_udc.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/mm.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/device.h>
  32. #include <linux/usb/ch9.h>
  33. #include <linux/usb/gadget.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/dmapool.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/io.h>
  41. #include <asm/system.h>
  42. #include <asm/unaligned.h>
  43. #include <asm/dma.h>
  44. #include "fsl_usb2_udc.h"
  45. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  46. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  47. #define DRIVER_VERSION "Apr 20, 2007"
  48. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  49. static const char driver_name[] = "fsl-usb2-udc";
  50. static const char driver_desc[] = DRIVER_DESC;
  51. static struct usb_dr_device *dr_regs;
  52. static struct usb_sys_interface *usb_sys_regs;
  53. /* it is initialized in probe() */
  54. static struct fsl_udc *udc_controller = NULL;
  55. static const struct usb_endpoint_descriptor
  56. fsl_ep0_desc = {
  57. .bLength = USB_DT_ENDPOINT_SIZE,
  58. .bDescriptorType = USB_DT_ENDPOINT,
  59. .bEndpointAddress = 0,
  60. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  61. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  62. };
  63. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  64. #ifdef CONFIG_PPC32
  65. #define fsl_readl(addr) in_le32(addr)
  66. #define fsl_writel(val32, addr) out_le32(addr, val32)
  67. #else
  68. #define fsl_readl(addr) readl(addr)
  69. #define fsl_writel(val32, addr) writel(val32, addr)
  70. #endif
  71. /********************************************************************
  72. * Internal Used Function
  73. ********************************************************************/
  74. /*-----------------------------------------------------------------
  75. * done() - retire a request; caller blocked irqs
  76. * @status : request status to be set, only works when
  77. * request is still in progress.
  78. *--------------------------------------------------------------*/
  79. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  80. {
  81. struct fsl_udc *udc = NULL;
  82. unsigned char stopped = ep->stopped;
  83. struct ep_td_struct *curr_td, *next_td;
  84. int j;
  85. udc = (struct fsl_udc *)ep->udc;
  86. /* Removed the req from fsl_ep->queue */
  87. list_del_init(&req->queue);
  88. /* req.status should be set as -EINPROGRESS in ep_queue() */
  89. if (req->req.status == -EINPROGRESS)
  90. req->req.status = status;
  91. else
  92. status = req->req.status;
  93. /* Free dtd for the request */
  94. next_td = req->head;
  95. for (j = 0; j < req->dtd_count; j++) {
  96. curr_td = next_td;
  97. if (j != req->dtd_count - 1) {
  98. next_td = curr_td->next_td_virt;
  99. }
  100. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  101. }
  102. if (req->mapped) {
  103. dma_unmap_single(ep->udc->gadget.dev.parent,
  104. req->req.dma, req->req.length,
  105. ep_is_in(ep)
  106. ? DMA_TO_DEVICE
  107. : DMA_FROM_DEVICE);
  108. req->req.dma = DMA_ADDR_INVALID;
  109. req->mapped = 0;
  110. } else
  111. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  112. req->req.dma, req->req.length,
  113. ep_is_in(ep)
  114. ? DMA_TO_DEVICE
  115. : DMA_FROM_DEVICE);
  116. if (status && (status != -ESHUTDOWN))
  117. VDBG("complete %s req %p stat %d len %u/%u",
  118. ep->ep.name, &req->req, status,
  119. req->req.actual, req->req.length);
  120. ep->stopped = 1;
  121. spin_unlock(&ep->udc->lock);
  122. /* complete() is from gadget layer,
  123. * eg fsg->bulk_in_complete() */
  124. if (req->req.complete)
  125. req->req.complete(&ep->ep, &req->req);
  126. spin_lock(&ep->udc->lock);
  127. ep->stopped = stopped;
  128. }
  129. /*-----------------------------------------------------------------
  130. * nuke(): delete all requests related to this ep
  131. * called with spinlock held
  132. *--------------------------------------------------------------*/
  133. static void nuke(struct fsl_ep *ep, int status)
  134. {
  135. ep->stopped = 1;
  136. /* Flush fifo */
  137. fsl_ep_fifo_flush(&ep->ep);
  138. /* Whether this eq has request linked */
  139. while (!list_empty(&ep->queue)) {
  140. struct fsl_req *req = NULL;
  141. req = list_entry(ep->queue.next, struct fsl_req, queue);
  142. done(ep, req, status);
  143. }
  144. }
  145. /*------------------------------------------------------------------
  146. Internal Hardware related function
  147. ------------------------------------------------------------------*/
  148. static int dr_controller_setup(struct fsl_udc *udc)
  149. {
  150. unsigned int tmp = 0, portctrl = 0, ctrl = 0;
  151. unsigned long timeout;
  152. #define FSL_UDC_RESET_TIMEOUT 1000
  153. /* Stop and reset the usb controller */
  154. tmp = fsl_readl(&dr_regs->usbcmd);
  155. tmp &= ~USB_CMD_RUN_STOP;
  156. fsl_writel(tmp, &dr_regs->usbcmd);
  157. tmp = fsl_readl(&dr_regs->usbcmd);
  158. tmp |= USB_CMD_CTRL_RESET;
  159. fsl_writel(tmp, &dr_regs->usbcmd);
  160. /* Wait for reset to complete */
  161. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  162. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  163. if (time_after(jiffies, timeout)) {
  164. ERR("udc reset timeout!\n");
  165. return -ETIMEDOUT;
  166. }
  167. cpu_relax();
  168. }
  169. /* Set the controller as device mode */
  170. tmp = fsl_readl(&dr_regs->usbmode);
  171. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  172. /* Disable Setup Lockout */
  173. tmp |= USB_MODE_SETUP_LOCK_OFF;
  174. fsl_writel(tmp, &dr_regs->usbmode);
  175. /* Clear the setup status */
  176. fsl_writel(0, &dr_regs->usbsts);
  177. tmp = udc->ep_qh_dma;
  178. tmp &= USB_EP_LIST_ADDRESS_MASK;
  179. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  180. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  181. udc->ep_qh, (int)tmp,
  182. fsl_readl(&dr_regs->endpointlistaddr));
  183. /* Config PHY interface */
  184. portctrl = fsl_readl(&dr_regs->portsc1);
  185. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  186. switch (udc->phy_mode) {
  187. case FSL_USB2_PHY_ULPI:
  188. portctrl |= PORTSCX_PTS_ULPI;
  189. break;
  190. case FSL_USB2_PHY_UTMI_WIDE:
  191. portctrl |= PORTSCX_PTW_16BIT;
  192. /* fall through */
  193. case FSL_USB2_PHY_UTMI:
  194. portctrl |= PORTSCX_PTS_UTMI;
  195. break;
  196. case FSL_USB2_PHY_SERIAL:
  197. portctrl |= PORTSCX_PTS_FSLS;
  198. break;
  199. default:
  200. return -EINVAL;
  201. }
  202. fsl_writel(portctrl, &dr_regs->portsc1);
  203. /* Config control enable i/o output, cpu endian register */
  204. ctrl = __raw_readl(&usb_sys_regs->control);
  205. ctrl |= USB_CTRL_IOENB;
  206. __raw_writel(ctrl, &usb_sys_regs->control);
  207. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  208. /* Turn on cache snooping hardware, since some PowerPC platforms
  209. * wholly rely on hardware to deal with cache coherent. */
  210. /* Setup Snooping for all the 4GB space */
  211. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  212. __raw_writel(tmp, &usb_sys_regs->snoop1);
  213. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  214. __raw_writel(tmp, &usb_sys_regs->snoop2);
  215. #endif
  216. return 0;
  217. }
  218. /* Enable DR irq and set controller to run state */
  219. static void dr_controller_run(struct fsl_udc *udc)
  220. {
  221. u32 temp;
  222. /* Enable DR irq reg */
  223. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  224. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  225. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  226. fsl_writel(temp, &dr_regs->usbintr);
  227. /* Clear stopped bit */
  228. udc->stopped = 0;
  229. /* Set the controller as device mode */
  230. temp = fsl_readl(&dr_regs->usbmode);
  231. temp |= USB_MODE_CTRL_MODE_DEVICE;
  232. fsl_writel(temp, &dr_regs->usbmode);
  233. /* Set controller to Run */
  234. temp = fsl_readl(&dr_regs->usbcmd);
  235. temp |= USB_CMD_RUN_STOP;
  236. fsl_writel(temp, &dr_regs->usbcmd);
  237. return;
  238. }
  239. static void dr_controller_stop(struct fsl_udc *udc)
  240. {
  241. unsigned int tmp;
  242. /* disable all INTR */
  243. fsl_writel(0, &dr_regs->usbintr);
  244. /* Set stopped bit for isr */
  245. udc->stopped = 1;
  246. /* disable IO output */
  247. /* usb_sys_regs->control = 0; */
  248. /* set controller to Stop */
  249. tmp = fsl_readl(&dr_regs->usbcmd);
  250. tmp &= ~USB_CMD_RUN_STOP;
  251. fsl_writel(tmp, &dr_regs->usbcmd);
  252. return;
  253. }
  254. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  255. unsigned char ep_type)
  256. {
  257. unsigned int tmp_epctrl = 0;
  258. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  259. if (dir) {
  260. if (ep_num)
  261. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  262. tmp_epctrl |= EPCTRL_TX_ENABLE;
  263. tmp_epctrl |= ((unsigned int)(ep_type)
  264. << EPCTRL_TX_EP_TYPE_SHIFT);
  265. } else {
  266. if (ep_num)
  267. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  268. tmp_epctrl |= EPCTRL_RX_ENABLE;
  269. tmp_epctrl |= ((unsigned int)(ep_type)
  270. << EPCTRL_RX_EP_TYPE_SHIFT);
  271. }
  272. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  273. }
  274. static void
  275. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  276. {
  277. u32 tmp_epctrl = 0;
  278. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  279. if (value) {
  280. /* set the stall bit */
  281. if (dir)
  282. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  283. else
  284. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  285. } else {
  286. /* clear the stall bit and reset data toggle */
  287. if (dir) {
  288. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  289. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  290. } else {
  291. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  292. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  293. }
  294. }
  295. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  296. }
  297. /* Get stall status of a specific ep
  298. Return: 0: not stalled; 1:stalled */
  299. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  300. {
  301. u32 epctrl;
  302. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  303. if (dir)
  304. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  305. else
  306. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  307. }
  308. /********************************************************************
  309. Internal Structure Build up functions
  310. ********************************************************************/
  311. /*------------------------------------------------------------------
  312. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  313. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  314. * @mult: Mult field
  315. ------------------------------------------------------------------*/
  316. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  317. unsigned char dir, unsigned char ep_type,
  318. unsigned int max_pkt_len,
  319. unsigned int zlt, unsigned char mult)
  320. {
  321. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  322. unsigned int tmp = 0;
  323. /* set the Endpoint Capabilites in QH */
  324. switch (ep_type) {
  325. case USB_ENDPOINT_XFER_CONTROL:
  326. /* Interrupt On Setup (IOS). for control ep */
  327. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  328. | EP_QUEUE_HEAD_IOS;
  329. break;
  330. case USB_ENDPOINT_XFER_ISOC:
  331. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  332. | (mult << EP_QUEUE_HEAD_MULT_POS);
  333. break;
  334. case USB_ENDPOINT_XFER_BULK:
  335. case USB_ENDPOINT_XFER_INT:
  336. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  337. break;
  338. default:
  339. VDBG("error ep type is %d", ep_type);
  340. return;
  341. }
  342. if (zlt)
  343. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  344. p_QH->max_pkt_length = cpu_to_le32(tmp);
  345. return;
  346. }
  347. /* Setup qh structure and ep register for ep0. */
  348. static void ep0_setup(struct fsl_udc *udc)
  349. {
  350. /* the intialization of an ep includes: fields in QH, Regs,
  351. * fsl_ep struct */
  352. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  353. USB_MAX_CTRL_PAYLOAD, 0, 0);
  354. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  355. USB_MAX_CTRL_PAYLOAD, 0, 0);
  356. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  357. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  358. return;
  359. }
  360. /***********************************************************************
  361. Endpoint Management Functions
  362. ***********************************************************************/
  363. /*-------------------------------------------------------------------------
  364. * when configurations are set, or when interface settings change
  365. * for example the do_set_interface() in gadget layer,
  366. * the driver will enable or disable the relevant endpoints
  367. * ep0 doesn't use this routine. It is always enabled.
  368. -------------------------------------------------------------------------*/
  369. static int fsl_ep_enable(struct usb_ep *_ep,
  370. const struct usb_endpoint_descriptor *desc)
  371. {
  372. struct fsl_udc *udc = NULL;
  373. struct fsl_ep *ep = NULL;
  374. unsigned short max = 0;
  375. unsigned char mult = 0, zlt;
  376. int retval = -EINVAL;
  377. unsigned long flags = 0;
  378. ep = container_of(_ep, struct fsl_ep, ep);
  379. /* catch various bogus parameters */
  380. if (!_ep || !desc || ep->desc
  381. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  382. return -EINVAL;
  383. udc = ep->udc;
  384. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  385. return -ESHUTDOWN;
  386. max = le16_to_cpu(desc->wMaxPacketSize);
  387. /* Disable automatic zlp generation. Driver is reponsible to indicate
  388. * explicitly through req->req.zero. This is needed to enable multi-td
  389. * request. */
  390. zlt = 1;
  391. /* Assume the max packet size from gadget is always correct */
  392. switch (desc->bmAttributes & 0x03) {
  393. case USB_ENDPOINT_XFER_CONTROL:
  394. case USB_ENDPOINT_XFER_BULK:
  395. case USB_ENDPOINT_XFER_INT:
  396. /* mult = 0. Execute N Transactions as demonstrated by
  397. * the USB variable length packet protocol where N is
  398. * computed using the Maximum Packet Length (dQH) and
  399. * the Total Bytes field (dTD) */
  400. mult = 0;
  401. break;
  402. case USB_ENDPOINT_XFER_ISOC:
  403. /* Calculate transactions needed for high bandwidth iso */
  404. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  405. max = max & 0x8ff; /* bit 0~10 */
  406. /* 3 transactions at most */
  407. if (mult > 3)
  408. goto en_done;
  409. break;
  410. default:
  411. goto en_done;
  412. }
  413. spin_lock_irqsave(&udc->lock, flags);
  414. ep->ep.maxpacket = max;
  415. ep->desc = desc;
  416. ep->stopped = 0;
  417. /* Controller related setup */
  418. /* Init EPx Queue Head (Ep Capabilites field in QH
  419. * according to max, zlt, mult) */
  420. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  421. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  422. ? USB_SEND : USB_RECV),
  423. (unsigned char) (desc->bmAttributes
  424. & USB_ENDPOINT_XFERTYPE_MASK),
  425. max, zlt, mult);
  426. /* Init endpoint ctrl register */
  427. dr_ep_setup((unsigned char) ep_index(ep),
  428. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  429. ? USB_SEND : USB_RECV),
  430. (unsigned char) (desc->bmAttributes
  431. & USB_ENDPOINT_XFERTYPE_MASK));
  432. spin_unlock_irqrestore(&udc->lock, flags);
  433. retval = 0;
  434. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  435. ep->desc->bEndpointAddress & 0x0f,
  436. (desc->bEndpointAddress & USB_DIR_IN)
  437. ? "in" : "out", max);
  438. en_done:
  439. return retval;
  440. }
  441. /*---------------------------------------------------------------------
  442. * @ep : the ep being unconfigured. May not be ep0
  443. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  444. *---------------------------------------------------------------------*/
  445. static int fsl_ep_disable(struct usb_ep *_ep)
  446. {
  447. struct fsl_udc *udc = NULL;
  448. struct fsl_ep *ep = NULL;
  449. unsigned long flags = 0;
  450. u32 epctrl;
  451. int ep_num;
  452. ep = container_of(_ep, struct fsl_ep, ep);
  453. if (!_ep || !ep->desc) {
  454. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  455. return -EINVAL;
  456. }
  457. /* disable ep on controller */
  458. ep_num = ep_index(ep);
  459. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  460. if (ep_is_in(ep))
  461. epctrl &= ~EPCTRL_TX_ENABLE;
  462. else
  463. epctrl &= ~EPCTRL_RX_ENABLE;
  464. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  465. udc = (struct fsl_udc *)ep->udc;
  466. spin_lock_irqsave(&udc->lock, flags);
  467. /* nuke all pending requests (does flush) */
  468. nuke(ep, -ESHUTDOWN);
  469. ep->desc = NULL;
  470. ep->stopped = 1;
  471. spin_unlock_irqrestore(&udc->lock, flags);
  472. VDBG("disabled %s OK", _ep->name);
  473. return 0;
  474. }
  475. /*---------------------------------------------------------------------
  476. * allocate a request object used by this endpoint
  477. * the main operation is to insert the req->queue to the eq->queue
  478. * Returns the request, or null if one could not be allocated
  479. *---------------------------------------------------------------------*/
  480. static struct usb_request *
  481. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  482. {
  483. struct fsl_req *req = NULL;
  484. req = kzalloc(sizeof *req, gfp_flags);
  485. if (!req)
  486. return NULL;
  487. req->req.dma = DMA_ADDR_INVALID;
  488. INIT_LIST_HEAD(&req->queue);
  489. return &req->req;
  490. }
  491. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  492. {
  493. struct fsl_req *req = NULL;
  494. req = container_of(_req, struct fsl_req, req);
  495. if (_req)
  496. kfree(req);
  497. }
  498. /*-------------------------------------------------------------------------*/
  499. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  500. {
  501. int i = ep_index(ep) * 2 + ep_is_in(ep);
  502. u32 temp, bitmask, tmp_stat;
  503. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  504. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  505. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  506. bitmask = ep_is_in(ep)
  507. ? (1 << (ep_index(ep) + 16))
  508. : (1 << (ep_index(ep)));
  509. /* check if the pipe is empty */
  510. if (!(list_empty(&ep->queue))) {
  511. /* Add td to the end */
  512. struct fsl_req *lastreq;
  513. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  514. lastreq->tail->next_td_ptr =
  515. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  516. /* Read prime bit, if 1 goto done */
  517. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  518. goto out;
  519. do {
  520. /* Set ATDTW bit in USBCMD */
  521. temp = fsl_readl(&dr_regs->usbcmd);
  522. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  523. /* Read correct status bit */
  524. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  525. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  526. /* Write ATDTW bit to 0 */
  527. temp = fsl_readl(&dr_regs->usbcmd);
  528. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  529. if (tmp_stat)
  530. goto out;
  531. }
  532. /* Write dQH next pointer and terminate bit to 0 */
  533. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  534. dQH->next_dtd_ptr = cpu_to_le32(temp);
  535. /* Clear active and halt bit */
  536. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  537. | EP_QUEUE_HEAD_STATUS_HALT));
  538. dQH->size_ioc_int_sts &= temp;
  539. /* Ensure that updates to the QH will occure before priming. */
  540. wmb();
  541. /* Prime endpoint by writing 1 to ENDPTPRIME */
  542. temp = ep_is_in(ep)
  543. ? (1 << (ep_index(ep) + 16))
  544. : (1 << (ep_index(ep)));
  545. fsl_writel(temp, &dr_regs->endpointprime);
  546. out:
  547. return;
  548. }
  549. /* Fill in the dTD structure
  550. * @req: request that the transfer belongs to
  551. * @length: return actually data length of the dTD
  552. * @dma: return dma address of the dTD
  553. * @is_last: return flag if it is the last dTD of the request
  554. * return: pointer to the built dTD */
  555. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  556. dma_addr_t *dma, int *is_last)
  557. {
  558. u32 swap_temp;
  559. struct ep_td_struct *dtd;
  560. /* how big will this transfer be? */
  561. *length = min(req->req.length - req->req.actual,
  562. (unsigned)EP_MAX_LENGTH_TRANSFER);
  563. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  564. if (dtd == NULL)
  565. return dtd;
  566. dtd->td_dma = *dma;
  567. /* Clear reserved field */
  568. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  569. swap_temp &= ~DTD_RESERVED_FIELDS;
  570. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  571. /* Init all of buffer page pointers */
  572. swap_temp = (u32) (req->req.dma + req->req.actual);
  573. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  574. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  575. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  576. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  577. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  578. req->req.actual += *length;
  579. /* zlp is needed if req->req.zero is set */
  580. if (req->req.zero) {
  581. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  582. *is_last = 1;
  583. else
  584. *is_last = 0;
  585. } else if (req->req.length == req->req.actual)
  586. *is_last = 1;
  587. else
  588. *is_last = 0;
  589. if ((*is_last) == 0)
  590. VDBG("multi-dtd request!");
  591. /* Fill in the transfer size; set active bit */
  592. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  593. /* Enable interrupt for the last dtd of a request */
  594. if (*is_last && !req->req.no_interrupt)
  595. swap_temp |= DTD_IOC;
  596. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  597. mb();
  598. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  599. return dtd;
  600. }
  601. /* Generate dtd chain for a request */
  602. static int fsl_req_to_dtd(struct fsl_req *req)
  603. {
  604. unsigned count;
  605. int is_last;
  606. int is_first =1;
  607. struct ep_td_struct *last_dtd = NULL, *dtd;
  608. dma_addr_t dma;
  609. do {
  610. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  611. if (dtd == NULL)
  612. return -ENOMEM;
  613. if (is_first) {
  614. is_first = 0;
  615. req->head = dtd;
  616. } else {
  617. last_dtd->next_td_ptr = cpu_to_le32(dma);
  618. last_dtd->next_td_virt = dtd;
  619. }
  620. last_dtd = dtd;
  621. req->dtd_count++;
  622. } while (!is_last);
  623. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  624. req->tail = dtd;
  625. return 0;
  626. }
  627. /* queues (submits) an I/O request to an endpoint */
  628. static int
  629. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  630. {
  631. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  632. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  633. struct fsl_udc *udc;
  634. unsigned long flags;
  635. int is_iso = 0;
  636. /* catch various bogus parameters */
  637. if (!_req || !req->req.complete || !req->req.buf
  638. || !list_empty(&req->queue)) {
  639. VDBG("%s, bad params", __func__);
  640. return -EINVAL;
  641. }
  642. if (unlikely(!_ep || !ep->desc)) {
  643. VDBG("%s, bad ep", __func__);
  644. return -EINVAL;
  645. }
  646. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  647. if (req->req.length > ep->ep.maxpacket)
  648. return -EMSGSIZE;
  649. is_iso = 1;
  650. }
  651. udc = ep->udc;
  652. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  653. return -ESHUTDOWN;
  654. req->ep = ep;
  655. /* map virtual address to hardware */
  656. if (req->req.dma == DMA_ADDR_INVALID) {
  657. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  658. req->req.buf,
  659. req->req.length, ep_is_in(ep)
  660. ? DMA_TO_DEVICE
  661. : DMA_FROM_DEVICE);
  662. req->mapped = 1;
  663. } else {
  664. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  665. req->req.dma, req->req.length,
  666. ep_is_in(ep)
  667. ? DMA_TO_DEVICE
  668. : DMA_FROM_DEVICE);
  669. req->mapped = 0;
  670. }
  671. req->req.status = -EINPROGRESS;
  672. req->req.actual = 0;
  673. req->dtd_count = 0;
  674. spin_lock_irqsave(&udc->lock, flags);
  675. /* build dtds and push them to device queue */
  676. if (!fsl_req_to_dtd(req)) {
  677. fsl_queue_td(ep, req);
  678. } else {
  679. spin_unlock_irqrestore(&udc->lock, flags);
  680. return -ENOMEM;
  681. }
  682. /* Update ep0 state */
  683. if ((ep_index(ep) == 0))
  684. udc->ep0_state = DATA_STATE_XMIT;
  685. /* irq handler advances the queue */
  686. if (req != NULL)
  687. list_add_tail(&req->queue, &ep->queue);
  688. spin_unlock_irqrestore(&udc->lock, flags);
  689. return 0;
  690. }
  691. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  692. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  693. {
  694. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  695. struct fsl_req *req;
  696. unsigned long flags;
  697. int ep_num, stopped, ret = 0;
  698. u32 epctrl;
  699. if (!_ep || !_req)
  700. return -EINVAL;
  701. spin_lock_irqsave(&ep->udc->lock, flags);
  702. stopped = ep->stopped;
  703. /* Stop the ep before we deal with the queue */
  704. ep->stopped = 1;
  705. ep_num = ep_index(ep);
  706. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  707. if (ep_is_in(ep))
  708. epctrl &= ~EPCTRL_TX_ENABLE;
  709. else
  710. epctrl &= ~EPCTRL_RX_ENABLE;
  711. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  712. /* make sure it's actually queued on this endpoint */
  713. list_for_each_entry(req, &ep->queue, queue) {
  714. if (&req->req == _req)
  715. break;
  716. }
  717. if (&req->req != _req) {
  718. ret = -EINVAL;
  719. goto out;
  720. }
  721. /* The request is in progress, or completed but not dequeued */
  722. if (ep->queue.next == &req->queue) {
  723. _req->status = -ECONNRESET;
  724. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  725. /* The request isn't the last request in this ep queue */
  726. if (req->queue.next != &ep->queue) {
  727. struct ep_queue_head *qh;
  728. struct fsl_req *next_req;
  729. qh = ep->qh;
  730. next_req = list_entry(req->queue.next, struct fsl_req,
  731. queue);
  732. /* Point the QH to the first TD of next request */
  733. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  734. }
  735. /* The request hasn't been processed, patch up the TD chain */
  736. } else {
  737. struct fsl_req *prev_req;
  738. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  739. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  740. &prev_req->tail->next_td_ptr);
  741. }
  742. done(ep, req, -ECONNRESET);
  743. /* Enable EP */
  744. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  745. if (ep_is_in(ep))
  746. epctrl |= EPCTRL_TX_ENABLE;
  747. else
  748. epctrl |= EPCTRL_RX_ENABLE;
  749. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  750. ep->stopped = stopped;
  751. spin_unlock_irqrestore(&ep->udc->lock, flags);
  752. return ret;
  753. }
  754. /*-------------------------------------------------------------------------*/
  755. /*-----------------------------------------------------------------
  756. * modify the endpoint halt feature
  757. * @ep: the non-isochronous endpoint being stalled
  758. * @value: 1--set halt 0--clear halt
  759. * Returns zero, or a negative error code.
  760. *----------------------------------------------------------------*/
  761. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  762. {
  763. struct fsl_ep *ep = NULL;
  764. unsigned long flags = 0;
  765. int status = -EOPNOTSUPP; /* operation not supported */
  766. unsigned char ep_dir = 0, ep_num = 0;
  767. struct fsl_udc *udc = NULL;
  768. ep = container_of(_ep, struct fsl_ep, ep);
  769. udc = ep->udc;
  770. if (!_ep || !ep->desc) {
  771. status = -EINVAL;
  772. goto out;
  773. }
  774. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  775. status = -EOPNOTSUPP;
  776. goto out;
  777. }
  778. /* Attempt to halt IN ep will fail if any transfer requests
  779. * are still queue */
  780. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  781. status = -EAGAIN;
  782. goto out;
  783. }
  784. status = 0;
  785. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  786. ep_num = (unsigned char)(ep_index(ep));
  787. spin_lock_irqsave(&ep->udc->lock, flags);
  788. dr_ep_change_stall(ep_num, ep_dir, value);
  789. spin_unlock_irqrestore(&ep->udc->lock, flags);
  790. if (ep_index(ep) == 0) {
  791. udc->ep0_state = WAIT_FOR_SETUP;
  792. udc->ep0_dir = 0;
  793. }
  794. out:
  795. VDBG(" %s %s halt stat %d", ep->ep.name,
  796. value ? "set" : "clear", status);
  797. return status;
  798. }
  799. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  800. {
  801. struct fsl_ep *ep;
  802. int ep_num, ep_dir;
  803. u32 bits;
  804. unsigned long timeout;
  805. #define FSL_UDC_FLUSH_TIMEOUT 1000
  806. if (!_ep) {
  807. return;
  808. } else {
  809. ep = container_of(_ep, struct fsl_ep, ep);
  810. if (!ep->desc)
  811. return;
  812. }
  813. ep_num = ep_index(ep);
  814. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  815. if (ep_num == 0)
  816. bits = (1 << 16) | 1;
  817. else if (ep_dir == USB_SEND)
  818. bits = 1 << (16 + ep_num);
  819. else
  820. bits = 1 << ep_num;
  821. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  822. do {
  823. fsl_writel(bits, &dr_regs->endptflush);
  824. /* Wait until flush complete */
  825. while (fsl_readl(&dr_regs->endptflush)) {
  826. if (time_after(jiffies, timeout)) {
  827. ERR("ep flush timeout\n");
  828. return;
  829. }
  830. cpu_relax();
  831. }
  832. /* See if we need to flush again */
  833. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  834. }
  835. static struct usb_ep_ops fsl_ep_ops = {
  836. .enable = fsl_ep_enable,
  837. .disable = fsl_ep_disable,
  838. .alloc_request = fsl_alloc_request,
  839. .free_request = fsl_free_request,
  840. .queue = fsl_ep_queue,
  841. .dequeue = fsl_ep_dequeue,
  842. .set_halt = fsl_ep_set_halt,
  843. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  844. };
  845. /*-------------------------------------------------------------------------
  846. Gadget Driver Layer Operations
  847. -------------------------------------------------------------------------*/
  848. /*----------------------------------------------------------------------
  849. * Get the current frame number (from DR frame_index Reg )
  850. *----------------------------------------------------------------------*/
  851. static int fsl_get_frame(struct usb_gadget *gadget)
  852. {
  853. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  854. }
  855. /*-----------------------------------------------------------------------
  856. * Tries to wake up the host connected to this gadget
  857. -----------------------------------------------------------------------*/
  858. static int fsl_wakeup(struct usb_gadget *gadget)
  859. {
  860. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  861. u32 portsc;
  862. /* Remote wakeup feature not enabled by host */
  863. if (!udc->remote_wakeup)
  864. return -ENOTSUPP;
  865. portsc = fsl_readl(&dr_regs->portsc1);
  866. /* not suspended? */
  867. if (!(portsc & PORTSCX_PORT_SUSPEND))
  868. return 0;
  869. /* trigger force resume */
  870. portsc |= PORTSCX_PORT_FORCE_RESUME;
  871. fsl_writel(portsc, &dr_regs->portsc1);
  872. return 0;
  873. }
  874. static int can_pullup(struct fsl_udc *udc)
  875. {
  876. return udc->driver && udc->softconnect && udc->vbus_active;
  877. }
  878. /* Notify controller that VBUS is powered, Called by whatever
  879. detects VBUS sessions */
  880. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  881. {
  882. struct fsl_udc *udc;
  883. unsigned long flags;
  884. udc = container_of(gadget, struct fsl_udc, gadget);
  885. spin_lock_irqsave(&udc->lock, flags);
  886. VDBG("VBUS %s", is_active ? "on" : "off");
  887. udc->vbus_active = (is_active != 0);
  888. if (can_pullup(udc))
  889. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  890. &dr_regs->usbcmd);
  891. else
  892. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  893. &dr_regs->usbcmd);
  894. spin_unlock_irqrestore(&udc->lock, flags);
  895. return 0;
  896. }
  897. /* constrain controller's VBUS power usage
  898. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  899. * reporting how much power the device may consume. For example, this
  900. * could affect how quickly batteries are recharged.
  901. *
  902. * Returns zero on success, else negative errno.
  903. */
  904. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  905. {
  906. struct fsl_udc *udc;
  907. udc = container_of(gadget, struct fsl_udc, gadget);
  908. if (udc->transceiver)
  909. return otg_set_power(udc->transceiver, mA);
  910. return -ENOTSUPP;
  911. }
  912. /* Change Data+ pullup status
  913. * this func is used by usb_gadget_connect/disconnet
  914. */
  915. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  916. {
  917. struct fsl_udc *udc;
  918. udc = container_of(gadget, struct fsl_udc, gadget);
  919. udc->softconnect = (is_on != 0);
  920. if (can_pullup(udc))
  921. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  922. &dr_regs->usbcmd);
  923. else
  924. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  925. &dr_regs->usbcmd);
  926. return 0;
  927. }
  928. /* defined in gadget.h */
  929. static struct usb_gadget_ops fsl_gadget_ops = {
  930. .get_frame = fsl_get_frame,
  931. .wakeup = fsl_wakeup,
  932. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  933. .vbus_session = fsl_vbus_session,
  934. .vbus_draw = fsl_vbus_draw,
  935. .pullup = fsl_pullup,
  936. };
  937. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  938. on new transaction */
  939. static void ep0stall(struct fsl_udc *udc)
  940. {
  941. u32 tmp;
  942. /* must set tx and rx to stall at the same time */
  943. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  944. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  945. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  946. udc->ep0_state = WAIT_FOR_SETUP;
  947. udc->ep0_dir = 0;
  948. }
  949. /* Prime a status phase for ep0 */
  950. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  951. {
  952. struct fsl_req *req = udc->status_req;
  953. struct fsl_ep *ep;
  954. if (direction == EP_DIR_IN)
  955. udc->ep0_dir = USB_DIR_IN;
  956. else
  957. udc->ep0_dir = USB_DIR_OUT;
  958. ep = &udc->eps[0];
  959. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  960. req->ep = ep;
  961. req->req.length = 0;
  962. req->req.status = -EINPROGRESS;
  963. req->req.actual = 0;
  964. req->req.complete = NULL;
  965. req->dtd_count = 0;
  966. if (fsl_req_to_dtd(req) == 0)
  967. fsl_queue_td(ep, req);
  968. else
  969. return -ENOMEM;
  970. list_add_tail(&req->queue, &ep->queue);
  971. return 0;
  972. }
  973. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  974. {
  975. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  976. if (ep->name)
  977. nuke(ep, -ESHUTDOWN);
  978. }
  979. /*
  980. * ch9 Set address
  981. */
  982. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  983. {
  984. /* Save the new address to device struct */
  985. udc->device_address = (u8) value;
  986. /* Update usb state */
  987. udc->usb_state = USB_STATE_ADDRESS;
  988. /* Status phase */
  989. if (ep0_prime_status(udc, EP_DIR_IN))
  990. ep0stall(udc);
  991. }
  992. /*
  993. * ch9 Get status
  994. */
  995. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  996. u16 index, u16 length)
  997. {
  998. u16 tmp = 0; /* Status, cpu endian */
  999. struct fsl_req *req;
  1000. struct fsl_ep *ep;
  1001. ep = &udc->eps[0];
  1002. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1003. /* Get device status */
  1004. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1005. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1006. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1007. /* Get interface status */
  1008. /* We don't have interface information in udc driver */
  1009. tmp = 0;
  1010. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1011. /* Get endpoint status */
  1012. struct fsl_ep *target_ep;
  1013. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1014. /* stall if endpoint doesn't exist */
  1015. if (!target_ep->desc)
  1016. goto stall;
  1017. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1018. << USB_ENDPOINT_HALT;
  1019. }
  1020. udc->ep0_dir = USB_DIR_IN;
  1021. /* Borrow the per device status_req */
  1022. req = udc->status_req;
  1023. /* Fill in the reqest structure */
  1024. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1025. req->ep = ep;
  1026. req->req.length = 2;
  1027. req->req.status = -EINPROGRESS;
  1028. req->req.actual = 0;
  1029. req->req.complete = NULL;
  1030. req->dtd_count = 0;
  1031. /* prime the data phase */
  1032. if ((fsl_req_to_dtd(req) == 0))
  1033. fsl_queue_td(ep, req);
  1034. else /* no mem */
  1035. goto stall;
  1036. list_add_tail(&req->queue, &ep->queue);
  1037. udc->ep0_state = DATA_STATE_XMIT;
  1038. return;
  1039. stall:
  1040. ep0stall(udc);
  1041. }
  1042. static void setup_received_irq(struct fsl_udc *udc,
  1043. struct usb_ctrlrequest *setup)
  1044. {
  1045. u16 wValue = le16_to_cpu(setup->wValue);
  1046. u16 wIndex = le16_to_cpu(setup->wIndex);
  1047. u16 wLength = le16_to_cpu(setup->wLength);
  1048. udc_reset_ep_queue(udc, 0);
  1049. /* We process some stardard setup requests here */
  1050. switch (setup->bRequest) {
  1051. case USB_REQ_GET_STATUS:
  1052. /* Data+Status phase from udc */
  1053. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1054. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1055. break;
  1056. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1057. return;
  1058. case USB_REQ_SET_ADDRESS:
  1059. /* Status phase from udc */
  1060. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1061. | USB_RECIP_DEVICE))
  1062. break;
  1063. ch9setaddress(udc, wValue, wIndex, wLength);
  1064. return;
  1065. case USB_REQ_CLEAR_FEATURE:
  1066. case USB_REQ_SET_FEATURE:
  1067. /* Status phase from udc */
  1068. {
  1069. int rc = -EOPNOTSUPP;
  1070. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1071. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1072. int pipe = get_pipe_by_windex(wIndex);
  1073. struct fsl_ep *ep;
  1074. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1075. break;
  1076. ep = get_ep_by_pipe(udc, pipe);
  1077. spin_unlock(&udc->lock);
  1078. rc = fsl_ep_set_halt(&ep->ep,
  1079. (setup->bRequest == USB_REQ_SET_FEATURE)
  1080. ? 1 : 0);
  1081. spin_lock(&udc->lock);
  1082. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1083. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1084. | USB_TYPE_STANDARD)) {
  1085. /* Note: The driver has not include OTG support yet.
  1086. * This will be set when OTG support is added */
  1087. if (!gadget_is_otg(&udc->gadget))
  1088. break;
  1089. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1090. udc->gadget.b_hnp_enable = 1;
  1091. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1092. udc->gadget.a_hnp_support = 1;
  1093. else if (setup->bRequest ==
  1094. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1095. udc->gadget.a_alt_hnp_support = 1;
  1096. else
  1097. break;
  1098. rc = 0;
  1099. } else
  1100. break;
  1101. if (rc == 0) {
  1102. if (ep0_prime_status(udc, EP_DIR_IN))
  1103. ep0stall(udc);
  1104. }
  1105. return;
  1106. }
  1107. default:
  1108. break;
  1109. }
  1110. /* Requests handled by gadget */
  1111. if (wLength) {
  1112. /* Data phase from gadget, status phase from udc */
  1113. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1114. ? USB_DIR_IN : USB_DIR_OUT;
  1115. spin_unlock(&udc->lock);
  1116. if (udc->driver->setup(&udc->gadget,
  1117. &udc->local_setup_buff) < 0)
  1118. ep0stall(udc);
  1119. spin_lock(&udc->lock);
  1120. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1121. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1122. } else {
  1123. /* No data phase, IN status from gadget */
  1124. udc->ep0_dir = USB_DIR_IN;
  1125. spin_unlock(&udc->lock);
  1126. if (udc->driver->setup(&udc->gadget,
  1127. &udc->local_setup_buff) < 0)
  1128. ep0stall(udc);
  1129. spin_lock(&udc->lock);
  1130. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1131. }
  1132. }
  1133. /* Process request for Data or Status phase of ep0
  1134. * prime status phase if needed */
  1135. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1136. struct fsl_req *req)
  1137. {
  1138. if (udc->usb_state == USB_STATE_ADDRESS) {
  1139. /* Set the new address */
  1140. u32 new_address = (u32) udc->device_address;
  1141. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1142. &dr_regs->deviceaddr);
  1143. }
  1144. done(ep0, req, 0);
  1145. switch (udc->ep0_state) {
  1146. case DATA_STATE_XMIT:
  1147. /* receive status phase */
  1148. if (ep0_prime_status(udc, EP_DIR_OUT))
  1149. ep0stall(udc);
  1150. break;
  1151. case DATA_STATE_RECV:
  1152. /* send status phase */
  1153. if (ep0_prime_status(udc, EP_DIR_IN))
  1154. ep0stall(udc);
  1155. break;
  1156. case WAIT_FOR_OUT_STATUS:
  1157. udc->ep0_state = WAIT_FOR_SETUP;
  1158. break;
  1159. case WAIT_FOR_SETUP:
  1160. ERR("Unexpect ep0 packets\n");
  1161. break;
  1162. default:
  1163. ep0stall(udc);
  1164. break;
  1165. }
  1166. }
  1167. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1168. * being corrupted by another incoming setup packet */
  1169. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1170. {
  1171. u32 temp;
  1172. struct ep_queue_head *qh;
  1173. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1174. /* Clear bit in ENDPTSETUPSTAT */
  1175. temp = fsl_readl(&dr_regs->endptsetupstat);
  1176. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1177. /* while a hazard exists when setup package arrives */
  1178. do {
  1179. /* Set Setup Tripwire */
  1180. temp = fsl_readl(&dr_regs->usbcmd);
  1181. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1182. /* Copy the setup packet to local buffer */
  1183. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1184. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1185. /* Clear Setup Tripwire */
  1186. temp = fsl_readl(&dr_regs->usbcmd);
  1187. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1188. }
  1189. /* process-ep_req(): free the completed Tds for this req */
  1190. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1191. struct fsl_req *curr_req)
  1192. {
  1193. struct ep_td_struct *curr_td;
  1194. int td_complete, actual, remaining_length, j, tmp;
  1195. int status = 0;
  1196. int errors = 0;
  1197. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1198. int direction = pipe % 2;
  1199. curr_td = curr_req->head;
  1200. td_complete = 0;
  1201. actual = curr_req->req.length;
  1202. for (j = 0; j < curr_req->dtd_count; j++) {
  1203. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1204. & DTD_PACKET_SIZE)
  1205. >> DTD_LENGTH_BIT_POS;
  1206. actual -= remaining_length;
  1207. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1208. DTD_ERROR_MASK)) {
  1209. if (errors & DTD_STATUS_HALTED) {
  1210. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1211. /* Clear the errors and Halt condition */
  1212. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1213. tmp &= ~errors;
  1214. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1215. status = -EPIPE;
  1216. /* FIXME: continue with next queued TD? */
  1217. break;
  1218. }
  1219. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1220. VDBG("Transfer overflow");
  1221. status = -EPROTO;
  1222. break;
  1223. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1224. VDBG("ISO error");
  1225. status = -EILSEQ;
  1226. break;
  1227. } else
  1228. ERR("Unknown error has occured (0x%x)!\n",
  1229. errors);
  1230. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1231. & DTD_STATUS_ACTIVE) {
  1232. VDBG("Request not complete");
  1233. status = REQ_UNCOMPLETE;
  1234. return status;
  1235. } else if (remaining_length) {
  1236. if (direction) {
  1237. VDBG("Transmit dTD remaining length not zero");
  1238. status = -EPROTO;
  1239. break;
  1240. } else {
  1241. td_complete++;
  1242. break;
  1243. }
  1244. } else {
  1245. td_complete++;
  1246. VDBG("dTD transmitted successful");
  1247. }
  1248. if (j != curr_req->dtd_count - 1)
  1249. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1250. }
  1251. if (status)
  1252. return status;
  1253. curr_req->req.actual = actual;
  1254. return 0;
  1255. }
  1256. /* Process a DTD completion interrupt */
  1257. static void dtd_complete_irq(struct fsl_udc *udc)
  1258. {
  1259. u32 bit_pos;
  1260. int i, ep_num, direction, bit_mask, status;
  1261. struct fsl_ep *curr_ep;
  1262. struct fsl_req *curr_req, *temp_req;
  1263. /* Clear the bits in the register */
  1264. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1265. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1266. if (!bit_pos)
  1267. return;
  1268. for (i = 0; i < udc->max_ep * 2; i++) {
  1269. ep_num = i >> 1;
  1270. direction = i % 2;
  1271. bit_mask = 1 << (ep_num + 16 * direction);
  1272. if (!(bit_pos & bit_mask))
  1273. continue;
  1274. curr_ep = get_ep_by_pipe(udc, i);
  1275. /* If the ep is configured */
  1276. if (curr_ep->name == NULL) {
  1277. WARNING("Invalid EP?");
  1278. continue;
  1279. }
  1280. /* process the req queue until an uncomplete request */
  1281. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1282. queue) {
  1283. status = process_ep_req(udc, i, curr_req);
  1284. VDBG("status of process_ep_req= %d, ep = %d",
  1285. status, ep_num);
  1286. if (status == REQ_UNCOMPLETE)
  1287. break;
  1288. /* write back status to req */
  1289. curr_req->req.status = status;
  1290. if (ep_num == 0) {
  1291. ep0_req_complete(udc, curr_ep, curr_req);
  1292. break;
  1293. } else
  1294. done(curr_ep, curr_req, status);
  1295. }
  1296. }
  1297. }
  1298. /* Process a port change interrupt */
  1299. static void port_change_irq(struct fsl_udc *udc)
  1300. {
  1301. u32 speed;
  1302. /* Bus resetting is finished */
  1303. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1304. /* Get the speed */
  1305. speed = (fsl_readl(&dr_regs->portsc1)
  1306. & PORTSCX_PORT_SPEED_MASK);
  1307. switch (speed) {
  1308. case PORTSCX_PORT_SPEED_HIGH:
  1309. udc->gadget.speed = USB_SPEED_HIGH;
  1310. break;
  1311. case PORTSCX_PORT_SPEED_FULL:
  1312. udc->gadget.speed = USB_SPEED_FULL;
  1313. break;
  1314. case PORTSCX_PORT_SPEED_LOW:
  1315. udc->gadget.speed = USB_SPEED_LOW;
  1316. break;
  1317. default:
  1318. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1319. break;
  1320. }
  1321. }
  1322. /* Update USB state */
  1323. if (!udc->resume_state)
  1324. udc->usb_state = USB_STATE_DEFAULT;
  1325. }
  1326. /* Process suspend interrupt */
  1327. static void suspend_irq(struct fsl_udc *udc)
  1328. {
  1329. udc->resume_state = udc->usb_state;
  1330. udc->usb_state = USB_STATE_SUSPENDED;
  1331. /* report suspend to the driver, serial.c does not support this */
  1332. if (udc->driver->suspend)
  1333. udc->driver->suspend(&udc->gadget);
  1334. }
  1335. static void bus_resume(struct fsl_udc *udc)
  1336. {
  1337. udc->usb_state = udc->resume_state;
  1338. udc->resume_state = 0;
  1339. /* report resume to the driver, serial.c does not support this */
  1340. if (udc->driver->resume)
  1341. udc->driver->resume(&udc->gadget);
  1342. }
  1343. /* Clear up all ep queues */
  1344. static int reset_queues(struct fsl_udc *udc)
  1345. {
  1346. u8 pipe;
  1347. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1348. udc_reset_ep_queue(udc, pipe);
  1349. /* report disconnect; the driver is already quiesced */
  1350. spin_unlock(&udc->lock);
  1351. udc->driver->disconnect(&udc->gadget);
  1352. spin_lock(&udc->lock);
  1353. return 0;
  1354. }
  1355. /* Process reset interrupt */
  1356. static void reset_irq(struct fsl_udc *udc)
  1357. {
  1358. u32 temp;
  1359. unsigned long timeout;
  1360. /* Clear the device address */
  1361. temp = fsl_readl(&dr_regs->deviceaddr);
  1362. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1363. udc->device_address = 0;
  1364. /* Clear usb state */
  1365. udc->resume_state = 0;
  1366. udc->ep0_dir = 0;
  1367. udc->ep0_state = WAIT_FOR_SETUP;
  1368. udc->remote_wakeup = 0; /* default to 0 on reset */
  1369. udc->gadget.b_hnp_enable = 0;
  1370. udc->gadget.a_hnp_support = 0;
  1371. udc->gadget.a_alt_hnp_support = 0;
  1372. /* Clear all the setup token semaphores */
  1373. temp = fsl_readl(&dr_regs->endptsetupstat);
  1374. fsl_writel(temp, &dr_regs->endptsetupstat);
  1375. /* Clear all the endpoint complete status bits */
  1376. temp = fsl_readl(&dr_regs->endptcomplete);
  1377. fsl_writel(temp, &dr_regs->endptcomplete);
  1378. timeout = jiffies + 100;
  1379. while (fsl_readl(&dr_regs->endpointprime)) {
  1380. /* Wait until all endptprime bits cleared */
  1381. if (time_after(jiffies, timeout)) {
  1382. ERR("Timeout for reset\n");
  1383. break;
  1384. }
  1385. cpu_relax();
  1386. }
  1387. /* Write 1s to the flush register */
  1388. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1389. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1390. VDBG("Bus reset");
  1391. /* Reset all the queues, include XD, dTD, EP queue
  1392. * head and TR Queue */
  1393. reset_queues(udc);
  1394. udc->usb_state = USB_STATE_DEFAULT;
  1395. } else {
  1396. VDBG("Controller reset");
  1397. /* initialize usb hw reg except for regs for EP, not
  1398. * touch usbintr reg */
  1399. dr_controller_setup(udc);
  1400. /* Reset all internal used Queues */
  1401. reset_queues(udc);
  1402. ep0_setup(udc);
  1403. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1404. dr_controller_run(udc);
  1405. udc->usb_state = USB_STATE_ATTACHED;
  1406. }
  1407. }
  1408. /*
  1409. * USB device controller interrupt handler
  1410. */
  1411. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1412. {
  1413. struct fsl_udc *udc = _udc;
  1414. u32 irq_src;
  1415. irqreturn_t status = IRQ_NONE;
  1416. unsigned long flags;
  1417. /* Disable ISR for OTG host mode */
  1418. if (udc->stopped)
  1419. return IRQ_NONE;
  1420. spin_lock_irqsave(&udc->lock, flags);
  1421. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1422. /* Clear notification bits */
  1423. fsl_writel(irq_src, &dr_regs->usbsts);
  1424. /* VDBG("irq_src [0x%8x]", irq_src); */
  1425. /* Need to resume? */
  1426. if (udc->usb_state == USB_STATE_SUSPENDED)
  1427. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1428. bus_resume(udc);
  1429. /* USB Interrupt */
  1430. if (irq_src & USB_STS_INT) {
  1431. VDBG("Packet int");
  1432. /* Setup package, we only support ep0 as control ep */
  1433. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1434. tripwire_handler(udc, 0,
  1435. (u8 *) (&udc->local_setup_buff));
  1436. setup_received_irq(udc, &udc->local_setup_buff);
  1437. status = IRQ_HANDLED;
  1438. }
  1439. /* completion of dtd */
  1440. if (fsl_readl(&dr_regs->endptcomplete)) {
  1441. dtd_complete_irq(udc);
  1442. status = IRQ_HANDLED;
  1443. }
  1444. }
  1445. /* SOF (for ISO transfer) */
  1446. if (irq_src & USB_STS_SOF) {
  1447. status = IRQ_HANDLED;
  1448. }
  1449. /* Port Change */
  1450. if (irq_src & USB_STS_PORT_CHANGE) {
  1451. port_change_irq(udc);
  1452. status = IRQ_HANDLED;
  1453. }
  1454. /* Reset Received */
  1455. if (irq_src & USB_STS_RESET) {
  1456. reset_irq(udc);
  1457. status = IRQ_HANDLED;
  1458. }
  1459. /* Sleep Enable (Suspend) */
  1460. if (irq_src & USB_STS_SUSPEND) {
  1461. suspend_irq(udc);
  1462. status = IRQ_HANDLED;
  1463. }
  1464. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1465. VDBG("Error IRQ %x", irq_src);
  1466. }
  1467. spin_unlock_irqrestore(&udc->lock, flags);
  1468. return status;
  1469. }
  1470. /*----------------------------------------------------------------*
  1471. * Hook to gadget drivers
  1472. * Called by initialization code of gadget drivers
  1473. *----------------------------------------------------------------*/
  1474. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1475. {
  1476. int retval = -ENODEV;
  1477. unsigned long flags = 0;
  1478. if (!udc_controller)
  1479. return -ENODEV;
  1480. if (!driver || (driver->speed != USB_SPEED_FULL
  1481. && driver->speed != USB_SPEED_HIGH)
  1482. || !driver->bind || !driver->disconnect
  1483. || !driver->setup)
  1484. return -EINVAL;
  1485. if (udc_controller->driver)
  1486. return -EBUSY;
  1487. /* lock is needed but whether should use this lock or another */
  1488. spin_lock_irqsave(&udc_controller->lock, flags);
  1489. driver->driver.bus = NULL;
  1490. /* hook up the driver */
  1491. udc_controller->driver = driver;
  1492. udc_controller->gadget.dev.driver = &driver->driver;
  1493. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1494. /* bind udc driver to gadget driver */
  1495. retval = driver->bind(&udc_controller->gadget);
  1496. if (retval) {
  1497. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1498. udc_controller->gadget.dev.driver = NULL;
  1499. udc_controller->driver = NULL;
  1500. goto out;
  1501. }
  1502. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1503. dr_controller_run(udc_controller);
  1504. udc_controller->usb_state = USB_STATE_ATTACHED;
  1505. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1506. udc_controller->ep0_dir = 0;
  1507. printk(KERN_INFO "%s: bind to driver %s\n",
  1508. udc_controller->gadget.name, driver->driver.name);
  1509. out:
  1510. if (retval)
  1511. printk("gadget driver register failed %d\n", retval);
  1512. return retval;
  1513. }
  1514. EXPORT_SYMBOL(usb_gadget_register_driver);
  1515. /* Disconnect from gadget driver */
  1516. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1517. {
  1518. struct fsl_ep *loop_ep;
  1519. unsigned long flags;
  1520. if (!udc_controller)
  1521. return -ENODEV;
  1522. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1523. return -EINVAL;
  1524. if (udc_controller->transceiver)
  1525. otg_set_peripheral(udc_controller->transceiver, NULL);
  1526. /* stop DR, disable intr */
  1527. dr_controller_stop(udc_controller);
  1528. /* in fact, no needed */
  1529. udc_controller->usb_state = USB_STATE_ATTACHED;
  1530. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1531. udc_controller->ep0_dir = 0;
  1532. /* stand operation */
  1533. spin_lock_irqsave(&udc_controller->lock, flags);
  1534. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1535. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1536. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1537. ep.ep_list)
  1538. nuke(loop_ep, -ESHUTDOWN);
  1539. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1540. /* unbind gadget and unhook driver. */
  1541. driver->unbind(&udc_controller->gadget);
  1542. udc_controller->gadget.dev.driver = NULL;
  1543. udc_controller->driver = NULL;
  1544. printk("unregistered gadget driver '%s'\n", driver->driver.name);
  1545. return 0;
  1546. }
  1547. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1548. /*-------------------------------------------------------------------------
  1549. PROC File System Support
  1550. -------------------------------------------------------------------------*/
  1551. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1552. #include <linux/seq_file.h>
  1553. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1554. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1555. int *eof, void *_dev)
  1556. {
  1557. char *buf = page;
  1558. char *next = buf;
  1559. unsigned size = count;
  1560. unsigned long flags;
  1561. int t, i;
  1562. u32 tmp_reg;
  1563. struct fsl_ep *ep = NULL;
  1564. struct fsl_req *req;
  1565. struct fsl_udc *udc = udc_controller;
  1566. if (off != 0)
  1567. return 0;
  1568. spin_lock_irqsave(&udc->lock, flags);
  1569. /* ------basic driver information ---- */
  1570. t = scnprintf(next, size,
  1571. DRIVER_DESC "\n"
  1572. "%s version: %s\n"
  1573. "Gadget driver: %s\n\n",
  1574. driver_name, DRIVER_VERSION,
  1575. udc->driver ? udc->driver->driver.name : "(none)");
  1576. size -= t;
  1577. next += t;
  1578. /* ------ DR Registers ----- */
  1579. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1580. t = scnprintf(next, size,
  1581. "USBCMD reg:\n"
  1582. "SetupTW: %d\n"
  1583. "Run/Stop: %s\n\n",
  1584. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1585. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1586. size -= t;
  1587. next += t;
  1588. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1589. t = scnprintf(next, size,
  1590. "USB Status Reg:\n"
  1591. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1592. "USB Error Interrupt: %s\n\n",
  1593. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1594. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1595. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1596. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1597. size -= t;
  1598. next += t;
  1599. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1600. t = scnprintf(next, size,
  1601. "USB Intrrupt Enable Reg:\n"
  1602. "Sleep Enable: %d SOF Received Enable: %d "
  1603. "Reset Enable: %d\n"
  1604. "System Error Enable: %d "
  1605. "Port Change Dectected Enable: %d\n"
  1606. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1607. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1608. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1609. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1610. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1611. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1612. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1613. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1614. size -= t;
  1615. next += t;
  1616. tmp_reg = fsl_readl(&dr_regs->frindex);
  1617. t = scnprintf(next, size,
  1618. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1619. (tmp_reg & USB_FRINDEX_MASKS));
  1620. size -= t;
  1621. next += t;
  1622. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1623. t = scnprintf(next, size,
  1624. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1625. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1626. size -= t;
  1627. next += t;
  1628. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1629. t = scnprintf(next, size,
  1630. "USB Endpoint List Address Reg: "
  1631. "Device Addr is 0x%x\n\n",
  1632. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1633. size -= t;
  1634. next += t;
  1635. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1636. t = scnprintf(next, size,
  1637. "USB Port Status&Control Reg:\n"
  1638. "Port Transceiver Type : %s Port Speed: %s\n"
  1639. "PHY Low Power Suspend: %s Port Reset: %s "
  1640. "Port Suspend Mode: %s\n"
  1641. "Over-current Change: %s "
  1642. "Port Enable/Disable Change: %s\n"
  1643. "Port Enabled/Disabled: %s "
  1644. "Current Connect Status: %s\n\n", ( {
  1645. char *s;
  1646. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1647. case PORTSCX_PTS_UTMI:
  1648. s = "UTMI"; break;
  1649. case PORTSCX_PTS_ULPI:
  1650. s = "ULPI "; break;
  1651. case PORTSCX_PTS_FSLS:
  1652. s = "FS/LS Serial"; break;
  1653. default:
  1654. s = "None"; break;
  1655. }
  1656. s;} ), ( {
  1657. char *s;
  1658. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1659. case PORTSCX_PORT_SPEED_FULL:
  1660. s = "Full Speed"; break;
  1661. case PORTSCX_PORT_SPEED_LOW:
  1662. s = "Low Speed"; break;
  1663. case PORTSCX_PORT_SPEED_HIGH:
  1664. s = "High Speed"; break;
  1665. default:
  1666. s = "Undefined"; break;
  1667. }
  1668. s;
  1669. } ),
  1670. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1671. "Normal PHY mode" : "Low power mode",
  1672. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1673. "Not in Reset",
  1674. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1675. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1676. "No",
  1677. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1678. "Not change",
  1679. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1680. "Not correct",
  1681. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1682. "Attached" : "Not-Att");
  1683. size -= t;
  1684. next += t;
  1685. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1686. t = scnprintf(next, size,
  1687. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1688. char *s;
  1689. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1690. case USB_MODE_CTRL_MODE_IDLE:
  1691. s = "Idle"; break;
  1692. case USB_MODE_CTRL_MODE_DEVICE:
  1693. s = "Device Controller"; break;
  1694. case USB_MODE_CTRL_MODE_HOST:
  1695. s = "Host Controller"; break;
  1696. default:
  1697. s = "None"; break;
  1698. }
  1699. s;
  1700. } ));
  1701. size -= t;
  1702. next += t;
  1703. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1704. t = scnprintf(next, size,
  1705. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1706. (tmp_reg & EP_SETUP_STATUS_MASK));
  1707. size -= t;
  1708. next += t;
  1709. for (i = 0; i < udc->max_ep / 2; i++) {
  1710. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1711. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1712. i, tmp_reg);
  1713. size -= t;
  1714. next += t;
  1715. }
  1716. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1717. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1718. size -= t;
  1719. next += t;
  1720. tmp_reg = usb_sys_regs->snoop1;
  1721. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1722. size -= t;
  1723. next += t;
  1724. tmp_reg = usb_sys_regs->control;
  1725. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1726. tmp_reg);
  1727. size -= t;
  1728. next += t;
  1729. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1730. ep = &udc->eps[0];
  1731. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1732. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1733. size -= t;
  1734. next += t;
  1735. if (list_empty(&ep->queue)) {
  1736. t = scnprintf(next, size, "its req queue is empty\n\n");
  1737. size -= t;
  1738. next += t;
  1739. } else {
  1740. list_for_each_entry(req, &ep->queue, queue) {
  1741. t = scnprintf(next, size,
  1742. "req %p actual 0x%x length 0x%x buf %p\n",
  1743. &req->req, req->req.actual,
  1744. req->req.length, req->req.buf);
  1745. size -= t;
  1746. next += t;
  1747. }
  1748. }
  1749. /* other gadget->eplist ep */
  1750. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1751. if (ep->desc) {
  1752. t = scnprintf(next, size,
  1753. "\nFor %s Maxpkt is 0x%x "
  1754. "index is 0x%x\n",
  1755. ep->ep.name, ep_maxpacket(ep),
  1756. ep_index(ep));
  1757. size -= t;
  1758. next += t;
  1759. if (list_empty(&ep->queue)) {
  1760. t = scnprintf(next, size,
  1761. "its req queue is empty\n\n");
  1762. size -= t;
  1763. next += t;
  1764. } else {
  1765. list_for_each_entry(req, &ep->queue, queue) {
  1766. t = scnprintf(next, size,
  1767. "req %p actual 0x%x length "
  1768. "0x%x buf %p\n",
  1769. &req->req, req->req.actual,
  1770. req->req.length, req->req.buf);
  1771. size -= t;
  1772. next += t;
  1773. } /* end for each_entry of ep req */
  1774. } /* end for else */
  1775. } /* end for if(ep->queue) */
  1776. } /* end (ep->desc) */
  1777. spin_unlock_irqrestore(&udc->lock, flags);
  1778. *eof = 1;
  1779. return count - size;
  1780. }
  1781. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1782. 0, NULL, fsl_proc_read, NULL)
  1783. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1784. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1785. #define create_proc_file() do {} while (0)
  1786. #define remove_proc_file() do {} while (0)
  1787. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1788. /*-------------------------------------------------------------------------*/
  1789. /* Release udc structures */
  1790. static void fsl_udc_release(struct device *dev)
  1791. {
  1792. complete(udc_controller->done);
  1793. dma_free_coherent(dev, udc_controller->ep_qh_size,
  1794. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1795. kfree(udc_controller);
  1796. }
  1797. /******************************************************************
  1798. Internal structure setup functions
  1799. *******************************************************************/
  1800. /*------------------------------------------------------------------
  1801. * init resource for globle controller
  1802. * Return the udc handle on success or NULL on failure
  1803. ------------------------------------------------------------------*/
  1804. static int __init struct_udc_setup(struct fsl_udc *udc,
  1805. struct platform_device *pdev)
  1806. {
  1807. struct fsl_usb2_platform_data *pdata;
  1808. size_t size;
  1809. pdata = pdev->dev.platform_data;
  1810. udc->phy_mode = pdata->phy_mode;
  1811. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1812. if (!udc->eps) {
  1813. ERR("malloc fsl_ep failed\n");
  1814. return -1;
  1815. }
  1816. /* initialized QHs, take care of alignment */
  1817. size = udc->max_ep * sizeof(struct ep_queue_head);
  1818. if (size < QH_ALIGNMENT)
  1819. size = QH_ALIGNMENT;
  1820. else if ((size % QH_ALIGNMENT) != 0) {
  1821. size += QH_ALIGNMENT + 1;
  1822. size &= ~(QH_ALIGNMENT - 1);
  1823. }
  1824. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1825. &udc->ep_qh_dma, GFP_KERNEL);
  1826. if (!udc->ep_qh) {
  1827. ERR("malloc QHs for udc failed\n");
  1828. kfree(udc->eps);
  1829. return -1;
  1830. }
  1831. udc->ep_qh_size = size;
  1832. /* Initialize ep0 status request structure */
  1833. /* FIXME: fsl_alloc_request() ignores ep argument */
  1834. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1835. struct fsl_req, req);
  1836. /* allocate a small amount of memory to get valid address */
  1837. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1838. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1839. udc->resume_state = USB_STATE_NOTATTACHED;
  1840. udc->usb_state = USB_STATE_POWERED;
  1841. udc->ep0_dir = 0;
  1842. udc->remote_wakeup = 0; /* default to 0 on reset */
  1843. return 0;
  1844. }
  1845. /*----------------------------------------------------------------
  1846. * Setup the fsl_ep struct for eps
  1847. * Link fsl_ep->ep to gadget->ep_list
  1848. * ep0out is not used so do nothing here
  1849. * ep0in should be taken care
  1850. *--------------------------------------------------------------*/
  1851. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1852. char *name, int link)
  1853. {
  1854. struct fsl_ep *ep = &udc->eps[index];
  1855. ep->udc = udc;
  1856. strcpy(ep->name, name);
  1857. ep->ep.name = ep->name;
  1858. ep->ep.ops = &fsl_ep_ops;
  1859. ep->stopped = 0;
  1860. /* for ep0: maxP defined in desc
  1861. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1862. */
  1863. ep->ep.maxpacket = (unsigned short) ~0;
  1864. /* the queue lists any req for this ep */
  1865. INIT_LIST_HEAD(&ep->queue);
  1866. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1867. if (link)
  1868. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1869. ep->gadget = &udc->gadget;
  1870. ep->qh = &udc->ep_qh[index];
  1871. return 0;
  1872. }
  1873. /* Driver probe function
  1874. * all intialization operations implemented here except enabling usb_intr reg
  1875. * board setup should have been done in the platform code
  1876. */
  1877. static int __init fsl_udc_probe(struct platform_device *pdev)
  1878. {
  1879. struct resource *res;
  1880. int ret = -ENODEV;
  1881. unsigned int i;
  1882. u32 dccparams;
  1883. if (strcmp(pdev->name, driver_name)) {
  1884. VDBG("Wrong device");
  1885. return -ENODEV;
  1886. }
  1887. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1888. if (udc_controller == NULL) {
  1889. ERR("malloc udc failed\n");
  1890. return -ENOMEM;
  1891. }
  1892. spin_lock_init(&udc_controller->lock);
  1893. udc_controller->stopped = 1;
  1894. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1895. if (!res) {
  1896. ret = -ENXIO;
  1897. goto err_kfree;
  1898. }
  1899. if (!request_mem_region(res->start, res->end - res->start + 1,
  1900. driver_name)) {
  1901. ERR("request mem region for %s failed\n", pdev->name);
  1902. ret = -EBUSY;
  1903. goto err_kfree;
  1904. }
  1905. dr_regs = ioremap(res->start, res->end - res->start + 1);
  1906. if (!dr_regs) {
  1907. ret = -ENOMEM;
  1908. goto err_release_mem_region;
  1909. }
  1910. usb_sys_regs = (struct usb_sys_interface *)
  1911. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1912. /* Read Device Controller Capability Parameters register */
  1913. dccparams = fsl_readl(&dr_regs->dccparams);
  1914. if (!(dccparams & DCCPARAMS_DC)) {
  1915. ERR("This SOC doesn't support device role\n");
  1916. ret = -ENODEV;
  1917. goto err_iounmap;
  1918. }
  1919. /* Get max device endpoints */
  1920. /* DEN is bidirectional ep number, max_ep doubles the number */
  1921. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1922. udc_controller->irq = platform_get_irq(pdev, 0);
  1923. if (!udc_controller->irq) {
  1924. ret = -ENODEV;
  1925. goto err_iounmap;
  1926. }
  1927. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1928. driver_name, udc_controller);
  1929. if (ret != 0) {
  1930. ERR("cannot request irq %d err %d\n",
  1931. udc_controller->irq, ret);
  1932. goto err_iounmap;
  1933. }
  1934. /* Initialize the udc structure including QH member and other member */
  1935. if (struct_udc_setup(udc_controller, pdev)) {
  1936. ERR("Can't initialize udc data structure\n");
  1937. ret = -ENOMEM;
  1938. goto err_free_irq;
  1939. }
  1940. /* initialize usb hw reg except for regs for EP,
  1941. * leave usbintr reg untouched */
  1942. dr_controller_setup(udc_controller);
  1943. /* Setup gadget structure */
  1944. udc_controller->gadget.ops = &fsl_gadget_ops;
  1945. udc_controller->gadget.is_dualspeed = 1;
  1946. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1947. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1948. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1949. udc_controller->gadget.name = driver_name;
  1950. /* Setup gadget.dev and register with kernel */
  1951. dev_set_name(&udc_controller->gadget.dev, "gadget");
  1952. udc_controller->gadget.dev.release = fsl_udc_release;
  1953. udc_controller->gadget.dev.parent = &pdev->dev;
  1954. ret = device_register(&udc_controller->gadget.dev);
  1955. if (ret < 0)
  1956. goto err_free_irq;
  1957. /* setup QH and epctrl for ep0 */
  1958. ep0_setup(udc_controller);
  1959. /* setup udc->eps[] for ep0 */
  1960. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1961. /* for ep0: the desc defined here;
  1962. * for other eps, gadget layer called ep_enable with defined desc
  1963. */
  1964. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1965. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1966. /* setup the udc->eps[] for non-control endpoints and link
  1967. * to gadget.ep_list */
  1968. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1969. char name[14];
  1970. sprintf(name, "ep%dout", i);
  1971. struct_ep_setup(udc_controller, i * 2, name, 1);
  1972. sprintf(name, "ep%din", i);
  1973. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1974. }
  1975. /* use dma_pool for TD management */
  1976. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  1977. sizeof(struct ep_td_struct),
  1978. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  1979. if (udc_controller->td_pool == NULL) {
  1980. ret = -ENOMEM;
  1981. goto err_unregister;
  1982. }
  1983. create_proc_file();
  1984. return 0;
  1985. err_unregister:
  1986. device_unregister(&udc_controller->gadget.dev);
  1987. err_free_irq:
  1988. free_irq(udc_controller->irq, udc_controller);
  1989. err_iounmap:
  1990. iounmap(dr_regs);
  1991. err_release_mem_region:
  1992. release_mem_region(res->start, res->end - res->start + 1);
  1993. err_kfree:
  1994. kfree(udc_controller);
  1995. udc_controller = NULL;
  1996. return ret;
  1997. }
  1998. /* Driver removal function
  1999. * Free resources and finish pending transactions
  2000. */
  2001. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2002. {
  2003. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2004. DECLARE_COMPLETION(done);
  2005. if (!udc_controller)
  2006. return -ENODEV;
  2007. udc_controller->done = &done;
  2008. /* DR has been stopped in usb_gadget_unregister_driver() */
  2009. remove_proc_file();
  2010. /* Free allocated memory */
  2011. kfree(udc_controller->status_req->req.buf);
  2012. kfree(udc_controller->status_req);
  2013. kfree(udc_controller->eps);
  2014. dma_pool_destroy(udc_controller->td_pool);
  2015. free_irq(udc_controller->irq, udc_controller);
  2016. iounmap(dr_regs);
  2017. release_mem_region(res->start, res->end - res->start + 1);
  2018. device_unregister(&udc_controller->gadget.dev);
  2019. /* free udc --wait for the release() finished */
  2020. wait_for_completion(&done);
  2021. return 0;
  2022. }
  2023. /*-----------------------------------------------------------------
  2024. * Modify Power management attributes
  2025. * Used by OTG statemachine to disable gadget temporarily
  2026. -----------------------------------------------------------------*/
  2027. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2028. {
  2029. dr_controller_stop(udc_controller);
  2030. return 0;
  2031. }
  2032. /*-----------------------------------------------------------------
  2033. * Invoked on USB resume. May be called in_interrupt.
  2034. * Here we start the DR controller and enable the irq
  2035. *-----------------------------------------------------------------*/
  2036. static int fsl_udc_resume(struct platform_device *pdev)
  2037. {
  2038. /* Enable DR irq reg and set controller Run */
  2039. if (udc_controller->stopped) {
  2040. dr_controller_setup(udc_controller);
  2041. dr_controller_run(udc_controller);
  2042. }
  2043. udc_controller->usb_state = USB_STATE_ATTACHED;
  2044. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2045. udc_controller->ep0_dir = 0;
  2046. return 0;
  2047. }
  2048. /*-------------------------------------------------------------------------
  2049. Register entry point for the peripheral controller driver
  2050. --------------------------------------------------------------------------*/
  2051. static struct platform_driver udc_driver = {
  2052. .remove = __exit_p(fsl_udc_remove),
  2053. /* these suspend and resume are not usb suspend and resume */
  2054. .suspend = fsl_udc_suspend,
  2055. .resume = fsl_udc_resume,
  2056. .driver = {
  2057. .name = (char *)driver_name,
  2058. .owner = THIS_MODULE,
  2059. },
  2060. };
  2061. static int __init udc_init(void)
  2062. {
  2063. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2064. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2065. }
  2066. module_init(udc_init);
  2067. static void __exit udc_exit(void)
  2068. {
  2069. platform_driver_unregister(&udc_driver);
  2070. printk("%s unregistered\n", driver_desc);
  2071. }
  2072. module_exit(udc_exit);
  2073. MODULE_DESCRIPTION(DRIVER_DESC);
  2074. MODULE_AUTHOR(DRIVER_AUTHOR);
  2075. MODULE_LICENSE("GPL");
  2076. MODULE_ALIAS("platform:fsl-usb2-udc");