mpc52xx_psc_spi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * MPC52xx PSC in SPI mode driver.
  3. *
  4. * Maintainer: Dragos Carp
  5. *
  6. * Copyright (C) 2006 TOPTICA Photonics AG.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/workqueue.h>
  19. #include <linux/completion.h>
  20. #include <linux/io.h>
  21. #include <linux/delay.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/fsl_devices.h>
  24. #include <asm/mpc52xx.h>
  25. #include <asm/mpc52xx_psc.h>
  26. #define MCLK 20000000 /* PSC port MClk in hz */
  27. struct mpc52xx_psc_spi {
  28. /* fsl_spi_platform data */
  29. void (*activate_cs)(u8, u8);
  30. void (*deactivate_cs)(u8, u8);
  31. u32 sysclk;
  32. /* driver internal data */
  33. struct mpc52xx_psc __iomem *psc;
  34. struct mpc52xx_psc_fifo __iomem *fifo;
  35. unsigned int irq;
  36. u8 bits_per_word;
  37. u8 busy;
  38. struct workqueue_struct *workqueue;
  39. struct work_struct work;
  40. struct list_head queue;
  41. spinlock_t lock;
  42. struct completion done;
  43. };
  44. /* controller state */
  45. struct mpc52xx_psc_spi_cs {
  46. int bits_per_word;
  47. int speed_hz;
  48. };
  49. /* set clock freq, clock ramp, bits per work
  50. * if t is NULL then reset the values to the default values
  51. */
  52. static int mpc52xx_psc_spi_transfer_setup(struct spi_device *spi,
  53. struct spi_transfer *t)
  54. {
  55. struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
  56. cs->speed_hz = (t && t->speed_hz)
  57. ? t->speed_hz : spi->max_speed_hz;
  58. cs->bits_per_word = (t && t->bits_per_word)
  59. ? t->bits_per_word : spi->bits_per_word;
  60. cs->bits_per_word = ((cs->bits_per_word + 7) / 8) * 8;
  61. return 0;
  62. }
  63. static void mpc52xx_psc_spi_activate_cs(struct spi_device *spi)
  64. {
  65. struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
  66. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  67. struct mpc52xx_psc __iomem *psc = mps->psc;
  68. u32 sicr;
  69. u16 ccr;
  70. sicr = in_be32(&psc->sicr);
  71. /* Set clock phase and polarity */
  72. if (spi->mode & SPI_CPHA)
  73. sicr |= 0x00001000;
  74. else
  75. sicr &= ~0x00001000;
  76. if (spi->mode & SPI_CPOL)
  77. sicr |= 0x00002000;
  78. else
  79. sicr &= ~0x00002000;
  80. if (spi->mode & SPI_LSB_FIRST)
  81. sicr |= 0x10000000;
  82. else
  83. sicr &= ~0x10000000;
  84. out_be32(&psc->sicr, sicr);
  85. /* Set clock frequency and bits per word
  86. * Because psc->ccr is defined as 16bit register instead of 32bit
  87. * just set the lower byte of BitClkDiv
  88. */
  89. ccr = in_be16((u16 __iomem *)&psc->ccr);
  90. ccr &= 0xFF00;
  91. if (cs->speed_hz)
  92. ccr |= (MCLK / cs->speed_hz - 1) & 0xFF;
  93. else /* by default SPI Clk 1MHz */
  94. ccr |= (MCLK / 1000000 - 1) & 0xFF;
  95. out_be16((u16 __iomem *)&psc->ccr, ccr);
  96. mps->bits_per_word = cs->bits_per_word;
  97. if (mps->activate_cs)
  98. mps->activate_cs(spi->chip_select,
  99. (spi->mode & SPI_CS_HIGH) ? 1 : 0);
  100. }
  101. static void mpc52xx_psc_spi_deactivate_cs(struct spi_device *spi)
  102. {
  103. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  104. if (mps->deactivate_cs)
  105. mps->deactivate_cs(spi->chip_select,
  106. (spi->mode & SPI_CS_HIGH) ? 1 : 0);
  107. }
  108. #define MPC52xx_PSC_BUFSIZE (MPC52xx_PSC_RFNUM_MASK + 1)
  109. /* wake up when 80% fifo full */
  110. #define MPC52xx_PSC_RFALARM (MPC52xx_PSC_BUFSIZE * 20 / 100)
  111. static int mpc52xx_psc_spi_transfer_rxtx(struct spi_device *spi,
  112. struct spi_transfer *t)
  113. {
  114. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  115. struct mpc52xx_psc __iomem *psc = mps->psc;
  116. struct mpc52xx_psc_fifo __iomem *fifo = mps->fifo;
  117. unsigned rb = 0; /* number of bytes receieved */
  118. unsigned sb = 0; /* number of bytes sent */
  119. unsigned char *rx_buf = (unsigned char *)t->rx_buf;
  120. unsigned char *tx_buf = (unsigned char *)t->tx_buf;
  121. unsigned rfalarm;
  122. unsigned send_at_once = MPC52xx_PSC_BUFSIZE;
  123. unsigned recv_at_once;
  124. if (!t->tx_buf && !t->rx_buf && t->len)
  125. return -EINVAL;
  126. /* enable transmiter/receiver */
  127. out_8(&psc->command, MPC52xx_PSC_TX_ENABLE | MPC52xx_PSC_RX_ENABLE);
  128. while (rb < t->len) {
  129. if (t->len - rb > MPC52xx_PSC_BUFSIZE) {
  130. rfalarm = MPC52xx_PSC_RFALARM;
  131. } else {
  132. send_at_once = t->len - sb;
  133. rfalarm = MPC52xx_PSC_BUFSIZE - (t->len - rb);
  134. }
  135. dev_dbg(&spi->dev, "send %d bytes...\n", send_at_once);
  136. for (; send_at_once; sb++, send_at_once--) {
  137. /* set EOF flag before the last word is sent */
  138. if (send_at_once == 1)
  139. out_8(&psc->ircr2, 0x01);
  140. if (tx_buf)
  141. out_8(&psc->mpc52xx_psc_buffer_8, tx_buf[sb]);
  142. else
  143. out_8(&psc->mpc52xx_psc_buffer_8, 0);
  144. }
  145. /* enable interrupts and wait for wake up
  146. * if just one byte is expected the Rx FIFO genererates no
  147. * FFULL interrupt, so activate the RxRDY interrupt
  148. */
  149. out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
  150. if (t->len - rb == 1) {
  151. out_8(&psc->mode, 0);
  152. } else {
  153. out_8(&psc->mode, MPC52xx_PSC_MODE_FFULL);
  154. out_be16(&fifo->rfalarm, rfalarm);
  155. }
  156. out_be16(&psc->mpc52xx_psc_imr, MPC52xx_PSC_IMR_RXRDY);
  157. wait_for_completion(&mps->done);
  158. recv_at_once = in_be16(&fifo->rfnum);
  159. dev_dbg(&spi->dev, "%d bytes received\n", recv_at_once);
  160. send_at_once = recv_at_once;
  161. if (rx_buf) {
  162. for (; recv_at_once; rb++, recv_at_once--)
  163. rx_buf[rb] = in_8(&psc->mpc52xx_psc_buffer_8);
  164. } else {
  165. for (; recv_at_once; rb++, recv_at_once--)
  166. in_8(&psc->mpc52xx_psc_buffer_8);
  167. }
  168. }
  169. /* disable transmiter/receiver */
  170. out_8(&psc->command, MPC52xx_PSC_TX_DISABLE | MPC52xx_PSC_RX_DISABLE);
  171. return 0;
  172. }
  173. static void mpc52xx_psc_spi_work(struct work_struct *work)
  174. {
  175. struct mpc52xx_psc_spi *mps =
  176. container_of(work, struct mpc52xx_psc_spi, work);
  177. spin_lock_irq(&mps->lock);
  178. mps->busy = 1;
  179. while (!list_empty(&mps->queue)) {
  180. struct spi_message *m;
  181. struct spi_device *spi;
  182. struct spi_transfer *t = NULL;
  183. unsigned cs_change;
  184. int status;
  185. m = container_of(mps->queue.next, struct spi_message, queue);
  186. list_del_init(&m->queue);
  187. spin_unlock_irq(&mps->lock);
  188. spi = m->spi;
  189. cs_change = 1;
  190. status = 0;
  191. list_for_each_entry (t, &m->transfers, transfer_list) {
  192. if (t->bits_per_word || t->speed_hz) {
  193. status = mpc52xx_psc_spi_transfer_setup(spi, t);
  194. if (status < 0)
  195. break;
  196. }
  197. if (cs_change)
  198. mpc52xx_psc_spi_activate_cs(spi);
  199. cs_change = t->cs_change;
  200. status = mpc52xx_psc_spi_transfer_rxtx(spi, t);
  201. if (status)
  202. break;
  203. m->actual_length += t->len;
  204. if (t->delay_usecs)
  205. udelay(t->delay_usecs);
  206. if (cs_change)
  207. mpc52xx_psc_spi_deactivate_cs(spi);
  208. }
  209. m->status = status;
  210. m->complete(m->context);
  211. if (status || !cs_change)
  212. mpc52xx_psc_spi_deactivate_cs(spi);
  213. mpc52xx_psc_spi_transfer_setup(spi, NULL);
  214. spin_lock_irq(&mps->lock);
  215. }
  216. mps->busy = 0;
  217. spin_unlock_irq(&mps->lock);
  218. }
  219. /* the spi->mode bits understood by this driver: */
  220. #define MODEBITS (SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST)
  221. static int mpc52xx_psc_spi_setup(struct spi_device *spi)
  222. {
  223. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  224. struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
  225. unsigned long flags;
  226. if (spi->bits_per_word%8)
  227. return -EINVAL;
  228. if (spi->mode & ~MODEBITS) {
  229. dev_dbg(&spi->dev, "setup: unsupported mode bits %x\n",
  230. spi->mode & ~MODEBITS);
  231. return -EINVAL;
  232. }
  233. if (!cs) {
  234. cs = kzalloc(sizeof *cs, GFP_KERNEL);
  235. if (!cs)
  236. return -ENOMEM;
  237. spi->controller_state = cs;
  238. }
  239. cs->bits_per_word = spi->bits_per_word;
  240. cs->speed_hz = spi->max_speed_hz;
  241. spin_lock_irqsave(&mps->lock, flags);
  242. if (!mps->busy)
  243. mpc52xx_psc_spi_deactivate_cs(spi);
  244. spin_unlock_irqrestore(&mps->lock, flags);
  245. return 0;
  246. }
  247. static int mpc52xx_psc_spi_transfer(struct spi_device *spi,
  248. struct spi_message *m)
  249. {
  250. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  251. unsigned long flags;
  252. m->actual_length = 0;
  253. m->status = -EINPROGRESS;
  254. spin_lock_irqsave(&mps->lock, flags);
  255. list_add_tail(&m->queue, &mps->queue);
  256. queue_work(mps->workqueue, &mps->work);
  257. spin_unlock_irqrestore(&mps->lock, flags);
  258. return 0;
  259. }
  260. static void mpc52xx_psc_spi_cleanup(struct spi_device *spi)
  261. {
  262. kfree(spi->controller_state);
  263. }
  264. static int mpc52xx_psc_spi_port_config(int psc_id, struct mpc52xx_psc_spi *mps)
  265. {
  266. struct mpc52xx_psc __iomem *psc = mps->psc;
  267. struct mpc52xx_psc_fifo __iomem *fifo = mps->fifo;
  268. u32 mclken_div;
  269. int ret = 0;
  270. /* default sysclk is 512MHz */
  271. mclken_div = (mps->sysclk ? mps->sysclk : 512000000) / MCLK;
  272. mpc52xx_set_psc_clkdiv(psc_id, mclken_div);
  273. /* Reset the PSC into a known state */
  274. out_8(&psc->command, MPC52xx_PSC_RST_RX);
  275. out_8(&psc->command, MPC52xx_PSC_RST_TX);
  276. out_8(&psc->command, MPC52xx_PSC_TX_DISABLE | MPC52xx_PSC_RX_DISABLE);
  277. /* Disable interrupts, interrupts are based on alarm level */
  278. out_be16(&psc->mpc52xx_psc_imr, 0);
  279. out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
  280. out_8(&fifo->rfcntl, 0);
  281. out_8(&psc->mode, MPC52xx_PSC_MODE_FFULL);
  282. /* Configure 8bit codec mode as a SPI master and use EOF flags */
  283. /* SICR_SIM_CODEC8|SICR_GENCLK|SICR_SPI|SICR_MSTR|SICR_USEEOF */
  284. out_be32(&psc->sicr, 0x0180C800);
  285. out_be16((u16 __iomem *)&psc->ccr, 0x070F); /* default SPI Clk 1MHz */
  286. /* Set 2ms DTL delay */
  287. out_8(&psc->ctur, 0x00);
  288. out_8(&psc->ctlr, 0x84);
  289. mps->bits_per_word = 8;
  290. return ret;
  291. }
  292. static irqreturn_t mpc52xx_psc_spi_isr(int irq, void *dev_id)
  293. {
  294. struct mpc52xx_psc_spi *mps = (struct mpc52xx_psc_spi *)dev_id;
  295. struct mpc52xx_psc __iomem *psc = mps->psc;
  296. /* disable interrupt and wake up the work queue */
  297. if (in_be16(&psc->mpc52xx_psc_isr) & MPC52xx_PSC_IMR_RXRDY) {
  298. out_be16(&psc->mpc52xx_psc_imr, 0);
  299. complete(&mps->done);
  300. return IRQ_HANDLED;
  301. }
  302. return IRQ_NONE;
  303. }
  304. /* bus_num is used only for the case dev->platform_data == NULL */
  305. static int __init mpc52xx_psc_spi_do_probe(struct device *dev, u32 regaddr,
  306. u32 size, unsigned int irq, s16 bus_num)
  307. {
  308. struct fsl_spi_platform_data *pdata = dev->platform_data;
  309. struct mpc52xx_psc_spi *mps;
  310. struct spi_master *master;
  311. int ret;
  312. master = spi_alloc_master(dev, sizeof *mps);
  313. if (master == NULL)
  314. return -ENOMEM;
  315. dev_set_drvdata(dev, master);
  316. mps = spi_master_get_devdata(master);
  317. mps->irq = irq;
  318. if (pdata == NULL) {
  319. dev_warn(dev, "probe called without platform data, no "
  320. "(de)activate_cs function will be called\n");
  321. mps->activate_cs = NULL;
  322. mps->deactivate_cs = NULL;
  323. mps->sysclk = 0;
  324. master->bus_num = bus_num;
  325. master->num_chipselect = 255;
  326. } else {
  327. mps->activate_cs = pdata->activate_cs;
  328. mps->deactivate_cs = pdata->deactivate_cs;
  329. mps->sysclk = pdata->sysclk;
  330. master->bus_num = pdata->bus_num;
  331. master->num_chipselect = pdata->max_chipselect;
  332. }
  333. master->setup = mpc52xx_psc_spi_setup;
  334. master->transfer = mpc52xx_psc_spi_transfer;
  335. master->cleanup = mpc52xx_psc_spi_cleanup;
  336. mps->psc = ioremap(regaddr, size);
  337. if (!mps->psc) {
  338. dev_err(dev, "could not ioremap I/O port range\n");
  339. ret = -EFAULT;
  340. goto free_master;
  341. }
  342. /* On the 5200, fifo regs are immediately ajacent to the psc regs */
  343. mps->fifo = ((void __iomem *)mps->psc) + sizeof(struct mpc52xx_psc);
  344. ret = request_irq(mps->irq, mpc52xx_psc_spi_isr, 0, "mpc52xx-psc-spi",
  345. mps);
  346. if (ret)
  347. goto free_master;
  348. ret = mpc52xx_psc_spi_port_config(master->bus_num, mps);
  349. if (ret < 0)
  350. goto free_irq;
  351. spin_lock_init(&mps->lock);
  352. init_completion(&mps->done);
  353. INIT_WORK(&mps->work, mpc52xx_psc_spi_work);
  354. INIT_LIST_HEAD(&mps->queue);
  355. mps->workqueue = create_singlethread_workqueue(
  356. master->dev.parent->bus_id);
  357. if (mps->workqueue == NULL) {
  358. ret = -EBUSY;
  359. goto free_irq;
  360. }
  361. ret = spi_register_master(master);
  362. if (ret < 0)
  363. goto unreg_master;
  364. return ret;
  365. unreg_master:
  366. destroy_workqueue(mps->workqueue);
  367. free_irq:
  368. free_irq(mps->irq, mps);
  369. free_master:
  370. if (mps->psc)
  371. iounmap(mps->psc);
  372. spi_master_put(master);
  373. return ret;
  374. }
  375. static int __exit mpc52xx_psc_spi_do_remove(struct device *dev)
  376. {
  377. struct spi_master *master = dev_get_drvdata(dev);
  378. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(master);
  379. flush_workqueue(mps->workqueue);
  380. destroy_workqueue(mps->workqueue);
  381. spi_unregister_master(master);
  382. free_irq(mps->irq, mps);
  383. if (mps->psc)
  384. iounmap(mps->psc);
  385. return 0;
  386. }
  387. static int __init mpc52xx_psc_spi_of_probe(struct of_device *op,
  388. const struct of_device_id *match)
  389. {
  390. const u32 *regaddr_p;
  391. u64 regaddr64, size64;
  392. s16 id = -1;
  393. regaddr_p = of_get_address(op->node, 0, &size64, NULL);
  394. if (!regaddr_p) {
  395. printk(KERN_ERR "Invalid PSC address\n");
  396. return -EINVAL;
  397. }
  398. regaddr64 = of_translate_address(op->node, regaddr_p);
  399. /* get PSC id (1..6, used by port_config) */
  400. if (op->dev.platform_data == NULL) {
  401. const u32 *psc_nump;
  402. psc_nump = of_get_property(op->node, "cell-index", NULL);
  403. if (!psc_nump || *psc_nump > 5) {
  404. printk(KERN_ERR "mpc52xx_psc_spi: Device node %s has invalid "
  405. "cell-index property\n", op->node->full_name);
  406. return -EINVAL;
  407. }
  408. id = *psc_nump + 1;
  409. }
  410. return mpc52xx_psc_spi_do_probe(&op->dev, (u32)regaddr64, (u32)size64,
  411. irq_of_parse_and_map(op->node, 0), id);
  412. }
  413. static int __exit mpc52xx_psc_spi_of_remove(struct of_device *op)
  414. {
  415. return mpc52xx_psc_spi_do_remove(&op->dev);
  416. }
  417. static struct of_device_id mpc52xx_psc_spi_of_match[] = {
  418. { .compatible = "fsl,mpc5200-psc-spi", },
  419. { .compatible = "mpc5200-psc-spi", }, /* old */
  420. {}
  421. };
  422. MODULE_DEVICE_TABLE(of, mpc52xx_psc_spi_of_match);
  423. static struct of_platform_driver mpc52xx_psc_spi_of_driver = {
  424. .owner = THIS_MODULE,
  425. .name = "mpc52xx-psc-spi",
  426. .match_table = mpc52xx_psc_spi_of_match,
  427. .probe = mpc52xx_psc_spi_of_probe,
  428. .remove = __exit_p(mpc52xx_psc_spi_of_remove),
  429. .driver = {
  430. .name = "mpc52xx-psc-spi",
  431. .owner = THIS_MODULE,
  432. },
  433. };
  434. static int __init mpc52xx_psc_spi_init(void)
  435. {
  436. return of_register_platform_driver(&mpc52xx_psc_spi_of_driver);
  437. }
  438. module_init(mpc52xx_psc_spi_init);
  439. static void __exit mpc52xx_psc_spi_exit(void)
  440. {
  441. of_unregister_platform_driver(&mpc52xx_psc_spi_of_driver);
  442. }
  443. module_exit(mpc52xx_psc_spi_exit);
  444. MODULE_AUTHOR("Dragos Carp");
  445. MODULE_DESCRIPTION("MPC52xx PSC SPI Driver");
  446. MODULE_LICENSE("GPL");