sh-sci.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. #include <linux/serial_core.h>
  2. #include <asm/io.h>
  3. #include <asm/gpio.h>
  4. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  5. #include <asm/regs306x.h>
  6. #endif
  7. #if defined(CONFIG_H8S2678)
  8. #include <asm/regs267x.h>
  9. #endif
  10. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  11. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  12. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  13. defined(CONFIG_CPU_SUBTYPE_SH7709)
  14. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  15. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  16. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  17. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  18. # define SCIF0 0xA4400000
  19. # define SCIF2 0xA4410000
  20. # define SCSMR_Ir 0xA44A0000
  21. # define IRDA_SCIF SCIF0
  22. # define SCPCR 0xA4000116
  23. # define SCPDR 0xA4000136
  24. /* Set the clock source,
  25. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  26. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  27. */
  28. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  29. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  30. defined(CONFIG_CPU_SUBTYPE_SH7721)
  31. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  32. #define SCIF_ORER 0x0200 /* overrun error bit */
  33. #elif defined(CONFIG_SH_RTS7751R2D)
  34. # define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
  35. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  36. # define SCIF_ORER 0x0001 /* overrun error bit */
  37. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  38. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  39. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  40. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  41. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  42. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  43. defined(CONFIG_CPU_SUBTYPE_SH7751R)
  44. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  45. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  46. # define SCIF_ORER 0x0001 /* overrun error bit */
  47. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  48. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  49. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  50. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  51. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  52. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  53. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  54. # define SCIF_ORER 0x0001 /* overrun error bit */
  55. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  56. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  57. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  58. # define SCIF_ORER 0x0001 /* overrun error bit */
  59. # define PACR 0xa4050100
  60. # define PBCR 0xa4050102
  61. # define SCSCR_INIT(port) 0x3B
  62. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  63. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  64. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  65. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  66. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  67. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  68. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  69. # define PADR 0xA4050120
  70. # define PSDR 0xA405013e
  71. # define PWDR 0xA4050166
  72. # define PSCR 0xA405011E
  73. # define SCIF_ORER 0x0001 /* overrun error bit */
  74. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  75. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  76. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  77. # define SCSPTR0 SCPDR0
  78. # define SCIF_ORER 0x0001 /* overrun error bit */
  79. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  80. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  81. # define SCSPTR0 0xa4050160
  82. # define SCSPTR1 0xa405013e
  83. # define SCSPTR2 0xa4050160
  84. # define SCSPTR3 0xa405013e
  85. # define SCSPTR4 0xa4050128
  86. # define SCSPTR5 0xa4050128
  87. # define SCIF_ORER 0x0001 /* overrun error bit */
  88. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  89. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  90. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  91. # define SCIF_ORER 0x0001 /* overrun error bit */
  92. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  93. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  94. # define SCIF_BASE_ADDR 0x01030000
  95. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  96. # define SCIF_PTR2_OFFS 0x0000020
  97. # define SCIF_LSR2_OFFS 0x0000024
  98. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  99. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  100. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
  101. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  102. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  103. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  104. #elif defined(CONFIG_H8S2678)
  105. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  106. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  107. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  108. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  109. # define SCSPTR1 0xffe08024 /* 16 bit SCIF */
  110. # define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
  111. # define SCIF_ORER 0x0001 /* overrun error bit */
  112. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  113. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  114. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  115. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  116. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  117. # define SCIF_ORER 0x0001 /* overrun error bit */
  118. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  119. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  120. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  121. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  122. # define SCIF_ORER 0x0001 /* Overrun error bit */
  123. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  124. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  125. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  126. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  127. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  128. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  129. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  130. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  131. # define SCIF_OPER 0x0001 /* Overrun error bit */
  132. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  133. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  134. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  135. defined(CONFIG_CPU_SUBTYPE_SH7263)
  136. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  137. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  138. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  139. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  140. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  141. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  142. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  143. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  144. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  145. # define SCIF_ORER 0x0001 /* overrun error bit */
  146. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  147. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  148. # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
  149. # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
  150. # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
  151. # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
  152. # define SCIF_ORER 0x0001 /* Overrun error bit */
  153. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  154. #else
  155. # error CPU subtype not defined
  156. #endif
  157. /* SCSCR */
  158. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  159. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  160. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  161. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  162. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  163. defined(CONFIG_CPU_SUBTYPE_SH7091) || \
  164. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  165. defined(CONFIG_CPU_SUBTYPE_SH7722) || \
  166. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  167. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  168. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  169. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  170. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  171. defined(CONFIG_CPU_SUBTYPE_SH7785) || \
  172. defined(CONFIG_CPU_SUBTYPE_SHX3)
  173. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  174. #else
  175. #define SCI_CTRL_FLAGS_REIE 0
  176. #endif
  177. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  178. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  179. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  180. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  181. /* SCxSR SCI */
  182. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  183. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  184. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  185. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  186. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  187. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  188. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  189. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  190. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  191. /* SCxSR SCIF */
  192. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  193. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  194. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  195. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  196. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  197. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  198. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  199. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  200. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  201. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  202. defined(CONFIG_CPU_SUBTYPE_SH7721)
  203. # define SCIF_ORER 0x0200
  204. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  205. # define SCIF_RFDC_MASK 0x007f
  206. # define SCIF_TXROOM_MAX 64
  207. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  208. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
  209. # define SCIF_RFDC_MASK 0x007f
  210. # define SCIF_TXROOM_MAX 64
  211. /* SH7763 SCIF2 support */
  212. # define SCIF2_RFDC_MASK 0x001f
  213. # define SCIF2_TXROOM_MAX 16
  214. #else
  215. # define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  216. # define SCIF_RFDC_MASK 0x001f
  217. # define SCIF_TXROOM_MAX 16
  218. #endif
  219. #define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  220. #define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  221. #define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  222. #define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  223. #define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  224. #define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  225. #define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  226. #if defined(CONFIG_CPU_SUBTYPE_SH7705)
  227. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
  228. #else
  229. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  230. #endif
  231. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  232. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  233. defined(CONFIG_CPU_SUBTYPE_SH7721)
  234. # define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
  235. # define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
  236. # define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
  237. # define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
  238. #else
  239. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  240. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  241. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  242. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  243. #endif
  244. /* SCFCR */
  245. #define SCFCR_RFRST 0x0002
  246. #define SCFCR_TFRST 0x0004
  247. #define SCFCR_TCRST 0x4000
  248. #define SCFCR_MCE 0x0008
  249. #define SCI_MAJOR 204
  250. #define SCI_MINOR_START 8
  251. /* Generic serial flags */
  252. #define SCI_RX_THROTTLE 0x0000001
  253. #define SCI_MAGIC 0xbabeface
  254. /*
  255. * Events are used to schedule things to happen at timer-interrupt
  256. * time, instead of at rs interrupt time.
  257. */
  258. #define SCI_EVENT_WRITE_WAKEUP 0
  259. #define SCI_IN(size, offset) \
  260. if ((size) == 8) { \
  261. return ioread8(port->membase + (offset)); \
  262. } else { \
  263. return ioread16(port->membase + (offset)); \
  264. }
  265. #define SCI_OUT(size, offset, value) \
  266. if ((size) == 8) { \
  267. iowrite8(value, port->membase + (offset)); \
  268. } else if ((size) == 16) { \
  269. iowrite16(value, port->membase + (offset)); \
  270. }
  271. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  272. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  273. { \
  274. if (port->type == PORT_SCIF) { \
  275. SCI_IN(scif_size, scif_offset) \
  276. } else { /* PORT_SCI or PORT_SCIFA */ \
  277. SCI_IN(sci_size, sci_offset); \
  278. } \
  279. } \
  280. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  281. { \
  282. if (port->type == PORT_SCIF) { \
  283. SCI_OUT(scif_size, scif_offset, value) \
  284. } else { /* PORT_SCI or PORT_SCIFA */ \
  285. SCI_OUT(sci_size, sci_offset, value); \
  286. } \
  287. }
  288. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  289. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  290. { \
  291. SCI_IN(scif_size, scif_offset); \
  292. } \
  293. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  294. { \
  295. SCI_OUT(scif_size, scif_offset, value); \
  296. }
  297. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  298. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  299. { \
  300. SCI_IN(sci_size, sci_offset); \
  301. } \
  302. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  303. { \
  304. SCI_OUT(sci_size, sci_offset, value); \
  305. }
  306. #ifdef CONFIG_CPU_SH3
  307. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  308. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  309. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  310. h8_sci_offset, h8_sci_size) \
  311. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  312. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  313. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  314. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  315. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  316. defined(CONFIG_CPU_SUBTYPE_SH7721)
  317. #define SCIF_FNS(name, scif_offset, scif_size) \
  318. CPU_SCIF_FNS(name, scif_offset, scif_size)
  319. #else
  320. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  321. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  322. h8_sci_offset, h8_sci_size) \
  323. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  324. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  325. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  326. #endif
  327. #elif defined(__H8300H__) || defined(__H8300S__)
  328. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  329. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  330. h8_sci_offset, h8_sci_size) \
  331. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  332. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  333. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  334. #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
  335. CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
  336. #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
  337. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  338. #else
  339. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  340. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  341. h8_sci_offset, h8_sci_size) \
  342. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  343. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  344. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  345. #endif
  346. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  347. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  348. defined(CONFIG_CPU_SUBTYPE_SH7721)
  349. SCIF_FNS(SCSMR, 0x00, 16)
  350. SCIF_FNS(SCBRR, 0x04, 8)
  351. SCIF_FNS(SCSCR, 0x08, 16)
  352. SCIF_FNS(SCTDSR, 0x0c, 8)
  353. SCIF_FNS(SCFER, 0x10, 16)
  354. SCIF_FNS(SCxSR, 0x14, 16)
  355. SCIF_FNS(SCFCR, 0x18, 16)
  356. SCIF_FNS(SCFDR, 0x1c, 16)
  357. SCIF_FNS(SCxTDR, 0x20, 8)
  358. SCIF_FNS(SCxRDR, 0x24, 8)
  359. SCIF_FNS(SCLSR, 0x24, 16)
  360. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  361. SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
  362. SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
  363. SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
  364. SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
  365. SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
  366. SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
  367. SCIF_FNS(SCTDSR, 0x0c, 8)
  368. SCIF_FNS(SCFER, 0x10, 16)
  369. SCIF_FNS(SCFCR, 0x18, 16)
  370. SCIF_FNS(SCFDR, 0x1c, 16)
  371. SCIF_FNS(SCLSR, 0x24, 16)
  372. #else
  373. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  374. /* name off sz off sz off sz off sz off sz*/
  375. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  376. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  377. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  378. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  379. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  380. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  381. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  382. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  383. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  384. defined(CONFIG_CPU_SUBTYPE_SH7785)
  385. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  386. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  387. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  388. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  389. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  390. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  391. SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
  392. SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
  393. SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
  394. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  395. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  396. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  397. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  398. #else
  399. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  400. #if defined(CONFIG_CPU_SUBTYPE_SH7722)
  401. SCIF_FNS(SCSPTR, 0, 0, 0, 0)
  402. #else
  403. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  404. #endif
  405. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  406. #endif
  407. #endif
  408. #define sci_in(port, reg) sci_##reg##_in(port)
  409. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  410. /* H8/300 series SCI pins assignment */
  411. #if defined(__H8300H__) || defined(__H8300S__)
  412. static const struct __attribute__((packed)) {
  413. int port; /* GPIO port no */
  414. unsigned short rx,tx; /* GPIO bit no */
  415. } h8300_sci_pins[] = {
  416. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  417. { /* SCI0 */
  418. .port = H8300_GPIO_P9,
  419. .rx = H8300_GPIO_B2,
  420. .tx = H8300_GPIO_B0,
  421. },
  422. { /* SCI1 */
  423. .port = H8300_GPIO_P9,
  424. .rx = H8300_GPIO_B3,
  425. .tx = H8300_GPIO_B1,
  426. },
  427. { /* SCI2 */
  428. .port = H8300_GPIO_PB,
  429. .rx = H8300_GPIO_B7,
  430. .tx = H8300_GPIO_B6,
  431. }
  432. #elif defined(CONFIG_H8S2678)
  433. { /* SCI0 */
  434. .port = H8300_GPIO_P3,
  435. .rx = H8300_GPIO_B2,
  436. .tx = H8300_GPIO_B0,
  437. },
  438. { /* SCI1 */
  439. .port = H8300_GPIO_P3,
  440. .rx = H8300_GPIO_B3,
  441. .tx = H8300_GPIO_B1,
  442. },
  443. { /* SCI2 */
  444. .port = H8300_GPIO_P5,
  445. .rx = H8300_GPIO_B1,
  446. .tx = H8300_GPIO_B0,
  447. }
  448. #endif
  449. };
  450. #endif
  451. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  452. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  453. defined(CONFIG_CPU_SUBTYPE_SH7708) || \
  454. defined(CONFIG_CPU_SUBTYPE_SH7709)
  455. static inline int sci_rxd_in(struct uart_port *port)
  456. {
  457. if (port->mapbase == 0xfffffe80)
  458. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  459. if (port->mapbase == 0xa4000150)
  460. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  461. if (port->mapbase == 0xa4000140)
  462. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  463. return 1;
  464. }
  465. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  466. static inline int sci_rxd_in(struct uart_port *port)
  467. {
  468. if (port->mapbase == SCIF0)
  469. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  470. if (port->mapbase == SCIF2)
  471. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  472. return 1;
  473. }
  474. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  475. static inline int sci_rxd_in(struct uart_port *port)
  476. {
  477. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  478. }
  479. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  480. {
  481. if (port->mapbase == 0xA4400000){
  482. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  483. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  484. return;
  485. }
  486. if (port->mapbase == 0xA4410000){
  487. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  488. return;
  489. }
  490. }
  491. #elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  492. defined(CONFIG_CPU_SUBTYPE_SH7721)
  493. static inline int sci_rxd_in(struct uart_port *port)
  494. {
  495. if (port->mapbase == 0xa4430000)
  496. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  497. else if (port->mapbase == 0xa4438000)
  498. return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
  499. return 1;
  500. }
  501. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  502. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  503. defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
  504. defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
  505. defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
  506. defined(CONFIG_CPU_SUBTYPE_SH7091)
  507. static inline int sci_rxd_in(struct uart_port *port)
  508. {
  509. if (port->mapbase == 0xffe00000)
  510. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  511. if (port->mapbase == 0xffe80000)
  512. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  513. return 1;
  514. }
  515. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  516. static inline int sci_rxd_in(struct uart_port *port)
  517. {
  518. if (port->mapbase == 0xffe80000)
  519. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  520. return 1;
  521. }
  522. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  523. static inline int sci_rxd_in(struct uart_port *port)
  524. {
  525. if (port->mapbase == 0xfe600000)
  526. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  527. if (port->mapbase == 0xfe610000)
  528. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  529. if (port->mapbase == 0xfe620000)
  530. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  531. return 1;
  532. }
  533. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  534. static inline int sci_rxd_in(struct uart_port *port)
  535. {
  536. if (port->mapbase == 0xffe00000)
  537. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  538. if (port->mapbase == 0xffe10000)
  539. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  540. if (port->mapbase == 0xffe20000)
  541. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  542. if (port->mapbase == 0xffe30000)
  543. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  544. return 1;
  545. }
  546. #elif defined(CONFIG_CPU_SUBTYPE_SH7366)
  547. static inline int sci_rxd_in(struct uart_port *port)
  548. {
  549. if (port->mapbase == 0xffe00000)
  550. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  551. return 1;
  552. }
  553. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  554. static inline int sci_rxd_in(struct uart_port *port)
  555. {
  556. if (port->mapbase == 0xffe00000)
  557. return ctrl_inb(PSDR) & 0x02 ? 1 : 0; /* SCIF0 */
  558. if (port->mapbase == 0xffe10000)
  559. return ctrl_inb(PADR) & 0x40 ? 1 : 0; /* SCIF1 */
  560. if (port->mapbase == 0xffe20000)
  561. return ctrl_inb(PWDR) & 0x04 ? 1 : 0; /* SCIF2 */
  562. return 1;
  563. }
  564. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  565. static inline int sci_rxd_in(struct uart_port *port)
  566. {
  567. if (port->mapbase == 0xffe00000)
  568. return ctrl_inb(SCSPTR0) & 0x0008 ? 1 : 0; /* SCIF0 */
  569. if (port->mapbase == 0xffe10000)
  570. return ctrl_inb(SCSPTR1) & 0x0020 ? 1 : 0; /* SCIF1 */
  571. if (port->mapbase == 0xffe20000)
  572. return ctrl_inb(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF2 */
  573. if (port->mapbase == 0xa4e30000)
  574. return ctrl_inb(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF3 */
  575. if (port->mapbase == 0xa4e40000)
  576. return ctrl_inb(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF4 */
  577. if (port->mapbase == 0xa4e50000)
  578. return ctrl_inb(SCSPTR5) & 0x0008 ? 1 : 0; /* SCIF5 */
  579. return 1;
  580. }
  581. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  582. static inline int sci_rxd_in(struct uart_port *port)
  583. {
  584. return sci_in(port, SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  585. }
  586. #elif defined(__H8300H__) || defined(__H8300S__)
  587. static inline int sci_rxd_in(struct uart_port *port)
  588. {
  589. int ch = (port->mapbase - SMR0) >> 3;
  590. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  591. }
  592. #elif defined(CONFIG_CPU_SUBTYPE_SH7763)
  593. static inline int sci_rxd_in(struct uart_port *port)
  594. {
  595. if (port->mapbase == 0xffe00000)
  596. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  597. if (port->mapbase == 0xffe08000)
  598. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  599. if (port->mapbase == 0xffe10000)
  600. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF/IRDA */
  601. return 1;
  602. }
  603. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  604. static inline int sci_rxd_in(struct uart_port *port)
  605. {
  606. if (port->mapbase == 0xff923000)
  607. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  608. if (port->mapbase == 0xff924000)
  609. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  610. if (port->mapbase == 0xff925000)
  611. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  612. return 1;
  613. }
  614. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  615. static inline int sci_rxd_in(struct uart_port *port)
  616. {
  617. if (port->mapbase == 0xffe00000)
  618. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  619. if (port->mapbase == 0xffe10000)
  620. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  621. return 1;
  622. }
  623. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  624. static inline int sci_rxd_in(struct uart_port *port)
  625. {
  626. if (port->mapbase == 0xffea0000)
  627. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  628. if (port->mapbase == 0xffeb0000)
  629. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  630. if (port->mapbase == 0xffec0000)
  631. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  632. if (port->mapbase == 0xffed0000)
  633. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  634. if (port->mapbase == 0xffee0000)
  635. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  636. if (port->mapbase == 0xffef0000)
  637. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  638. return 1;
  639. }
  640. #elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
  641. defined(CONFIG_CPU_SUBTYPE_SH7206) || \
  642. defined(CONFIG_CPU_SUBTYPE_SH7263)
  643. static inline int sci_rxd_in(struct uart_port *port)
  644. {
  645. if (port->mapbase == 0xfffe8000)
  646. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  647. if (port->mapbase == 0xfffe8800)
  648. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  649. if (port->mapbase == 0xfffe9000)
  650. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  651. if (port->mapbase == 0xfffe9800)
  652. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  653. return 1;
  654. }
  655. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  656. static inline int sci_rxd_in(struct uart_port *port)
  657. {
  658. if (port->mapbase == 0xf8400000)
  659. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  660. if (port->mapbase == 0xf8410000)
  661. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  662. if (port->mapbase == 0xf8420000)
  663. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  664. return 1;
  665. }
  666. #elif defined(CONFIG_CPU_SUBTYPE_SHX3)
  667. static inline int sci_rxd_in(struct uart_port *port)
  668. {
  669. if (port->mapbase == 0xffc30000)
  670. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  671. if (port->mapbase == 0xffc40000)
  672. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  673. if (port->mapbase == 0xffc50000)
  674. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  675. if (port->mapbase == 0xffc60000)
  676. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  677. return 1;
  678. }
  679. #endif
  680. /*
  681. * Values for the BitRate Register (SCBRR)
  682. *
  683. * The values are actually divisors for a frequency which can
  684. * be internal to the SH3 (14.7456MHz) or derived from an external
  685. * clock source. This driver assumes the internal clock is used;
  686. * to support using an external clock source, config options or
  687. * possibly command-line options would need to be added.
  688. *
  689. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  690. * the SCSMR register would also need to be set to non-zero values.
  691. *
  692. * -- Greg Banks 27Feb2000
  693. *
  694. * Answer: The SCBRR register is only eight bits, and the value in
  695. * it gets larger with lower baud rates. At around 2400 (depending on
  696. * the peripherial module clock) you run out of bits. However the
  697. * lower two bits of SCSMR allow the module clock to be divided down,
  698. * scaling the value which is needed in SCBRR.
  699. *
  700. * -- Stuart Menefy - 23 May 2000
  701. *
  702. * I meant, why would anyone bother with bitrates below 2400.
  703. *
  704. * -- Greg Banks - 7Jul2000
  705. *
  706. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  707. * tape reader as a console!
  708. *
  709. * -- Mitch Davis - 15 Jul 2000
  710. */
  711. #if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  712. defined(CONFIG_CPU_SUBTYPE_SH7785)
  713. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  714. #elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  715. defined(CONFIG_CPU_SUBTYPE_SH7720) || \
  716. defined(CONFIG_CPU_SUBTYPE_SH7721)
  717. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  718. #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
  719. static inline int scbrr_calc(struct uart_port *port, int bps, int clk)
  720. {
  721. if (port->type == PORT_SCIF)
  722. return (clk+16*bps)/(32*bps)-1;
  723. else
  724. return ((clk*2)+16*bps)/(16*bps)-1;
  725. }
  726. #define SCBRR_VALUE(bps, clk) scbrr_calc(port, bps, clk)
  727. #elif defined(__H8300H__) || defined(__H8300S__)
  728. #define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
  729. #else /* Generic SH */
  730. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  731. #endif