8250_pci.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *, struct pciserial_board *,
  42. struct uart_port *, int);
  43. void (*exit)(struct pci_dev *dev);
  44. };
  45. #define PCI_NUM_BAR_RESOURCES 6
  46. struct serial_private {
  47. struct pci_dev *dev;
  48. unsigned int nr;
  49. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  50. struct pci_serial_quirk *quirk;
  51. int line[0];
  52. };
  53. static void moan_device(const char *str, struct pci_dev *dev)
  54. {
  55. printk(KERN_WARNING "%s: %s\n"
  56. KERN_WARNING "Please send the output of lspci -vv, this\n"
  57. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  58. KERN_WARNING "manufacturer and name of serial board or\n"
  59. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  60. pci_name(dev), str, dev->vendor, dev->device,
  61. dev->subsystem_vendor, dev->subsystem_device);
  62. }
  63. static int
  64. setup_port(struct serial_private *priv, struct uart_port *port,
  65. int bar, int offset, int regshift)
  66. {
  67. struct pci_dev *dev = priv->dev;
  68. unsigned long base, len;
  69. if (bar >= PCI_NUM_BAR_RESOURCES)
  70. return -EINVAL;
  71. base = pci_resource_start(dev, bar);
  72. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  73. len = pci_resource_len(dev, bar);
  74. if (!priv->remapped_bar[bar])
  75. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  76. if (!priv->remapped_bar[bar])
  77. return -ENOMEM;
  78. port->iotype = UPIO_MEM;
  79. port->iobase = 0;
  80. port->mapbase = base + offset;
  81. port->membase = priv->remapped_bar[bar] + offset;
  82. port->regshift = regshift;
  83. } else {
  84. port->iotype = UPIO_PORT;
  85. port->iobase = base + offset;
  86. port->mapbase = 0;
  87. port->membase = NULL;
  88. port->regshift = 0;
  89. }
  90. return 0;
  91. }
  92. /*
  93. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  94. */
  95. static int addidata_apci7800_setup(struct serial_private *priv,
  96. struct pciserial_board *board,
  97. struct uart_port *port, int idx)
  98. {
  99. unsigned int bar = 0, offset = board->first_offset;
  100. bar = FL_GET_BASE(board->flags);
  101. if (idx < 2) {
  102. offset += idx * board->uart_offset;
  103. } else if ((idx >= 2) && (idx < 4)) {
  104. bar += 1;
  105. offset += ((idx - 2) * board->uart_offset);
  106. } else if ((idx >= 4) && (idx < 6)) {
  107. bar += 2;
  108. offset += ((idx - 4) * board->uart_offset);
  109. } else if (idx >= 6) {
  110. bar += 3;
  111. offset += ((idx - 6) * board->uart_offset);
  112. }
  113. return setup_port(priv, port, bar, offset, board->reg_shift);
  114. }
  115. /*
  116. * AFAVLAB uses a different mixture of BARs and offsets
  117. * Not that ugly ;) -- HW
  118. */
  119. static int
  120. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  121. struct uart_port *port, int idx)
  122. {
  123. unsigned int bar, offset = board->first_offset;
  124. bar = FL_GET_BASE(board->flags);
  125. if (idx < 4)
  126. bar += idx;
  127. else {
  128. bar = 4;
  129. offset += (idx - 4) * board->uart_offset;
  130. }
  131. return setup_port(priv, port, bar, offset, board->reg_shift);
  132. }
  133. /*
  134. * HP's Remote Management Console. The Diva chip came in several
  135. * different versions. N-class, L2000 and A500 have two Diva chips, each
  136. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  137. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  138. * one Diva chip, but it has been expanded to 5 UARTs.
  139. */
  140. static int pci_hp_diva_init(struct pci_dev *dev)
  141. {
  142. int rc = 0;
  143. switch (dev->subsystem_device) {
  144. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  145. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  146. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  147. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  148. rc = 3;
  149. break;
  150. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  151. rc = 2;
  152. break;
  153. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  154. rc = 4;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  157. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  158. rc = 1;
  159. break;
  160. }
  161. return rc;
  162. }
  163. /*
  164. * HP's Diva chip puts the 4th/5th serial port further out, and
  165. * some serial ports are supposed to be hidden on certain models.
  166. */
  167. static int
  168. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  169. struct uart_port *port, int idx)
  170. {
  171. unsigned int offset = board->first_offset;
  172. unsigned int bar = FL_GET_BASE(board->flags);
  173. switch (priv->dev->subsystem_device) {
  174. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  175. if (idx == 3)
  176. idx++;
  177. break;
  178. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  179. if (idx > 0)
  180. idx++;
  181. if (idx > 2)
  182. idx++;
  183. break;
  184. }
  185. if (idx > 2)
  186. offset = 0x18;
  187. offset += idx * board->uart_offset;
  188. return setup_port(priv, port, bar, offset, board->reg_shift);
  189. }
  190. /*
  191. * Added for EKF Intel i960 serial boards
  192. */
  193. static int pci_inteli960ni_init(struct pci_dev *dev)
  194. {
  195. unsigned long oldval;
  196. if (!(dev->subsystem_device & 0x1000))
  197. return -ENODEV;
  198. /* is firmware started? */
  199. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  200. if (oldval == 0x00001000L) { /* RESET value */
  201. printk(KERN_DEBUG "Local i960 firmware missing");
  202. return -ENODEV;
  203. }
  204. return 0;
  205. }
  206. /*
  207. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  208. * that the card interrupt be explicitly enabled or disabled. This
  209. * seems to be mainly needed on card using the PLX which also use I/O
  210. * mapped memory.
  211. */
  212. static int pci_plx9050_init(struct pci_dev *dev)
  213. {
  214. u8 irq_config;
  215. void __iomem *p;
  216. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  217. moan_device("no memory in bar 0", dev);
  218. return 0;
  219. }
  220. irq_config = 0x41;
  221. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  222. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  223. irq_config = 0x43;
  224. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  225. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  226. /*
  227. * As the megawolf cards have the int pins active
  228. * high, and have 2 UART chips, both ints must be
  229. * enabled on the 9050. Also, the UARTS are set in
  230. * 16450 mode by default, so we have to enable the
  231. * 16C950 'enhanced' mode so that we can use the
  232. * deep FIFOs
  233. */
  234. irq_config = 0x5b;
  235. /*
  236. * enable/disable interrupts
  237. */
  238. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  239. if (p == NULL)
  240. return -ENOMEM;
  241. writel(irq_config, p + 0x4c);
  242. /*
  243. * Read the register back to ensure that it took effect.
  244. */
  245. readl(p + 0x4c);
  246. iounmap(p);
  247. return 0;
  248. }
  249. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  250. {
  251. u8 __iomem *p;
  252. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  253. return;
  254. /*
  255. * disable interrupts
  256. */
  257. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  258. if (p != NULL) {
  259. writel(0, p + 0x4c);
  260. /*
  261. * Read the register back to ensure that it took effect.
  262. */
  263. readl(p + 0x4c);
  264. iounmap(p);
  265. }
  266. }
  267. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  268. static int
  269. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  270. struct uart_port *port, int idx)
  271. {
  272. unsigned int bar, offset = board->first_offset;
  273. bar = 0;
  274. if (idx < 4) {
  275. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  276. offset += idx * board->uart_offset;
  277. } else if (idx < 8) {
  278. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  279. offset += idx * board->uart_offset + 0xC00;
  280. } else /* we have only 8 ports on PMC-OCTALPRO */
  281. return 1;
  282. return setup_port(priv, port, bar, offset, board->reg_shift);
  283. }
  284. /*
  285. * This does initialization for PMC OCTALPRO cards:
  286. * maps the device memory, resets the UARTs (needed, bc
  287. * if the module is removed and inserted again, the card
  288. * is in the sleep mode) and enables global interrupt.
  289. */
  290. /* global control register offset for SBS PMC-OctalPro */
  291. #define OCT_REG_CR_OFF 0x500
  292. static int sbs_init(struct pci_dev *dev)
  293. {
  294. u8 __iomem *p;
  295. p = ioremap_nocache(pci_resource_start(dev, 0),
  296. pci_resource_len(dev, 0));
  297. if (p == NULL)
  298. return -ENOMEM;
  299. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  300. writeb(0x10, p + OCT_REG_CR_OFF);
  301. udelay(50);
  302. writeb(0x0, p + OCT_REG_CR_OFF);
  303. /* Set bit-2 (INTENABLE) of Control Register */
  304. writeb(0x4, p + OCT_REG_CR_OFF);
  305. iounmap(p);
  306. return 0;
  307. }
  308. /*
  309. * Disables the global interrupt of PMC-OctalPro
  310. */
  311. static void __devexit sbs_exit(struct pci_dev *dev)
  312. {
  313. u8 __iomem *p;
  314. p = ioremap_nocache(pci_resource_start(dev, 0),
  315. pci_resource_len(dev, 0));
  316. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  317. if (p != NULL)
  318. writeb(0, p + OCT_REG_CR_OFF);
  319. iounmap(p);
  320. }
  321. /*
  322. * SIIG serial cards have an PCI interface chip which also controls
  323. * the UART clocking frequency. Each UART can be clocked independently
  324. * (except cards equiped with 4 UARTs) and initial clocking settings
  325. * are stored in the EEPROM chip. It can cause problems because this
  326. * version of serial driver doesn't support differently clocked UART's
  327. * on single PCI card. To prevent this, initialization functions set
  328. * high frequency clocking for all UART's on given card. It is safe (I
  329. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  330. * with other OSes (like M$ DOS).
  331. *
  332. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  333. *
  334. * There is two family of SIIG serial cards with different PCI
  335. * interface chip and different configuration methods:
  336. * - 10x cards have control registers in IO and/or memory space;
  337. * - 20x cards have control registers in standard PCI configuration space.
  338. *
  339. * Note: all 10x cards have PCI device ids 0x10..
  340. * all 20x cards have PCI device ids 0x20..
  341. *
  342. * There are also Quartet Serial cards which use Oxford Semiconductor
  343. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  344. *
  345. * Note: some SIIG cards are probed by the parport_serial object.
  346. */
  347. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  348. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  349. static int pci_siig10x_init(struct pci_dev *dev)
  350. {
  351. u16 data;
  352. void __iomem *p;
  353. switch (dev->device & 0xfff8) {
  354. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  355. data = 0xffdf;
  356. break;
  357. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  358. data = 0xf7ff;
  359. break;
  360. default: /* 1S1P, 4S */
  361. data = 0xfffb;
  362. break;
  363. }
  364. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  365. if (p == NULL)
  366. return -ENOMEM;
  367. writew(readw(p + 0x28) & data, p + 0x28);
  368. readw(p + 0x28);
  369. iounmap(p);
  370. return 0;
  371. }
  372. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  373. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  374. static int pci_siig20x_init(struct pci_dev *dev)
  375. {
  376. u8 data;
  377. /* Change clock frequency for the first UART. */
  378. pci_read_config_byte(dev, 0x6f, &data);
  379. pci_write_config_byte(dev, 0x6f, data & 0xef);
  380. /* If this card has 2 UART, we have to do the same with second UART. */
  381. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  382. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  383. pci_read_config_byte(dev, 0x73, &data);
  384. pci_write_config_byte(dev, 0x73, data & 0xef);
  385. }
  386. return 0;
  387. }
  388. static int pci_siig_init(struct pci_dev *dev)
  389. {
  390. unsigned int type = dev->device & 0xff00;
  391. if (type == 0x1000)
  392. return pci_siig10x_init(dev);
  393. else if (type == 0x2000)
  394. return pci_siig20x_init(dev);
  395. moan_device("Unknown SIIG card", dev);
  396. return -ENODEV;
  397. }
  398. static int pci_siig_setup(struct serial_private *priv,
  399. struct pciserial_board *board,
  400. struct uart_port *port, int idx)
  401. {
  402. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  403. if (idx > 3) {
  404. bar = 4;
  405. offset = (idx - 4) * 8;
  406. }
  407. return setup_port(priv, port, bar, offset, 0);
  408. }
  409. /*
  410. * Timedia has an explosion of boards, and to avoid the PCI table from
  411. * growing *huge*, we use this function to collapse some 70 entries
  412. * in the PCI table into one, for sanity's and compactness's sake.
  413. */
  414. static const unsigned short timedia_single_port[] = {
  415. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  416. };
  417. static const unsigned short timedia_dual_port[] = {
  418. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  419. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  420. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  421. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  422. 0xD079, 0
  423. };
  424. static const unsigned short timedia_quad_port[] = {
  425. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  426. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  427. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  428. 0xB157, 0
  429. };
  430. static const unsigned short timedia_eight_port[] = {
  431. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  432. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  433. };
  434. static const struct timedia_struct {
  435. int num;
  436. const unsigned short *ids;
  437. } timedia_data[] = {
  438. { 1, timedia_single_port },
  439. { 2, timedia_dual_port },
  440. { 4, timedia_quad_port },
  441. { 8, timedia_eight_port }
  442. };
  443. static int pci_timedia_init(struct pci_dev *dev)
  444. {
  445. const unsigned short *ids;
  446. int i, j;
  447. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  448. ids = timedia_data[i].ids;
  449. for (j = 0; ids[j]; j++)
  450. if (dev->subsystem_device == ids[j])
  451. return timedia_data[i].num;
  452. }
  453. return 0;
  454. }
  455. /*
  456. * Timedia/SUNIX uses a mixture of BARs and offsets
  457. * Ugh, this is ugly as all hell --- TYT
  458. */
  459. static int
  460. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  461. struct uart_port *port, int idx)
  462. {
  463. unsigned int bar = 0, offset = board->first_offset;
  464. switch (idx) {
  465. case 0:
  466. bar = 0;
  467. break;
  468. case 1:
  469. offset = board->uart_offset;
  470. bar = 0;
  471. break;
  472. case 2:
  473. bar = 1;
  474. break;
  475. case 3:
  476. offset = board->uart_offset;
  477. /* FALLTHROUGH */
  478. case 4: /* BAR 2 */
  479. case 5: /* BAR 3 */
  480. case 6: /* BAR 4 */
  481. case 7: /* BAR 5 */
  482. bar = idx - 2;
  483. }
  484. return setup_port(priv, port, bar, offset, board->reg_shift);
  485. }
  486. /*
  487. * Some Titan cards are also a little weird
  488. */
  489. static int
  490. titan_400l_800l_setup(struct serial_private *priv,
  491. struct pciserial_board *board,
  492. struct uart_port *port, int idx)
  493. {
  494. unsigned int bar, offset = board->first_offset;
  495. switch (idx) {
  496. case 0:
  497. bar = 1;
  498. break;
  499. case 1:
  500. bar = 2;
  501. break;
  502. default:
  503. bar = 4;
  504. offset = (idx - 2) * board->uart_offset;
  505. }
  506. return setup_port(priv, port, bar, offset, board->reg_shift);
  507. }
  508. static int pci_xircom_init(struct pci_dev *dev)
  509. {
  510. msleep(100);
  511. return 0;
  512. }
  513. static int pci_netmos_init(struct pci_dev *dev)
  514. {
  515. /* subdevice 0x00PS means <P> parallel, <S> serial */
  516. unsigned int num_serial = dev->subsystem_device & 0xf;
  517. if (num_serial == 0)
  518. return -ENODEV;
  519. return num_serial;
  520. }
  521. /*
  522. * ITE support by Niels de Vos <niels.devos@wincor-nixdorf.com>
  523. *
  524. * These chips are available with optionally one parallel port and up to
  525. * two serial ports. Unfortunately they all have the same product id.
  526. *
  527. * Basic configuration is done over a region of 32 I/O ports. The base
  528. * ioport is called INTA or INTC, depending on docs/other drivers.
  529. *
  530. * The region of the 32 I/O ports is configured in POSIO0R...
  531. */
  532. /* registers */
  533. #define ITE_887x_MISCR 0x9c
  534. #define ITE_887x_INTCBAR 0x78
  535. #define ITE_887x_UARTBAR 0x7c
  536. #define ITE_887x_PS0BAR 0x10
  537. #define ITE_887x_POSIO0 0x60
  538. /* I/O space size */
  539. #define ITE_887x_IOSIZE 32
  540. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  541. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  542. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  543. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  544. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  545. #define ITE_887x_POSIO_SPEED (3 << 29)
  546. /* enable IO_Space bit */
  547. #define ITE_887x_POSIO_ENABLE (1 << 31)
  548. static int pci_ite887x_init(struct pci_dev *dev)
  549. {
  550. /* inta_addr are the configuration addresses of the ITE */
  551. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  552. 0x200, 0x280, 0 };
  553. int ret, i, type;
  554. struct resource *iobase = NULL;
  555. u32 miscr, uartbar, ioport;
  556. /* search for the base-ioport */
  557. i = 0;
  558. while (inta_addr[i] && iobase == NULL) {
  559. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  560. "ite887x");
  561. if (iobase != NULL) {
  562. /* write POSIO0R - speed | size | ioport */
  563. pci_write_config_dword(dev, ITE_887x_POSIO0,
  564. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  565. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  566. /* write INTCBAR - ioport */
  567. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  568. inta_addr[i]);
  569. ret = inb(inta_addr[i]);
  570. if (ret != 0xff) {
  571. /* ioport connected */
  572. break;
  573. }
  574. release_region(iobase->start, ITE_887x_IOSIZE);
  575. iobase = NULL;
  576. }
  577. i++;
  578. }
  579. if (!inta_addr[i]) {
  580. printk(KERN_ERR "ite887x: could not find iobase\n");
  581. return -ENODEV;
  582. }
  583. /* start of undocumented type checking (see parport_pc.c) */
  584. type = inb(iobase->start + 0x18) & 0x0f;
  585. switch (type) {
  586. case 0x2: /* ITE8871 (1P) */
  587. case 0xa: /* ITE8875 (1P) */
  588. ret = 0;
  589. break;
  590. case 0xe: /* ITE8872 (2S1P) */
  591. ret = 2;
  592. break;
  593. case 0x6: /* ITE8873 (1S) */
  594. ret = 1;
  595. break;
  596. case 0x8: /* ITE8874 (2S) */
  597. ret = 2;
  598. break;
  599. default:
  600. moan_device("Unknown ITE887x", dev);
  601. ret = -ENODEV;
  602. }
  603. /* configure all serial ports */
  604. for (i = 0; i < ret; i++) {
  605. /* read the I/O port from the device */
  606. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  607. &ioport);
  608. ioport &= 0x0000FF00; /* the actual base address */
  609. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  610. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  611. ITE_887x_POSIO_IOSIZE_8 | ioport);
  612. /* write the ioport to the UARTBAR */
  613. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  614. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  615. uartbar |= (ioport << (16 * i)); /* set the ioport */
  616. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  617. /* get current config */
  618. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  619. /* disable interrupts (UARTx_Routing[3:0]) */
  620. miscr &= ~(0xf << (12 - 4 * i));
  621. /* activate the UART (UARTx_En) */
  622. miscr |= 1 << (23 - i);
  623. /* write new config with activated UART */
  624. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  625. }
  626. if (ret <= 0) {
  627. /* the device has no UARTs if we get here */
  628. release_region(iobase->start, ITE_887x_IOSIZE);
  629. }
  630. return ret;
  631. }
  632. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  633. {
  634. u32 ioport;
  635. /* the ioport is bit 0-15 in POSIO0R */
  636. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  637. ioport &= 0xffff;
  638. release_region(ioport, ITE_887x_IOSIZE);
  639. }
  640. static int
  641. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  642. struct uart_port *port, int idx)
  643. {
  644. unsigned int bar, offset = board->first_offset, maxnr;
  645. bar = FL_GET_BASE(board->flags);
  646. if (board->flags & FL_BASE_BARS)
  647. bar += idx;
  648. else
  649. offset += idx * board->uart_offset;
  650. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  651. (board->reg_shift + 3);
  652. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  653. return 1;
  654. return setup_port(priv, port, bar, offset, board->reg_shift);
  655. }
  656. /* This should be in linux/pci_ids.h */
  657. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  658. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  659. #define PCI_DEVICE_ID_OCTPRO 0x0001
  660. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  661. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  662. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  663. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  664. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  665. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  666. /*
  667. * Master list of serial port init/setup/exit quirks.
  668. * This does not describe the general nature of the port.
  669. * (ie, baud base, number and location of ports, etc)
  670. *
  671. * This list is ordered alphabetically by vendor then device.
  672. * Specific entries must come before more generic entries.
  673. */
  674. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  675. /*
  676. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  677. */
  678. {
  679. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  680. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  681. .subvendor = PCI_ANY_ID,
  682. .subdevice = PCI_ANY_ID,
  683. .setup = addidata_apci7800_setup,
  684. },
  685. /*
  686. * AFAVLAB cards - these may be called via parport_serial
  687. * It is not clear whether this applies to all products.
  688. */
  689. {
  690. .vendor = PCI_VENDOR_ID_AFAVLAB,
  691. .device = PCI_ANY_ID,
  692. .subvendor = PCI_ANY_ID,
  693. .subdevice = PCI_ANY_ID,
  694. .setup = afavlab_setup,
  695. },
  696. /*
  697. * HP Diva
  698. */
  699. {
  700. .vendor = PCI_VENDOR_ID_HP,
  701. .device = PCI_DEVICE_ID_HP_DIVA,
  702. .subvendor = PCI_ANY_ID,
  703. .subdevice = PCI_ANY_ID,
  704. .init = pci_hp_diva_init,
  705. .setup = pci_hp_diva_setup,
  706. },
  707. /*
  708. * Intel
  709. */
  710. {
  711. .vendor = PCI_VENDOR_ID_INTEL,
  712. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  713. .subvendor = 0xe4bf,
  714. .subdevice = PCI_ANY_ID,
  715. .init = pci_inteli960ni_init,
  716. .setup = pci_default_setup,
  717. },
  718. /*
  719. * ITE
  720. */
  721. {
  722. .vendor = PCI_VENDOR_ID_ITE,
  723. .device = PCI_DEVICE_ID_ITE_8872,
  724. .subvendor = PCI_ANY_ID,
  725. .subdevice = PCI_ANY_ID,
  726. .init = pci_ite887x_init,
  727. .setup = pci_default_setup,
  728. .exit = __devexit_p(pci_ite887x_exit),
  729. },
  730. /*
  731. * Panacom
  732. */
  733. {
  734. .vendor = PCI_VENDOR_ID_PANACOM,
  735. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  736. .subvendor = PCI_ANY_ID,
  737. .subdevice = PCI_ANY_ID,
  738. .init = pci_plx9050_init,
  739. .setup = pci_default_setup,
  740. .exit = __devexit_p(pci_plx9050_exit),
  741. },
  742. {
  743. .vendor = PCI_VENDOR_ID_PANACOM,
  744. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  745. .subvendor = PCI_ANY_ID,
  746. .subdevice = PCI_ANY_ID,
  747. .init = pci_plx9050_init,
  748. .setup = pci_default_setup,
  749. .exit = __devexit_p(pci_plx9050_exit),
  750. },
  751. /*
  752. * PLX
  753. */
  754. {
  755. .vendor = PCI_VENDOR_ID_PLX,
  756. .device = PCI_DEVICE_ID_PLX_9030,
  757. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  758. .subdevice = PCI_ANY_ID,
  759. .setup = pci_default_setup,
  760. },
  761. {
  762. .vendor = PCI_VENDOR_ID_PLX,
  763. .device = PCI_DEVICE_ID_PLX_9050,
  764. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  765. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  766. .init = pci_plx9050_init,
  767. .setup = pci_default_setup,
  768. .exit = __devexit_p(pci_plx9050_exit),
  769. },
  770. {
  771. .vendor = PCI_VENDOR_ID_PLX,
  772. .device = PCI_DEVICE_ID_PLX_9050,
  773. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  774. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  775. .init = pci_plx9050_init,
  776. .setup = pci_default_setup,
  777. .exit = __devexit_p(pci_plx9050_exit),
  778. },
  779. {
  780. .vendor = PCI_VENDOR_ID_PLX,
  781. .device = PCI_DEVICE_ID_PLX_9050,
  782. .subvendor = PCI_VENDOR_ID_PLX,
  783. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  784. .init = pci_plx9050_init,
  785. .setup = pci_default_setup,
  786. .exit = __devexit_p(pci_plx9050_exit),
  787. },
  788. {
  789. .vendor = PCI_VENDOR_ID_PLX,
  790. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  791. .subvendor = PCI_VENDOR_ID_PLX,
  792. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  793. .init = pci_plx9050_init,
  794. .setup = pci_default_setup,
  795. .exit = __devexit_p(pci_plx9050_exit),
  796. },
  797. /*
  798. * SBS Technologies, Inc., PMC-OCTALPRO 232
  799. */
  800. {
  801. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  802. .device = PCI_DEVICE_ID_OCTPRO,
  803. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  804. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  805. .init = sbs_init,
  806. .setup = sbs_setup,
  807. .exit = __devexit_p(sbs_exit),
  808. },
  809. /*
  810. * SBS Technologies, Inc., PMC-OCTALPRO 422
  811. */
  812. {
  813. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  814. .device = PCI_DEVICE_ID_OCTPRO,
  815. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  816. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  817. .init = sbs_init,
  818. .setup = sbs_setup,
  819. .exit = __devexit_p(sbs_exit),
  820. },
  821. /*
  822. * SBS Technologies, Inc., P-Octal 232
  823. */
  824. {
  825. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  826. .device = PCI_DEVICE_ID_OCTPRO,
  827. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  828. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  829. .init = sbs_init,
  830. .setup = sbs_setup,
  831. .exit = __devexit_p(sbs_exit),
  832. },
  833. /*
  834. * SBS Technologies, Inc., P-Octal 422
  835. */
  836. {
  837. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  838. .device = PCI_DEVICE_ID_OCTPRO,
  839. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  840. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  841. .init = sbs_init,
  842. .setup = sbs_setup,
  843. .exit = __devexit_p(sbs_exit),
  844. },
  845. /*
  846. * SIIG cards - these may be called via parport_serial
  847. */
  848. {
  849. .vendor = PCI_VENDOR_ID_SIIG,
  850. .device = PCI_ANY_ID,
  851. .subvendor = PCI_ANY_ID,
  852. .subdevice = PCI_ANY_ID,
  853. .init = pci_siig_init,
  854. .setup = pci_siig_setup,
  855. },
  856. /*
  857. * Titan cards
  858. */
  859. {
  860. .vendor = PCI_VENDOR_ID_TITAN,
  861. .device = PCI_DEVICE_ID_TITAN_400L,
  862. .subvendor = PCI_ANY_ID,
  863. .subdevice = PCI_ANY_ID,
  864. .setup = titan_400l_800l_setup,
  865. },
  866. {
  867. .vendor = PCI_VENDOR_ID_TITAN,
  868. .device = PCI_DEVICE_ID_TITAN_800L,
  869. .subvendor = PCI_ANY_ID,
  870. .subdevice = PCI_ANY_ID,
  871. .setup = titan_400l_800l_setup,
  872. },
  873. /*
  874. * Timedia cards
  875. */
  876. {
  877. .vendor = PCI_VENDOR_ID_TIMEDIA,
  878. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  879. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  880. .subdevice = PCI_ANY_ID,
  881. .init = pci_timedia_init,
  882. .setup = pci_timedia_setup,
  883. },
  884. {
  885. .vendor = PCI_VENDOR_ID_TIMEDIA,
  886. .device = PCI_ANY_ID,
  887. .subvendor = PCI_ANY_ID,
  888. .subdevice = PCI_ANY_ID,
  889. .setup = pci_timedia_setup,
  890. },
  891. /*
  892. * Xircom cards
  893. */
  894. {
  895. .vendor = PCI_VENDOR_ID_XIRCOM,
  896. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  897. .subvendor = PCI_ANY_ID,
  898. .subdevice = PCI_ANY_ID,
  899. .init = pci_xircom_init,
  900. .setup = pci_default_setup,
  901. },
  902. /*
  903. * Netmos cards - these may be called via parport_serial
  904. */
  905. {
  906. .vendor = PCI_VENDOR_ID_NETMOS,
  907. .device = PCI_ANY_ID,
  908. .subvendor = PCI_ANY_ID,
  909. .subdevice = PCI_ANY_ID,
  910. .init = pci_netmos_init,
  911. .setup = pci_default_setup,
  912. },
  913. /*
  914. * Default "match everything" terminator entry
  915. */
  916. {
  917. .vendor = PCI_ANY_ID,
  918. .device = PCI_ANY_ID,
  919. .subvendor = PCI_ANY_ID,
  920. .subdevice = PCI_ANY_ID,
  921. .setup = pci_default_setup,
  922. }
  923. };
  924. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  925. {
  926. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  927. }
  928. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  929. {
  930. struct pci_serial_quirk *quirk;
  931. for (quirk = pci_serial_quirks; ; quirk++)
  932. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  933. quirk_id_matches(quirk->device, dev->device) &&
  934. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  935. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  936. break;
  937. return quirk;
  938. }
  939. static inline int get_pci_irq(struct pci_dev *dev,
  940. struct pciserial_board *board)
  941. {
  942. if (board->flags & FL_NOIRQ)
  943. return 0;
  944. else
  945. return dev->irq;
  946. }
  947. /*
  948. * This is the configuration table for all of the PCI serial boards
  949. * which we support. It is directly indexed by the pci_board_num_t enum
  950. * value, which is encoded in the pci_device_id PCI probe table's
  951. * driver_data member.
  952. *
  953. * The makeup of these names are:
  954. * pbn_bn{_bt}_n_baud{_offsetinhex}
  955. *
  956. * bn = PCI BAR number
  957. * bt = Index using PCI BARs
  958. * n = number of serial ports
  959. * baud = baud rate
  960. * offsetinhex = offset for each sequential port (in hex)
  961. *
  962. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  963. *
  964. * Please note: in theory if n = 1, _bt infix should make no difference.
  965. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  966. */
  967. enum pci_board_num_t {
  968. pbn_default = 0,
  969. pbn_b0_1_115200,
  970. pbn_b0_2_115200,
  971. pbn_b0_4_115200,
  972. pbn_b0_5_115200,
  973. pbn_b0_8_115200,
  974. pbn_b0_1_921600,
  975. pbn_b0_2_921600,
  976. pbn_b0_4_921600,
  977. pbn_b0_2_1130000,
  978. pbn_b0_4_1152000,
  979. pbn_b0_2_1843200,
  980. pbn_b0_4_1843200,
  981. pbn_b0_2_1843200_200,
  982. pbn_b0_4_1843200_200,
  983. pbn_b0_8_1843200_200,
  984. pbn_b0_1_4000000,
  985. pbn_b0_bt_1_115200,
  986. pbn_b0_bt_2_115200,
  987. pbn_b0_bt_8_115200,
  988. pbn_b0_bt_1_460800,
  989. pbn_b0_bt_2_460800,
  990. pbn_b0_bt_4_460800,
  991. pbn_b0_bt_1_921600,
  992. pbn_b0_bt_2_921600,
  993. pbn_b0_bt_4_921600,
  994. pbn_b0_bt_8_921600,
  995. pbn_b1_1_115200,
  996. pbn_b1_2_115200,
  997. pbn_b1_4_115200,
  998. pbn_b1_8_115200,
  999. pbn_b1_1_921600,
  1000. pbn_b1_2_921600,
  1001. pbn_b1_4_921600,
  1002. pbn_b1_8_921600,
  1003. pbn_b1_2_1250000,
  1004. pbn_b1_bt_1_115200,
  1005. pbn_b1_bt_2_921600,
  1006. pbn_b1_1_1382400,
  1007. pbn_b1_2_1382400,
  1008. pbn_b1_4_1382400,
  1009. pbn_b1_8_1382400,
  1010. pbn_b2_1_115200,
  1011. pbn_b2_2_115200,
  1012. pbn_b2_4_115200,
  1013. pbn_b2_8_115200,
  1014. pbn_b2_1_460800,
  1015. pbn_b2_4_460800,
  1016. pbn_b2_8_460800,
  1017. pbn_b2_16_460800,
  1018. pbn_b2_1_921600,
  1019. pbn_b2_4_921600,
  1020. pbn_b2_8_921600,
  1021. pbn_b2_bt_1_115200,
  1022. pbn_b2_bt_2_115200,
  1023. pbn_b2_bt_4_115200,
  1024. pbn_b2_bt_2_921600,
  1025. pbn_b2_bt_4_921600,
  1026. pbn_b3_2_115200,
  1027. pbn_b3_4_115200,
  1028. pbn_b3_8_115200,
  1029. /*
  1030. * Board-specific versions.
  1031. */
  1032. pbn_panacom,
  1033. pbn_panacom2,
  1034. pbn_panacom4,
  1035. pbn_exsys_4055,
  1036. pbn_plx_romulus,
  1037. pbn_oxsemi,
  1038. pbn_oxsemi_1_4000000,
  1039. pbn_oxsemi_2_4000000,
  1040. pbn_oxsemi_4_4000000,
  1041. pbn_oxsemi_8_4000000,
  1042. pbn_intel_i960,
  1043. pbn_sgi_ioc3,
  1044. pbn_computone_4,
  1045. pbn_computone_6,
  1046. pbn_computone_8,
  1047. pbn_sbsxrsio,
  1048. pbn_exar_XR17C152,
  1049. pbn_exar_XR17C154,
  1050. pbn_exar_XR17C158,
  1051. pbn_pasemi_1682M,
  1052. };
  1053. /*
  1054. * uart_offset - the space between channels
  1055. * reg_shift - describes how the UART registers are mapped
  1056. * to PCI memory by the card.
  1057. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1058. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1059. * in include/linux/serial_reg.h,
  1060. * see first lines of serial_in() and serial_out() in 8250.c
  1061. */
  1062. static struct pciserial_board pci_boards[] __devinitdata = {
  1063. [pbn_default] = {
  1064. .flags = FL_BASE0,
  1065. .num_ports = 1,
  1066. .base_baud = 115200,
  1067. .uart_offset = 8,
  1068. },
  1069. [pbn_b0_1_115200] = {
  1070. .flags = FL_BASE0,
  1071. .num_ports = 1,
  1072. .base_baud = 115200,
  1073. .uart_offset = 8,
  1074. },
  1075. [pbn_b0_2_115200] = {
  1076. .flags = FL_BASE0,
  1077. .num_ports = 2,
  1078. .base_baud = 115200,
  1079. .uart_offset = 8,
  1080. },
  1081. [pbn_b0_4_115200] = {
  1082. .flags = FL_BASE0,
  1083. .num_ports = 4,
  1084. .base_baud = 115200,
  1085. .uart_offset = 8,
  1086. },
  1087. [pbn_b0_5_115200] = {
  1088. .flags = FL_BASE0,
  1089. .num_ports = 5,
  1090. .base_baud = 115200,
  1091. .uart_offset = 8,
  1092. },
  1093. [pbn_b0_8_115200] = {
  1094. .flags = FL_BASE0,
  1095. .num_ports = 8,
  1096. .base_baud = 115200,
  1097. .uart_offset = 8,
  1098. },
  1099. [pbn_b0_1_921600] = {
  1100. .flags = FL_BASE0,
  1101. .num_ports = 1,
  1102. .base_baud = 921600,
  1103. .uart_offset = 8,
  1104. },
  1105. [pbn_b0_2_921600] = {
  1106. .flags = FL_BASE0,
  1107. .num_ports = 2,
  1108. .base_baud = 921600,
  1109. .uart_offset = 8,
  1110. },
  1111. [pbn_b0_4_921600] = {
  1112. .flags = FL_BASE0,
  1113. .num_ports = 4,
  1114. .base_baud = 921600,
  1115. .uart_offset = 8,
  1116. },
  1117. [pbn_b0_2_1130000] = {
  1118. .flags = FL_BASE0,
  1119. .num_ports = 2,
  1120. .base_baud = 1130000,
  1121. .uart_offset = 8,
  1122. },
  1123. [pbn_b0_4_1152000] = {
  1124. .flags = FL_BASE0,
  1125. .num_ports = 4,
  1126. .base_baud = 1152000,
  1127. .uart_offset = 8,
  1128. },
  1129. [pbn_b0_2_1843200] = {
  1130. .flags = FL_BASE0,
  1131. .num_ports = 2,
  1132. .base_baud = 1843200,
  1133. .uart_offset = 8,
  1134. },
  1135. [pbn_b0_4_1843200] = {
  1136. .flags = FL_BASE0,
  1137. .num_ports = 4,
  1138. .base_baud = 1843200,
  1139. .uart_offset = 8,
  1140. },
  1141. [pbn_b0_2_1843200_200] = {
  1142. .flags = FL_BASE0,
  1143. .num_ports = 2,
  1144. .base_baud = 1843200,
  1145. .uart_offset = 0x200,
  1146. },
  1147. [pbn_b0_4_1843200_200] = {
  1148. .flags = FL_BASE0,
  1149. .num_ports = 4,
  1150. .base_baud = 1843200,
  1151. .uart_offset = 0x200,
  1152. },
  1153. [pbn_b0_8_1843200_200] = {
  1154. .flags = FL_BASE0,
  1155. .num_ports = 8,
  1156. .base_baud = 1843200,
  1157. .uart_offset = 0x200,
  1158. },
  1159. [pbn_b0_1_4000000] = {
  1160. .flags = FL_BASE0,
  1161. .num_ports = 1,
  1162. .base_baud = 4000000,
  1163. .uart_offset = 8,
  1164. },
  1165. [pbn_b0_bt_1_115200] = {
  1166. .flags = FL_BASE0|FL_BASE_BARS,
  1167. .num_ports = 1,
  1168. .base_baud = 115200,
  1169. .uart_offset = 8,
  1170. },
  1171. [pbn_b0_bt_2_115200] = {
  1172. .flags = FL_BASE0|FL_BASE_BARS,
  1173. .num_ports = 2,
  1174. .base_baud = 115200,
  1175. .uart_offset = 8,
  1176. },
  1177. [pbn_b0_bt_8_115200] = {
  1178. .flags = FL_BASE0|FL_BASE_BARS,
  1179. .num_ports = 8,
  1180. .base_baud = 115200,
  1181. .uart_offset = 8,
  1182. },
  1183. [pbn_b0_bt_1_460800] = {
  1184. .flags = FL_BASE0|FL_BASE_BARS,
  1185. .num_ports = 1,
  1186. .base_baud = 460800,
  1187. .uart_offset = 8,
  1188. },
  1189. [pbn_b0_bt_2_460800] = {
  1190. .flags = FL_BASE0|FL_BASE_BARS,
  1191. .num_ports = 2,
  1192. .base_baud = 460800,
  1193. .uart_offset = 8,
  1194. },
  1195. [pbn_b0_bt_4_460800] = {
  1196. .flags = FL_BASE0|FL_BASE_BARS,
  1197. .num_ports = 4,
  1198. .base_baud = 460800,
  1199. .uart_offset = 8,
  1200. },
  1201. [pbn_b0_bt_1_921600] = {
  1202. .flags = FL_BASE0|FL_BASE_BARS,
  1203. .num_ports = 1,
  1204. .base_baud = 921600,
  1205. .uart_offset = 8,
  1206. },
  1207. [pbn_b0_bt_2_921600] = {
  1208. .flags = FL_BASE0|FL_BASE_BARS,
  1209. .num_ports = 2,
  1210. .base_baud = 921600,
  1211. .uart_offset = 8,
  1212. },
  1213. [pbn_b0_bt_4_921600] = {
  1214. .flags = FL_BASE0|FL_BASE_BARS,
  1215. .num_ports = 4,
  1216. .base_baud = 921600,
  1217. .uart_offset = 8,
  1218. },
  1219. [pbn_b0_bt_8_921600] = {
  1220. .flags = FL_BASE0|FL_BASE_BARS,
  1221. .num_ports = 8,
  1222. .base_baud = 921600,
  1223. .uart_offset = 8,
  1224. },
  1225. [pbn_b1_1_115200] = {
  1226. .flags = FL_BASE1,
  1227. .num_ports = 1,
  1228. .base_baud = 115200,
  1229. .uart_offset = 8,
  1230. },
  1231. [pbn_b1_2_115200] = {
  1232. .flags = FL_BASE1,
  1233. .num_ports = 2,
  1234. .base_baud = 115200,
  1235. .uart_offset = 8,
  1236. },
  1237. [pbn_b1_4_115200] = {
  1238. .flags = FL_BASE1,
  1239. .num_ports = 4,
  1240. .base_baud = 115200,
  1241. .uart_offset = 8,
  1242. },
  1243. [pbn_b1_8_115200] = {
  1244. .flags = FL_BASE1,
  1245. .num_ports = 8,
  1246. .base_baud = 115200,
  1247. .uart_offset = 8,
  1248. },
  1249. [pbn_b1_1_921600] = {
  1250. .flags = FL_BASE1,
  1251. .num_ports = 1,
  1252. .base_baud = 921600,
  1253. .uart_offset = 8,
  1254. },
  1255. [pbn_b1_2_921600] = {
  1256. .flags = FL_BASE1,
  1257. .num_ports = 2,
  1258. .base_baud = 921600,
  1259. .uart_offset = 8,
  1260. },
  1261. [pbn_b1_4_921600] = {
  1262. .flags = FL_BASE1,
  1263. .num_ports = 4,
  1264. .base_baud = 921600,
  1265. .uart_offset = 8,
  1266. },
  1267. [pbn_b1_8_921600] = {
  1268. .flags = FL_BASE1,
  1269. .num_ports = 8,
  1270. .base_baud = 921600,
  1271. .uart_offset = 8,
  1272. },
  1273. [pbn_b1_2_1250000] = {
  1274. .flags = FL_BASE1,
  1275. .num_ports = 2,
  1276. .base_baud = 1250000,
  1277. .uart_offset = 8,
  1278. },
  1279. [pbn_b1_bt_1_115200] = {
  1280. .flags = FL_BASE1|FL_BASE_BARS,
  1281. .num_ports = 1,
  1282. .base_baud = 115200,
  1283. .uart_offset = 8,
  1284. },
  1285. [pbn_b1_bt_2_921600] = {
  1286. .flags = FL_BASE1|FL_BASE_BARS,
  1287. .num_ports = 2,
  1288. .base_baud = 921600,
  1289. .uart_offset = 8,
  1290. },
  1291. [pbn_b1_1_1382400] = {
  1292. .flags = FL_BASE1,
  1293. .num_ports = 1,
  1294. .base_baud = 1382400,
  1295. .uart_offset = 8,
  1296. },
  1297. [pbn_b1_2_1382400] = {
  1298. .flags = FL_BASE1,
  1299. .num_ports = 2,
  1300. .base_baud = 1382400,
  1301. .uart_offset = 8,
  1302. },
  1303. [pbn_b1_4_1382400] = {
  1304. .flags = FL_BASE1,
  1305. .num_ports = 4,
  1306. .base_baud = 1382400,
  1307. .uart_offset = 8,
  1308. },
  1309. [pbn_b1_8_1382400] = {
  1310. .flags = FL_BASE1,
  1311. .num_ports = 8,
  1312. .base_baud = 1382400,
  1313. .uart_offset = 8,
  1314. },
  1315. [pbn_b2_1_115200] = {
  1316. .flags = FL_BASE2,
  1317. .num_ports = 1,
  1318. .base_baud = 115200,
  1319. .uart_offset = 8,
  1320. },
  1321. [pbn_b2_2_115200] = {
  1322. .flags = FL_BASE2,
  1323. .num_ports = 2,
  1324. .base_baud = 115200,
  1325. .uart_offset = 8,
  1326. },
  1327. [pbn_b2_4_115200] = {
  1328. .flags = FL_BASE2,
  1329. .num_ports = 4,
  1330. .base_baud = 115200,
  1331. .uart_offset = 8,
  1332. },
  1333. [pbn_b2_8_115200] = {
  1334. .flags = FL_BASE2,
  1335. .num_ports = 8,
  1336. .base_baud = 115200,
  1337. .uart_offset = 8,
  1338. },
  1339. [pbn_b2_1_460800] = {
  1340. .flags = FL_BASE2,
  1341. .num_ports = 1,
  1342. .base_baud = 460800,
  1343. .uart_offset = 8,
  1344. },
  1345. [pbn_b2_4_460800] = {
  1346. .flags = FL_BASE2,
  1347. .num_ports = 4,
  1348. .base_baud = 460800,
  1349. .uart_offset = 8,
  1350. },
  1351. [pbn_b2_8_460800] = {
  1352. .flags = FL_BASE2,
  1353. .num_ports = 8,
  1354. .base_baud = 460800,
  1355. .uart_offset = 8,
  1356. },
  1357. [pbn_b2_16_460800] = {
  1358. .flags = FL_BASE2,
  1359. .num_ports = 16,
  1360. .base_baud = 460800,
  1361. .uart_offset = 8,
  1362. },
  1363. [pbn_b2_1_921600] = {
  1364. .flags = FL_BASE2,
  1365. .num_ports = 1,
  1366. .base_baud = 921600,
  1367. .uart_offset = 8,
  1368. },
  1369. [pbn_b2_4_921600] = {
  1370. .flags = FL_BASE2,
  1371. .num_ports = 4,
  1372. .base_baud = 921600,
  1373. .uart_offset = 8,
  1374. },
  1375. [pbn_b2_8_921600] = {
  1376. .flags = FL_BASE2,
  1377. .num_ports = 8,
  1378. .base_baud = 921600,
  1379. .uart_offset = 8,
  1380. },
  1381. [pbn_b2_bt_1_115200] = {
  1382. .flags = FL_BASE2|FL_BASE_BARS,
  1383. .num_ports = 1,
  1384. .base_baud = 115200,
  1385. .uart_offset = 8,
  1386. },
  1387. [pbn_b2_bt_2_115200] = {
  1388. .flags = FL_BASE2|FL_BASE_BARS,
  1389. .num_ports = 2,
  1390. .base_baud = 115200,
  1391. .uart_offset = 8,
  1392. },
  1393. [pbn_b2_bt_4_115200] = {
  1394. .flags = FL_BASE2|FL_BASE_BARS,
  1395. .num_ports = 4,
  1396. .base_baud = 115200,
  1397. .uart_offset = 8,
  1398. },
  1399. [pbn_b2_bt_2_921600] = {
  1400. .flags = FL_BASE2|FL_BASE_BARS,
  1401. .num_ports = 2,
  1402. .base_baud = 921600,
  1403. .uart_offset = 8,
  1404. },
  1405. [pbn_b2_bt_4_921600] = {
  1406. .flags = FL_BASE2|FL_BASE_BARS,
  1407. .num_ports = 4,
  1408. .base_baud = 921600,
  1409. .uart_offset = 8,
  1410. },
  1411. [pbn_b3_2_115200] = {
  1412. .flags = FL_BASE3,
  1413. .num_ports = 2,
  1414. .base_baud = 115200,
  1415. .uart_offset = 8,
  1416. },
  1417. [pbn_b3_4_115200] = {
  1418. .flags = FL_BASE3,
  1419. .num_ports = 4,
  1420. .base_baud = 115200,
  1421. .uart_offset = 8,
  1422. },
  1423. [pbn_b3_8_115200] = {
  1424. .flags = FL_BASE3,
  1425. .num_ports = 8,
  1426. .base_baud = 115200,
  1427. .uart_offset = 8,
  1428. },
  1429. /*
  1430. * Entries following this are board-specific.
  1431. */
  1432. /*
  1433. * Panacom - IOMEM
  1434. */
  1435. [pbn_panacom] = {
  1436. .flags = FL_BASE2,
  1437. .num_ports = 2,
  1438. .base_baud = 921600,
  1439. .uart_offset = 0x400,
  1440. .reg_shift = 7,
  1441. },
  1442. [pbn_panacom2] = {
  1443. .flags = FL_BASE2|FL_BASE_BARS,
  1444. .num_ports = 2,
  1445. .base_baud = 921600,
  1446. .uart_offset = 0x400,
  1447. .reg_shift = 7,
  1448. },
  1449. [pbn_panacom4] = {
  1450. .flags = FL_BASE2|FL_BASE_BARS,
  1451. .num_ports = 4,
  1452. .base_baud = 921600,
  1453. .uart_offset = 0x400,
  1454. .reg_shift = 7,
  1455. },
  1456. [pbn_exsys_4055] = {
  1457. .flags = FL_BASE2,
  1458. .num_ports = 4,
  1459. .base_baud = 115200,
  1460. .uart_offset = 8,
  1461. },
  1462. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1463. [pbn_plx_romulus] = {
  1464. .flags = FL_BASE2,
  1465. .num_ports = 4,
  1466. .base_baud = 921600,
  1467. .uart_offset = 8 << 2,
  1468. .reg_shift = 2,
  1469. .first_offset = 0x03,
  1470. },
  1471. /*
  1472. * This board uses the size of PCI Base region 0 to
  1473. * signal now many ports are available
  1474. */
  1475. [pbn_oxsemi] = {
  1476. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1477. .num_ports = 32,
  1478. .base_baud = 115200,
  1479. .uart_offset = 8,
  1480. },
  1481. [pbn_oxsemi_1_4000000] = {
  1482. .flags = FL_BASE0,
  1483. .num_ports = 1,
  1484. .base_baud = 4000000,
  1485. .uart_offset = 0x200,
  1486. .first_offset = 0x1000,
  1487. },
  1488. [pbn_oxsemi_2_4000000] = {
  1489. .flags = FL_BASE0,
  1490. .num_ports = 2,
  1491. .base_baud = 4000000,
  1492. .uart_offset = 0x200,
  1493. .first_offset = 0x1000,
  1494. },
  1495. [pbn_oxsemi_4_4000000] = {
  1496. .flags = FL_BASE0,
  1497. .num_ports = 4,
  1498. .base_baud = 4000000,
  1499. .uart_offset = 0x200,
  1500. .first_offset = 0x1000,
  1501. },
  1502. [pbn_oxsemi_8_4000000] = {
  1503. .flags = FL_BASE0,
  1504. .num_ports = 8,
  1505. .base_baud = 4000000,
  1506. .uart_offset = 0x200,
  1507. .first_offset = 0x1000,
  1508. },
  1509. /*
  1510. * EKF addition for i960 Boards form EKF with serial port.
  1511. * Max 256 ports.
  1512. */
  1513. [pbn_intel_i960] = {
  1514. .flags = FL_BASE0,
  1515. .num_ports = 32,
  1516. .base_baud = 921600,
  1517. .uart_offset = 8 << 2,
  1518. .reg_shift = 2,
  1519. .first_offset = 0x10000,
  1520. },
  1521. [pbn_sgi_ioc3] = {
  1522. .flags = FL_BASE0|FL_NOIRQ,
  1523. .num_ports = 1,
  1524. .base_baud = 458333,
  1525. .uart_offset = 8,
  1526. .reg_shift = 0,
  1527. .first_offset = 0x20178,
  1528. },
  1529. /*
  1530. * Computone - uses IOMEM.
  1531. */
  1532. [pbn_computone_4] = {
  1533. .flags = FL_BASE0,
  1534. .num_ports = 4,
  1535. .base_baud = 921600,
  1536. .uart_offset = 0x40,
  1537. .reg_shift = 2,
  1538. .first_offset = 0x200,
  1539. },
  1540. [pbn_computone_6] = {
  1541. .flags = FL_BASE0,
  1542. .num_ports = 6,
  1543. .base_baud = 921600,
  1544. .uart_offset = 0x40,
  1545. .reg_shift = 2,
  1546. .first_offset = 0x200,
  1547. },
  1548. [pbn_computone_8] = {
  1549. .flags = FL_BASE0,
  1550. .num_ports = 8,
  1551. .base_baud = 921600,
  1552. .uart_offset = 0x40,
  1553. .reg_shift = 2,
  1554. .first_offset = 0x200,
  1555. },
  1556. [pbn_sbsxrsio] = {
  1557. .flags = FL_BASE0,
  1558. .num_ports = 8,
  1559. .base_baud = 460800,
  1560. .uart_offset = 256,
  1561. .reg_shift = 4,
  1562. },
  1563. /*
  1564. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1565. * Only basic 16550A support.
  1566. * XR17C15[24] are not tested, but they should work.
  1567. */
  1568. [pbn_exar_XR17C152] = {
  1569. .flags = FL_BASE0,
  1570. .num_ports = 2,
  1571. .base_baud = 921600,
  1572. .uart_offset = 0x200,
  1573. },
  1574. [pbn_exar_XR17C154] = {
  1575. .flags = FL_BASE0,
  1576. .num_ports = 4,
  1577. .base_baud = 921600,
  1578. .uart_offset = 0x200,
  1579. },
  1580. [pbn_exar_XR17C158] = {
  1581. .flags = FL_BASE0,
  1582. .num_ports = 8,
  1583. .base_baud = 921600,
  1584. .uart_offset = 0x200,
  1585. },
  1586. /*
  1587. * PA Semi PWRficient PA6T-1682M on-chip UART
  1588. */
  1589. [pbn_pasemi_1682M] = {
  1590. .flags = FL_BASE0,
  1591. .num_ports = 1,
  1592. .base_baud = 8333333,
  1593. },
  1594. };
  1595. static const struct pci_device_id softmodem_blacklist[] = {
  1596. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  1597. };
  1598. /*
  1599. * Given a complete unknown PCI device, try to use some heuristics to
  1600. * guess what the configuration might be, based on the pitiful PCI
  1601. * serial specs. Returns 0 on success, 1 on failure.
  1602. */
  1603. static int __devinit
  1604. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1605. {
  1606. const struct pci_device_id *blacklist;
  1607. int num_iomem, num_port, first_port = -1, i;
  1608. /*
  1609. * If it is not a communications device or the programming
  1610. * interface is greater than 6, give up.
  1611. *
  1612. * (Should we try to make guesses for multiport serial devices
  1613. * later?)
  1614. */
  1615. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1616. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1617. (dev->class & 0xff) > 6)
  1618. return -ENODEV;
  1619. /*
  1620. * Do not access blacklisted devices that are known not to
  1621. * feature serial ports.
  1622. */
  1623. for (blacklist = softmodem_blacklist;
  1624. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  1625. blacklist++) {
  1626. if (dev->vendor == blacklist->vendor &&
  1627. dev->device == blacklist->device)
  1628. return -ENODEV;
  1629. }
  1630. num_iomem = num_port = 0;
  1631. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1632. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1633. num_port++;
  1634. if (first_port == -1)
  1635. first_port = i;
  1636. }
  1637. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1638. num_iomem++;
  1639. }
  1640. /*
  1641. * If there is 1 or 0 iomem regions, and exactly one port,
  1642. * use it. We guess the number of ports based on the IO
  1643. * region size.
  1644. */
  1645. if (num_iomem <= 1 && num_port == 1) {
  1646. board->flags = first_port;
  1647. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1648. return 0;
  1649. }
  1650. /*
  1651. * Now guess if we've got a board which indexes by BARs.
  1652. * Each IO BAR should be 8 bytes, and they should follow
  1653. * consecutively.
  1654. */
  1655. first_port = -1;
  1656. num_port = 0;
  1657. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1658. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1659. pci_resource_len(dev, i) == 8 &&
  1660. (first_port == -1 || (first_port + num_port) == i)) {
  1661. num_port++;
  1662. if (first_port == -1)
  1663. first_port = i;
  1664. }
  1665. }
  1666. if (num_port > 1) {
  1667. board->flags = first_port | FL_BASE_BARS;
  1668. board->num_ports = num_port;
  1669. return 0;
  1670. }
  1671. return -ENODEV;
  1672. }
  1673. static inline int
  1674. serial_pci_matches(struct pciserial_board *board,
  1675. struct pciserial_board *guessed)
  1676. {
  1677. return
  1678. board->num_ports == guessed->num_ports &&
  1679. board->base_baud == guessed->base_baud &&
  1680. board->uart_offset == guessed->uart_offset &&
  1681. board->reg_shift == guessed->reg_shift &&
  1682. board->first_offset == guessed->first_offset;
  1683. }
  1684. /*
  1685. * Oxford Semiconductor Inc.
  1686. * Check that device is part of the Tornado range of devices, then determine
  1687. * the number of ports available on the device.
  1688. */
  1689. static int pci_oxsemi_tornado_init(struct pci_dev *dev, struct pciserial_board *board)
  1690. {
  1691. u8 __iomem *p;
  1692. unsigned long deviceID;
  1693. unsigned int number_uarts;
  1694. /* OxSemi Tornado devices are all 0xCxxx */
  1695. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  1696. (dev->device & 0xF000) != 0xC000)
  1697. return 0;
  1698. p = pci_iomap(dev, 0, 5);
  1699. if (p == NULL)
  1700. return -ENOMEM;
  1701. deviceID = ioread32(p);
  1702. /* Tornado device */
  1703. if (deviceID == 0x07000200) {
  1704. number_uarts = ioread8(p + 4);
  1705. board->num_ports = number_uarts;
  1706. printk(KERN_DEBUG
  1707. "%d ports detected on Oxford PCI Express device\n",
  1708. number_uarts);
  1709. }
  1710. pci_iounmap(dev, p);
  1711. return 0;
  1712. }
  1713. struct serial_private *
  1714. pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
  1715. {
  1716. struct uart_port serial_port;
  1717. struct serial_private *priv;
  1718. struct pci_serial_quirk *quirk;
  1719. int rc, nr_ports, i;
  1720. /*
  1721. * Find number of ports on board
  1722. */
  1723. if (dev->vendor == PCI_VENDOR_ID_OXSEMI ||
  1724. dev->vendor == PCI_VENDOR_ID_MAINPINE)
  1725. pci_oxsemi_tornado_init(dev, board);
  1726. nr_ports = board->num_ports;
  1727. /*
  1728. * Find an init and setup quirks.
  1729. */
  1730. quirk = find_quirk(dev);
  1731. /*
  1732. * Run the new-style initialization function.
  1733. * The initialization function returns:
  1734. * <0 - error
  1735. * 0 - use board->num_ports
  1736. * >0 - number of ports
  1737. */
  1738. if (quirk->init) {
  1739. rc = quirk->init(dev);
  1740. if (rc < 0) {
  1741. priv = ERR_PTR(rc);
  1742. goto err_out;
  1743. }
  1744. if (rc)
  1745. nr_ports = rc;
  1746. }
  1747. priv = kzalloc(sizeof(struct serial_private) +
  1748. sizeof(unsigned int) * nr_ports,
  1749. GFP_KERNEL);
  1750. if (!priv) {
  1751. priv = ERR_PTR(-ENOMEM);
  1752. goto err_deinit;
  1753. }
  1754. priv->dev = dev;
  1755. priv->quirk = quirk;
  1756. memset(&serial_port, 0, sizeof(struct uart_port));
  1757. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1758. serial_port.uartclk = board->base_baud * 16;
  1759. serial_port.irq = get_pci_irq(dev, board);
  1760. serial_port.dev = &dev->dev;
  1761. for (i = 0; i < nr_ports; i++) {
  1762. if (quirk->setup(priv, board, &serial_port, i))
  1763. break;
  1764. #ifdef SERIAL_DEBUG_PCI
  1765. printk(KERN_DEBUG "Setup PCI port: port %x, irq %d, type %d\n",
  1766. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1767. #endif
  1768. priv->line[i] = serial8250_register_port(&serial_port);
  1769. if (priv->line[i] < 0) {
  1770. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1771. break;
  1772. }
  1773. }
  1774. priv->nr = i;
  1775. return priv;
  1776. err_deinit:
  1777. if (quirk->exit)
  1778. quirk->exit(dev);
  1779. err_out:
  1780. return priv;
  1781. }
  1782. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  1783. void pciserial_remove_ports(struct serial_private *priv)
  1784. {
  1785. struct pci_serial_quirk *quirk;
  1786. int i;
  1787. for (i = 0; i < priv->nr; i++)
  1788. serial8250_unregister_port(priv->line[i]);
  1789. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1790. if (priv->remapped_bar[i])
  1791. iounmap(priv->remapped_bar[i]);
  1792. priv->remapped_bar[i] = NULL;
  1793. }
  1794. /*
  1795. * Find the exit quirks.
  1796. */
  1797. quirk = find_quirk(priv->dev);
  1798. if (quirk->exit)
  1799. quirk->exit(priv->dev);
  1800. kfree(priv);
  1801. }
  1802. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  1803. void pciserial_suspend_ports(struct serial_private *priv)
  1804. {
  1805. int i;
  1806. for (i = 0; i < priv->nr; i++)
  1807. if (priv->line[i] >= 0)
  1808. serial8250_suspend_port(priv->line[i]);
  1809. }
  1810. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  1811. void pciserial_resume_ports(struct serial_private *priv)
  1812. {
  1813. int i;
  1814. /*
  1815. * Ensure that the board is correctly configured.
  1816. */
  1817. if (priv->quirk->init)
  1818. priv->quirk->init(priv->dev);
  1819. for (i = 0; i < priv->nr; i++)
  1820. if (priv->line[i] >= 0)
  1821. serial8250_resume_port(priv->line[i]);
  1822. }
  1823. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  1824. /*
  1825. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1826. * to the arrangement of serial ports on a PCI card.
  1827. */
  1828. static int __devinit
  1829. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1830. {
  1831. struct serial_private *priv;
  1832. struct pciserial_board *board, tmp;
  1833. int rc;
  1834. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1835. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1836. ent->driver_data);
  1837. return -EINVAL;
  1838. }
  1839. board = &pci_boards[ent->driver_data];
  1840. rc = pci_enable_device(dev);
  1841. if (rc)
  1842. return rc;
  1843. if (ent->driver_data == pbn_default) {
  1844. /*
  1845. * Use a copy of the pci_board entry for this;
  1846. * avoid changing entries in the table.
  1847. */
  1848. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1849. board = &tmp;
  1850. /*
  1851. * We matched one of our class entries. Try to
  1852. * determine the parameters of this board.
  1853. */
  1854. rc = serial_pci_guess_board(dev, board);
  1855. if (rc)
  1856. goto disable;
  1857. } else {
  1858. /*
  1859. * We matched an explicit entry. If we are able to
  1860. * detect this boards settings with our heuristic,
  1861. * then we no longer need this entry.
  1862. */
  1863. memcpy(&tmp, &pci_boards[pbn_default],
  1864. sizeof(struct pciserial_board));
  1865. rc = serial_pci_guess_board(dev, &tmp);
  1866. if (rc == 0 && serial_pci_matches(board, &tmp))
  1867. moan_device("Redundant entry in serial pci_table.",
  1868. dev);
  1869. }
  1870. priv = pciserial_init_ports(dev, board);
  1871. if (!IS_ERR(priv)) {
  1872. pci_set_drvdata(dev, priv);
  1873. return 0;
  1874. }
  1875. rc = PTR_ERR(priv);
  1876. disable:
  1877. pci_disable_device(dev);
  1878. return rc;
  1879. }
  1880. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1881. {
  1882. struct serial_private *priv = pci_get_drvdata(dev);
  1883. pci_set_drvdata(dev, NULL);
  1884. pciserial_remove_ports(priv);
  1885. pci_disable_device(dev);
  1886. }
  1887. #ifdef CONFIG_PM
  1888. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1889. {
  1890. struct serial_private *priv = pci_get_drvdata(dev);
  1891. if (priv)
  1892. pciserial_suspend_ports(priv);
  1893. pci_save_state(dev);
  1894. pci_set_power_state(dev, pci_choose_state(dev, state));
  1895. return 0;
  1896. }
  1897. static int pciserial_resume_one(struct pci_dev *dev)
  1898. {
  1899. int err;
  1900. struct serial_private *priv = pci_get_drvdata(dev);
  1901. pci_set_power_state(dev, PCI_D0);
  1902. pci_restore_state(dev);
  1903. if (priv) {
  1904. /*
  1905. * The device may have been disabled. Re-enable it.
  1906. */
  1907. err = pci_enable_device(dev);
  1908. /* FIXME: We cannot simply error out here */
  1909. if (err)
  1910. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  1911. pciserial_resume_ports(priv);
  1912. }
  1913. return 0;
  1914. }
  1915. #endif
  1916. static struct pci_device_id serial_pci_tbl[] = {
  1917. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1918. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1919. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1920. pbn_b1_8_1382400 },
  1921. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1922. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1923. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1924. pbn_b1_4_1382400 },
  1925. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1926. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1927. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1928. pbn_b1_2_1382400 },
  1929. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1930. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1931. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1932. pbn_b1_8_1382400 },
  1933. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1934. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1935. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1936. pbn_b1_4_1382400 },
  1937. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1938. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1939. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1940. pbn_b1_2_1382400 },
  1941. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1942. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1943. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1944. pbn_b1_8_921600 },
  1945. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1946. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1947. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1948. pbn_b1_8_921600 },
  1949. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1950. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1951. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1952. pbn_b1_4_921600 },
  1953. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1954. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1955. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1956. pbn_b1_4_921600 },
  1957. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1958. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1959. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1960. pbn_b1_2_921600 },
  1961. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1962. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1963. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1964. pbn_b1_8_921600 },
  1965. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1966. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1967. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1968. pbn_b1_8_921600 },
  1969. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1970. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1971. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1972. pbn_b1_4_921600 },
  1973. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1974. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1975. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  1976. pbn_b1_2_1250000 },
  1977. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1978. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1979. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  1980. pbn_b0_2_1843200 },
  1981. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1982. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1983. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  1984. pbn_b0_4_1843200 },
  1985. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1986. PCI_VENDOR_ID_AFAVLAB,
  1987. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  1988. pbn_b0_4_1152000 },
  1989. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1990. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1991. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  1992. pbn_b0_2_1843200_200 },
  1993. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1994. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1995. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  1996. pbn_b0_4_1843200_200 },
  1997. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1998. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1999. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2000. pbn_b0_8_1843200_200 },
  2001. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2002. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2003. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2004. pbn_b0_2_1843200_200 },
  2005. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2006. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2007. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2008. pbn_b0_4_1843200_200 },
  2009. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2010. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2011. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2012. pbn_b0_8_1843200_200 },
  2013. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2014. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2015. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2016. pbn_b0_2_1843200_200 },
  2017. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2018. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2019. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2020. pbn_b0_4_1843200_200 },
  2021. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2022. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2023. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2024. pbn_b0_8_1843200_200 },
  2025. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2026. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2027. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2028. pbn_b0_2_1843200_200 },
  2029. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2030. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2031. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2032. pbn_b0_4_1843200_200 },
  2033. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2034. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2035. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2036. pbn_b0_8_1843200_200 },
  2037. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2038. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2039. pbn_b2_bt_1_115200 },
  2040. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2041. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2042. pbn_b2_bt_2_115200 },
  2043. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2044. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2045. pbn_b2_bt_4_115200 },
  2046. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2047. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2048. pbn_b2_bt_2_115200 },
  2049. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2050. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2051. pbn_b2_bt_4_115200 },
  2052. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2053. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2054. pbn_b2_8_115200 },
  2055. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2056. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2057. pbn_b2_8_115200 },
  2058. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2059. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2060. pbn_b2_bt_2_115200 },
  2061. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2062. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2063. pbn_b2_bt_2_921600 },
  2064. /*
  2065. * VScom SPCOM800, from sl@s.pl
  2066. */
  2067. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2068. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2069. pbn_b2_8_921600 },
  2070. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2071. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2072. pbn_b2_4_921600 },
  2073. /* Unknown card - subdevice 0x1584 */
  2074. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2075. PCI_VENDOR_ID_PLX,
  2076. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2077. pbn_b0_4_115200 },
  2078. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2079. PCI_SUBVENDOR_ID_KEYSPAN,
  2080. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2081. pbn_panacom },
  2082. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2083. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2084. pbn_panacom4 },
  2085. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2086. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2087. pbn_panacom2 },
  2088. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2089. PCI_VENDOR_ID_ESDGMBH,
  2090. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2091. pbn_b2_4_115200 },
  2092. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2093. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2094. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2095. pbn_b2_4_460800 },
  2096. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2097. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2098. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2099. pbn_b2_8_460800 },
  2100. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2101. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2102. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2103. pbn_b2_16_460800 },
  2104. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2105. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2106. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2107. pbn_b2_16_460800 },
  2108. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2109. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2110. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2111. pbn_b2_4_460800 },
  2112. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2113. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2114. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2115. pbn_b2_8_460800 },
  2116. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2117. PCI_SUBVENDOR_ID_EXSYS,
  2118. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2119. pbn_exsys_4055 },
  2120. /*
  2121. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2122. * (Exoray@isys.ca)
  2123. */
  2124. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2125. 0x10b5, 0x106a, 0, 0,
  2126. pbn_plx_romulus },
  2127. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2128. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2129. pbn_b1_4_115200 },
  2130. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2131. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2132. pbn_b1_2_115200 },
  2133. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2134. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2135. pbn_b1_8_115200 },
  2136. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2137. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2138. pbn_b1_8_115200 },
  2139. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2140. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2141. 0, 0,
  2142. pbn_b0_4_921600 },
  2143. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2144. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2145. 0, 0,
  2146. pbn_b0_4_1152000 },
  2147. /*
  2148. * The below card is a little controversial since it is the
  2149. * subject of a PCI vendor/device ID clash. (See
  2150. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2151. * For now just used the hex ID 0x950a.
  2152. */
  2153. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2154. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2155. pbn_b0_2_1130000 },
  2156. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2157. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2158. pbn_b0_4_115200 },
  2159. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2160. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2161. pbn_b0_bt_2_921600 },
  2162. /*
  2163. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2164. */
  2165. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2166. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2167. pbn_b0_1_4000000 },
  2168. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2169. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2170. pbn_b0_1_4000000 },
  2171. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2172. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2173. pbn_oxsemi_1_4000000 },
  2174. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2175. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2176. pbn_oxsemi_1_4000000 },
  2177. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2178. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2179. pbn_b0_1_4000000 },
  2180. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2181. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2182. pbn_b0_1_4000000 },
  2183. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2184. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2185. pbn_oxsemi_1_4000000 },
  2186. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2187. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2188. pbn_oxsemi_1_4000000 },
  2189. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2190. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2191. pbn_b0_1_4000000 },
  2192. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2193. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2194. pbn_b0_1_4000000 },
  2195. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2196. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2197. pbn_b0_1_4000000 },
  2198. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2199. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2200. pbn_b0_1_4000000 },
  2201. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2202. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2203. pbn_oxsemi_2_4000000 },
  2204. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2205. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2206. pbn_oxsemi_2_4000000 },
  2207. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2208. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2209. pbn_oxsemi_4_4000000 },
  2210. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2211. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2212. pbn_oxsemi_4_4000000 },
  2213. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2214. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2215. pbn_oxsemi_8_4000000 },
  2216. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2217. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2218. pbn_oxsemi_8_4000000 },
  2219. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2220. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2221. pbn_oxsemi_1_4000000 },
  2222. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2223. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2224. pbn_oxsemi_1_4000000 },
  2225. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2226. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2227. pbn_oxsemi_1_4000000 },
  2228. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2229. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2230. pbn_oxsemi_1_4000000 },
  2231. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2232. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2233. pbn_oxsemi_1_4000000 },
  2234. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2235. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2236. pbn_oxsemi_1_4000000 },
  2237. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2238. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2239. pbn_oxsemi_1_4000000 },
  2240. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2241. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2242. pbn_oxsemi_1_4000000 },
  2243. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2244. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2245. pbn_oxsemi_1_4000000 },
  2246. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2247. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2248. pbn_oxsemi_1_4000000 },
  2249. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2250. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2251. pbn_oxsemi_1_4000000 },
  2252. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2253. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2254. pbn_oxsemi_1_4000000 },
  2255. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2256. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2257. pbn_oxsemi_1_4000000 },
  2258. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2259. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2260. pbn_oxsemi_1_4000000 },
  2261. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2262. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2263. pbn_oxsemi_1_4000000 },
  2264. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2265. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2266. pbn_oxsemi_1_4000000 },
  2267. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2268. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2269. pbn_oxsemi_1_4000000 },
  2270. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2271. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2272. pbn_oxsemi_1_4000000 },
  2273. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2274. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2275. pbn_oxsemi_1_4000000 },
  2276. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2277. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2278. pbn_oxsemi_1_4000000 },
  2279. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2280. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2281. pbn_oxsemi_1_4000000 },
  2282. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2283. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2284. pbn_oxsemi_1_4000000 },
  2285. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2286. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2287. pbn_oxsemi_1_4000000 },
  2288. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2289. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2290. pbn_oxsemi_1_4000000 },
  2291. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2292. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2293. pbn_oxsemi_1_4000000 },
  2294. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2295. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2296. pbn_oxsemi_1_4000000 },
  2297. /*
  2298. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2299. */
  2300. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2301. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2302. pbn_oxsemi_1_4000000 },
  2303. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2304. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2305. pbn_oxsemi_2_4000000 },
  2306. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2307. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2308. pbn_oxsemi_4_4000000 },
  2309. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2310. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2311. pbn_oxsemi_8_4000000 },
  2312. /*
  2313. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2314. * from skokodyn@yahoo.com
  2315. */
  2316. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2317. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2318. pbn_sbsxrsio },
  2319. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2320. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2321. pbn_sbsxrsio },
  2322. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2323. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2324. pbn_sbsxrsio },
  2325. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2326. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2327. pbn_sbsxrsio },
  2328. /*
  2329. * Digitan DS560-558, from jimd@esoft.com
  2330. */
  2331. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2332. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2333. pbn_b1_1_115200 },
  2334. /*
  2335. * Titan Electronic cards
  2336. * The 400L and 800L have a custom setup quirk.
  2337. */
  2338. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2339. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2340. pbn_b0_1_921600 },
  2341. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2342. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2343. pbn_b0_2_921600 },
  2344. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2345. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2346. pbn_b0_4_921600 },
  2347. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2348. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2349. pbn_b0_4_921600 },
  2350. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2351. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2352. pbn_b1_1_921600 },
  2353. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2354. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2355. pbn_b1_bt_2_921600 },
  2356. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2357. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2358. pbn_b0_bt_4_921600 },
  2359. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2360. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2361. pbn_b0_bt_8_921600 },
  2362. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2363. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2364. pbn_b2_1_460800 },
  2365. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2366. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2367. pbn_b2_1_460800 },
  2368. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2369. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2370. pbn_b2_1_460800 },
  2371. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2372. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2373. pbn_b2_bt_2_921600 },
  2374. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2375. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2376. pbn_b2_bt_2_921600 },
  2377. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2378. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2379. pbn_b2_bt_2_921600 },
  2380. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2381. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2382. pbn_b2_bt_4_921600 },
  2383. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2384. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2385. pbn_b2_bt_4_921600 },
  2386. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2387. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2388. pbn_b2_bt_4_921600 },
  2389. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2390. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2391. pbn_b0_1_921600 },
  2392. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2393. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2394. pbn_b0_1_921600 },
  2395. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2396. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2397. pbn_b0_1_921600 },
  2398. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2399. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2400. pbn_b0_bt_2_921600 },
  2401. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2402. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2403. pbn_b0_bt_2_921600 },
  2404. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2405. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2406. pbn_b0_bt_2_921600 },
  2407. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2408. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2409. pbn_b0_bt_4_921600 },
  2410. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2411. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2412. pbn_b0_bt_4_921600 },
  2413. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2414. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2415. pbn_b0_bt_4_921600 },
  2416. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2417. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2418. pbn_b0_bt_8_921600 },
  2419. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2420. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2421. pbn_b0_bt_8_921600 },
  2422. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2423. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2424. pbn_b0_bt_8_921600 },
  2425. /*
  2426. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2427. */
  2428. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2429. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2430. 0, 0, pbn_computone_4 },
  2431. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2432. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2433. 0, 0, pbn_computone_8 },
  2434. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2435. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2436. 0, 0, pbn_computone_6 },
  2437. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2438. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2439. pbn_oxsemi },
  2440. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2441. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2442. pbn_b0_bt_1_921600 },
  2443. /*
  2444. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2445. */
  2446. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2447. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2448. pbn_b0_bt_8_115200 },
  2449. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2450. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2451. pbn_b0_bt_8_115200 },
  2452. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2453. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2454. pbn_b0_bt_2_115200 },
  2455. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2456. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2457. pbn_b0_bt_2_115200 },
  2458. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2459. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2460. pbn_b0_bt_2_115200 },
  2461. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2462. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2463. pbn_b0_bt_4_460800 },
  2464. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2465. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2466. pbn_b0_bt_4_460800 },
  2467. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2468. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2469. pbn_b0_bt_2_460800 },
  2470. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2471. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2472. pbn_b0_bt_2_460800 },
  2473. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2474. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2475. pbn_b0_bt_2_460800 },
  2476. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2477. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2478. pbn_b0_bt_1_115200 },
  2479. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2480. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2481. pbn_b0_bt_1_460800 },
  2482. /*
  2483. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2484. * Cards are identified by their subsystem vendor IDs, which
  2485. * (in hex) match the model number.
  2486. *
  2487. * Note that JC140x are RS422/485 cards which require ox950
  2488. * ACR = 0x10, and as such are not currently fully supported.
  2489. */
  2490. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2491. 0x1204, 0x0004, 0, 0,
  2492. pbn_b0_4_921600 },
  2493. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2494. 0x1208, 0x0004, 0, 0,
  2495. pbn_b0_4_921600 },
  2496. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2497. 0x1402, 0x0002, 0, 0,
  2498. pbn_b0_2_921600 }, */
  2499. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2500. 0x1404, 0x0004, 0, 0,
  2501. pbn_b0_4_921600 }, */
  2502. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2503. 0x1208, 0x0004, 0, 0,
  2504. pbn_b0_4_921600 },
  2505. /*
  2506. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2507. */
  2508. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2509. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2510. pbn_b1_1_1382400 },
  2511. /*
  2512. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2513. */
  2514. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2515. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2516. pbn_b1_1_1382400 },
  2517. /*
  2518. * RAStel 2 port modem, gerg@moreton.com.au
  2519. */
  2520. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2521. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2522. pbn_b2_bt_2_115200 },
  2523. /*
  2524. * EKF addition for i960 Boards form EKF with serial port
  2525. */
  2526. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2527. 0xE4BF, PCI_ANY_ID, 0, 0,
  2528. pbn_intel_i960 },
  2529. /*
  2530. * Xircom Cardbus/Ethernet combos
  2531. */
  2532. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2533. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2534. pbn_b0_1_115200 },
  2535. /*
  2536. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2537. */
  2538. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2539. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2540. pbn_b0_1_115200 },
  2541. /*
  2542. * Untested PCI modems, sent in from various folks...
  2543. */
  2544. /*
  2545. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2546. */
  2547. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2548. 0x1048, 0x1500, 0, 0,
  2549. pbn_b1_1_115200 },
  2550. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2551. 0xFF00, 0, 0, 0,
  2552. pbn_sgi_ioc3 },
  2553. /*
  2554. * HP Diva card
  2555. */
  2556. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2557. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2558. pbn_b1_1_115200 },
  2559. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2560. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2561. pbn_b0_5_115200 },
  2562. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2563. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2564. pbn_b2_1_115200 },
  2565. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2566. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2567. pbn_b3_2_115200 },
  2568. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2569. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2570. pbn_b3_4_115200 },
  2571. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2573. pbn_b3_8_115200 },
  2574. /*
  2575. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2576. */
  2577. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2578. PCI_ANY_ID, PCI_ANY_ID,
  2579. 0,
  2580. 0, pbn_exar_XR17C152 },
  2581. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2582. PCI_ANY_ID, PCI_ANY_ID,
  2583. 0,
  2584. 0, pbn_exar_XR17C154 },
  2585. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2586. PCI_ANY_ID, PCI_ANY_ID,
  2587. 0,
  2588. 0, pbn_exar_XR17C158 },
  2589. /*
  2590. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2591. */
  2592. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2593. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2594. pbn_b0_1_115200 },
  2595. /*
  2596. * ITE
  2597. */
  2598. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  2599. PCI_ANY_ID, PCI_ANY_ID,
  2600. 0, 0,
  2601. pbn_b1_bt_1_115200 },
  2602. /*
  2603. * IntaShield IS-200
  2604. */
  2605. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  2606. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  2607. pbn_b2_2_115200 },
  2608. /*
  2609. * IntaShield IS-400
  2610. */
  2611. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  2612. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  2613. pbn_b2_4_115200 },
  2614. /*
  2615. * Perle PCI-RAS cards
  2616. */
  2617. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2618. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  2619. 0, 0, pbn_b2_4_921600 },
  2620. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2621. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  2622. 0, 0, pbn_b2_8_921600 },
  2623. /*
  2624. * Mainpine series cards: Fairly standard layout but fools
  2625. * parts of the autodetect in some cases and uses otherwise
  2626. * unmatched communications subclasses in the PCI Express case
  2627. */
  2628. { /* RockForceDUO */
  2629. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2630. PCI_VENDOR_ID_MAINPINE, 0x0200,
  2631. 0, 0, pbn_b0_2_115200 },
  2632. { /* RockForceQUATRO */
  2633. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2634. PCI_VENDOR_ID_MAINPINE, 0x0300,
  2635. 0, 0, pbn_b0_4_115200 },
  2636. { /* RockForceDUO+ */
  2637. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2638. PCI_VENDOR_ID_MAINPINE, 0x0400,
  2639. 0, 0, pbn_b0_2_115200 },
  2640. { /* RockForceQUATRO+ */
  2641. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2642. PCI_VENDOR_ID_MAINPINE, 0x0500,
  2643. 0, 0, pbn_b0_4_115200 },
  2644. { /* RockForce+ */
  2645. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2646. PCI_VENDOR_ID_MAINPINE, 0x0600,
  2647. 0, 0, pbn_b0_2_115200 },
  2648. { /* RockForce+ */
  2649. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2650. PCI_VENDOR_ID_MAINPINE, 0x0700,
  2651. 0, 0, pbn_b0_4_115200 },
  2652. { /* RockForceOCTO+ */
  2653. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2654. PCI_VENDOR_ID_MAINPINE, 0x0800,
  2655. 0, 0, pbn_b0_8_115200 },
  2656. { /* RockForceDUO+ */
  2657. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2658. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  2659. 0, 0, pbn_b0_2_115200 },
  2660. { /* RockForceQUARTRO+ */
  2661. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2662. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  2663. 0, 0, pbn_b0_4_115200 },
  2664. { /* RockForceOCTO+ */
  2665. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2666. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  2667. 0, 0, pbn_b0_8_115200 },
  2668. { /* RockForceD1 */
  2669. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2670. PCI_VENDOR_ID_MAINPINE, 0x2000,
  2671. 0, 0, pbn_b0_1_115200 },
  2672. { /* RockForceF1 */
  2673. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2674. PCI_VENDOR_ID_MAINPINE, 0x2100,
  2675. 0, 0, pbn_b0_1_115200 },
  2676. { /* RockForceD2 */
  2677. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2678. PCI_VENDOR_ID_MAINPINE, 0x2200,
  2679. 0, 0, pbn_b0_2_115200 },
  2680. { /* RockForceF2 */
  2681. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2682. PCI_VENDOR_ID_MAINPINE, 0x2300,
  2683. 0, 0, pbn_b0_2_115200 },
  2684. { /* RockForceD4 */
  2685. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2686. PCI_VENDOR_ID_MAINPINE, 0x2400,
  2687. 0, 0, pbn_b0_4_115200 },
  2688. { /* RockForceF4 */
  2689. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2690. PCI_VENDOR_ID_MAINPINE, 0x2500,
  2691. 0, 0, pbn_b0_4_115200 },
  2692. { /* RockForceD8 */
  2693. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2694. PCI_VENDOR_ID_MAINPINE, 0x2600,
  2695. 0, 0, pbn_b0_8_115200 },
  2696. { /* RockForceF8 */
  2697. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2698. PCI_VENDOR_ID_MAINPINE, 0x2700,
  2699. 0, 0, pbn_b0_8_115200 },
  2700. { /* IQ Express D1 */
  2701. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2702. PCI_VENDOR_ID_MAINPINE, 0x3000,
  2703. 0, 0, pbn_b0_1_115200 },
  2704. { /* IQ Express F1 */
  2705. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2706. PCI_VENDOR_ID_MAINPINE, 0x3100,
  2707. 0, 0, pbn_b0_1_115200 },
  2708. { /* IQ Express D2 */
  2709. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2710. PCI_VENDOR_ID_MAINPINE, 0x3200,
  2711. 0, 0, pbn_b0_2_115200 },
  2712. { /* IQ Express F2 */
  2713. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2714. PCI_VENDOR_ID_MAINPINE, 0x3300,
  2715. 0, 0, pbn_b0_2_115200 },
  2716. { /* IQ Express D4 */
  2717. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2718. PCI_VENDOR_ID_MAINPINE, 0x3400,
  2719. 0, 0, pbn_b0_4_115200 },
  2720. { /* IQ Express F4 */
  2721. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2722. PCI_VENDOR_ID_MAINPINE, 0x3500,
  2723. 0, 0, pbn_b0_4_115200 },
  2724. { /* IQ Express D8 */
  2725. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2726. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  2727. 0, 0, pbn_b0_8_115200 },
  2728. { /* IQ Express F8 */
  2729. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2730. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  2731. 0, 0, pbn_b0_8_115200 },
  2732. /*
  2733. * PA Semi PA6T-1682M on-chip UART
  2734. */
  2735. { PCI_VENDOR_ID_PASEMI, 0xa004,
  2736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2737. pbn_pasemi_1682M },
  2738. /*
  2739. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  2740. */
  2741. { PCI_VENDOR_ID_ADDIDATA,
  2742. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  2743. PCI_ANY_ID,
  2744. PCI_ANY_ID,
  2745. 0,
  2746. 0,
  2747. pbn_b0_4_115200 },
  2748. { PCI_VENDOR_ID_ADDIDATA,
  2749. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  2750. PCI_ANY_ID,
  2751. PCI_ANY_ID,
  2752. 0,
  2753. 0,
  2754. pbn_b0_2_115200 },
  2755. { PCI_VENDOR_ID_ADDIDATA,
  2756. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  2757. PCI_ANY_ID,
  2758. PCI_ANY_ID,
  2759. 0,
  2760. 0,
  2761. pbn_b0_1_115200 },
  2762. { PCI_VENDOR_ID_ADDIDATA_OLD,
  2763. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  2764. PCI_ANY_ID,
  2765. PCI_ANY_ID,
  2766. 0,
  2767. 0,
  2768. pbn_b1_8_115200 },
  2769. { PCI_VENDOR_ID_ADDIDATA,
  2770. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  2771. PCI_ANY_ID,
  2772. PCI_ANY_ID,
  2773. 0,
  2774. 0,
  2775. pbn_b0_4_115200 },
  2776. { PCI_VENDOR_ID_ADDIDATA,
  2777. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  2778. PCI_ANY_ID,
  2779. PCI_ANY_ID,
  2780. 0,
  2781. 0,
  2782. pbn_b0_2_115200 },
  2783. { PCI_VENDOR_ID_ADDIDATA,
  2784. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  2785. PCI_ANY_ID,
  2786. PCI_ANY_ID,
  2787. 0,
  2788. 0,
  2789. pbn_b0_1_115200 },
  2790. { PCI_VENDOR_ID_ADDIDATA,
  2791. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  2792. PCI_ANY_ID,
  2793. PCI_ANY_ID,
  2794. 0,
  2795. 0,
  2796. pbn_b0_4_115200 },
  2797. { PCI_VENDOR_ID_ADDIDATA,
  2798. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  2799. PCI_ANY_ID,
  2800. PCI_ANY_ID,
  2801. 0,
  2802. 0,
  2803. pbn_b0_2_115200 },
  2804. { PCI_VENDOR_ID_ADDIDATA,
  2805. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  2806. PCI_ANY_ID,
  2807. PCI_ANY_ID,
  2808. 0,
  2809. 0,
  2810. pbn_b0_1_115200 },
  2811. { PCI_VENDOR_ID_ADDIDATA,
  2812. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  2813. PCI_ANY_ID,
  2814. PCI_ANY_ID,
  2815. 0,
  2816. 0,
  2817. pbn_b0_8_115200 },
  2818. /*
  2819. * These entries match devices with class COMMUNICATION_SERIAL,
  2820. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2821. */
  2822. { PCI_ANY_ID, PCI_ANY_ID,
  2823. PCI_ANY_ID, PCI_ANY_ID,
  2824. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2825. 0xffff00, pbn_default },
  2826. { PCI_ANY_ID, PCI_ANY_ID,
  2827. PCI_ANY_ID, PCI_ANY_ID,
  2828. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2829. 0xffff00, pbn_default },
  2830. { PCI_ANY_ID, PCI_ANY_ID,
  2831. PCI_ANY_ID, PCI_ANY_ID,
  2832. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2833. 0xffff00, pbn_default },
  2834. { 0, }
  2835. };
  2836. static struct pci_driver serial_pci_driver = {
  2837. .name = "serial",
  2838. .probe = pciserial_init_one,
  2839. .remove = __devexit_p(pciserial_remove_one),
  2840. #ifdef CONFIG_PM
  2841. .suspend = pciserial_suspend_one,
  2842. .resume = pciserial_resume_one,
  2843. #endif
  2844. .id_table = serial_pci_tbl,
  2845. };
  2846. static int __init serial8250_pci_init(void)
  2847. {
  2848. return pci_register_driver(&serial_pci_driver);
  2849. }
  2850. static void __exit serial8250_pci_exit(void)
  2851. {
  2852. pci_unregister_driver(&serial_pci_driver);
  2853. }
  2854. module_init(serial8250_pci_init);
  2855. module_exit(serial8250_pci_exit);
  2856. MODULE_LICENSE("GPL");
  2857. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2858. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);