omap2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * linux/drivers/mtd/onenand/omap2.c
  3. *
  4. * OneNAND driver for OMAP2 / OMAP3
  5. *
  6. * Copyright © 2005-2006 Nokia Corporation
  7. *
  8. * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
  9. * IRQ and DMA support written by Timo Teras
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published by
  13. * the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; see the file COPYING. If not, write to the Free Software
  22. * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. */
  25. #include <linux/device.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/onenand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/delay.h>
  34. #include <asm/io.h>
  35. #include <asm/mach/flash.h>
  36. #include <asm/arch/gpmc.h>
  37. #include <asm/arch/onenand.h>
  38. #include <asm/arch/gpio.h>
  39. #include <asm/arch/pm.h>
  40. #include <linux/dma-mapping.h>
  41. #include <asm/dma-mapping.h>
  42. #include <asm/arch/dma.h>
  43. #include <asm/arch/board.h>
  44. #define DRIVER_NAME "omap2-onenand"
  45. #define ONENAND_IO_SIZE SZ_128K
  46. #define ONENAND_BUFRAM_SIZE (1024 * 5)
  47. struct omap2_onenand {
  48. struct platform_device *pdev;
  49. int gpmc_cs;
  50. unsigned long phys_base;
  51. int gpio_irq;
  52. struct mtd_info mtd;
  53. struct mtd_partition *parts;
  54. struct onenand_chip onenand;
  55. struct completion irq_done;
  56. struct completion dma_done;
  57. int dma_channel;
  58. int freq;
  59. int (*setup)(void __iomem *base, int freq);
  60. };
  61. static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
  62. {
  63. struct omap2_onenand *c = data;
  64. complete(&c->dma_done);
  65. }
  66. static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
  67. {
  68. struct omap2_onenand *c = dev_id;
  69. complete(&c->irq_done);
  70. return IRQ_HANDLED;
  71. }
  72. static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
  73. {
  74. return readw(c->onenand.base + reg);
  75. }
  76. static inline void write_reg(struct omap2_onenand *c, unsigned short value,
  77. int reg)
  78. {
  79. writew(value, c->onenand.base + reg);
  80. }
  81. static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
  82. {
  83. printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
  84. msg, state, ctrl, intr);
  85. }
  86. static void wait_warn(char *msg, int state, unsigned int ctrl,
  87. unsigned int intr)
  88. {
  89. printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
  90. "intr 0x%04x\n", msg, state, ctrl, intr);
  91. }
  92. static int omap2_onenand_wait(struct mtd_info *mtd, int state)
  93. {
  94. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  95. unsigned int intr = 0;
  96. unsigned int ctrl;
  97. unsigned long timeout;
  98. u32 syscfg;
  99. if (state == FL_RESETING) {
  100. int i;
  101. for (i = 0; i < 20; i++) {
  102. udelay(1);
  103. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  104. if (intr & ONENAND_INT_MASTER)
  105. break;
  106. }
  107. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  108. if (ctrl & ONENAND_CTRL_ERROR) {
  109. wait_err("controller error", state, ctrl, intr);
  110. return -EIO;
  111. }
  112. if (!(intr & ONENAND_INT_RESET)) {
  113. wait_err("timeout", state, ctrl, intr);
  114. return -EIO;
  115. }
  116. return 0;
  117. }
  118. if (state != FL_READING) {
  119. int result;
  120. /* Turn interrupts on */
  121. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  122. if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
  123. syscfg |= ONENAND_SYS_CFG1_IOBE;
  124. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  125. if (cpu_is_omap34xx())
  126. /* Add a delay to let GPIO settle */
  127. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  128. }
  129. INIT_COMPLETION(c->irq_done);
  130. if (c->gpio_irq) {
  131. result = omap_get_gpio_datain(c->gpio_irq);
  132. if (result == -1) {
  133. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  134. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  135. wait_err("gpio error", state, ctrl, intr);
  136. return -EIO;
  137. }
  138. } else
  139. result = 0;
  140. if (result == 0) {
  141. int retry_cnt = 0;
  142. retry:
  143. result = wait_for_completion_timeout(&c->irq_done,
  144. msecs_to_jiffies(20));
  145. if (result == 0) {
  146. /* Timeout after 20ms */
  147. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  148. if (ctrl & ONENAND_CTRL_ONGO) {
  149. /*
  150. * The operation seems to be still going
  151. * so give it some more time.
  152. */
  153. retry_cnt += 1;
  154. if (retry_cnt < 3)
  155. goto retry;
  156. intr = read_reg(c,
  157. ONENAND_REG_INTERRUPT);
  158. wait_err("timeout", state, ctrl, intr);
  159. return -EIO;
  160. }
  161. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  162. if ((intr & ONENAND_INT_MASTER) == 0)
  163. wait_warn("timeout", state, ctrl, intr);
  164. }
  165. }
  166. } else {
  167. int retry_cnt = 0;
  168. /* Turn interrupts off */
  169. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  170. syscfg &= ~ONENAND_SYS_CFG1_IOBE;
  171. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  172. timeout = jiffies + msecs_to_jiffies(20);
  173. while (1) {
  174. if (time_before(jiffies, timeout)) {
  175. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  176. if (intr & ONENAND_INT_MASTER)
  177. break;
  178. } else {
  179. /* Timeout after 20ms */
  180. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  181. if (ctrl & ONENAND_CTRL_ONGO) {
  182. /*
  183. * The operation seems to be still going
  184. * so give it some more time.
  185. */
  186. retry_cnt += 1;
  187. if (retry_cnt < 3) {
  188. timeout = jiffies +
  189. msecs_to_jiffies(20);
  190. continue;
  191. }
  192. }
  193. break;
  194. }
  195. }
  196. }
  197. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  198. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  199. if (intr & ONENAND_INT_READ) {
  200. int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
  201. if (ecc) {
  202. unsigned int addr1, addr8;
  203. addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
  204. addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
  205. if (ecc & ONENAND_ECC_2BIT_ALL) {
  206. printk(KERN_ERR "onenand_wait: ECC error = "
  207. "0x%04x, addr1 %#x, addr8 %#x\n",
  208. ecc, addr1, addr8);
  209. mtd->ecc_stats.failed++;
  210. return -EBADMSG;
  211. } else if (ecc & ONENAND_ECC_1BIT_ALL) {
  212. printk(KERN_NOTICE "onenand_wait: correctable "
  213. "ECC error = 0x%04x, addr1 %#x, "
  214. "addr8 %#x\n", ecc, addr1, addr8);
  215. mtd->ecc_stats.corrected++;
  216. }
  217. }
  218. } else if (state == FL_READING) {
  219. wait_err("timeout", state, ctrl, intr);
  220. return -EIO;
  221. }
  222. if (ctrl & ONENAND_CTRL_ERROR) {
  223. wait_err("controller error", state, ctrl, intr);
  224. if (ctrl & ONENAND_CTRL_LOCK)
  225. printk(KERN_ERR "onenand_wait: "
  226. "Device is write protected!!!\n");
  227. return -EIO;
  228. }
  229. if (ctrl & 0xFE9F)
  230. wait_warn("unexpected controller status", state, ctrl, intr);
  231. return 0;
  232. }
  233. static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
  234. {
  235. struct onenand_chip *this = mtd->priv;
  236. if (ONENAND_CURRENT_BUFFERRAM(this)) {
  237. if (area == ONENAND_DATARAM)
  238. return mtd->writesize;
  239. if (area == ONENAND_SPARERAM)
  240. return mtd->oobsize;
  241. }
  242. return 0;
  243. }
  244. #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
  245. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  246. unsigned char *buffer, int offset,
  247. size_t count)
  248. {
  249. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  250. struct onenand_chip *this = mtd->priv;
  251. dma_addr_t dma_src, dma_dst;
  252. int bram_offset;
  253. unsigned long timeout;
  254. void *buf = (void *)buffer;
  255. size_t xtra;
  256. volatile unsigned *done;
  257. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  258. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  259. goto out_copy;
  260. if (buf >= high_memory) {
  261. struct page *p1;
  262. if (((size_t)buf & PAGE_MASK) !=
  263. ((size_t)(buf + count - 1) & PAGE_MASK))
  264. goto out_copy;
  265. p1 = vmalloc_to_page(buf);
  266. if (!p1)
  267. goto out_copy;
  268. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  269. }
  270. xtra = count & 3;
  271. if (xtra) {
  272. count -= xtra;
  273. memcpy(buf + count, this->base + bram_offset + count, xtra);
  274. }
  275. dma_src = c->phys_base + bram_offset;
  276. dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
  277. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  278. dev_err(&c->pdev->dev,
  279. "Couldn't DMA map a %d byte buffer\n",
  280. count);
  281. goto out_copy;
  282. }
  283. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  284. count >> 2, 1, 0, 0, 0);
  285. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  286. dma_src, 0, 0);
  287. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  288. dma_dst, 0, 0);
  289. INIT_COMPLETION(c->dma_done);
  290. omap_start_dma(c->dma_channel);
  291. timeout = jiffies + msecs_to_jiffies(20);
  292. done = &c->dma_done.done;
  293. while (time_before(jiffies, timeout))
  294. if (*done)
  295. break;
  296. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  297. if (!*done) {
  298. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  299. goto out_copy;
  300. }
  301. return 0;
  302. out_copy:
  303. memcpy(buf, this->base + bram_offset, count);
  304. return 0;
  305. }
  306. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  307. const unsigned char *buffer,
  308. int offset, size_t count)
  309. {
  310. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  311. struct onenand_chip *this = mtd->priv;
  312. dma_addr_t dma_src, dma_dst;
  313. int bram_offset;
  314. unsigned long timeout;
  315. void *buf = (void *)buffer;
  316. volatile unsigned *done;
  317. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  318. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  319. goto out_copy;
  320. /* panic_write() may be in an interrupt context */
  321. if (in_interrupt())
  322. goto out_copy;
  323. if (buf >= high_memory) {
  324. struct page *p1;
  325. if (((size_t)buf & PAGE_MASK) !=
  326. ((size_t)(buf + count - 1) & PAGE_MASK))
  327. goto out_copy;
  328. p1 = vmalloc_to_page(buf);
  329. if (!p1)
  330. goto out_copy;
  331. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  332. }
  333. dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
  334. dma_dst = c->phys_base + bram_offset;
  335. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  336. dev_err(&c->pdev->dev,
  337. "Couldn't DMA map a %d byte buffer\n",
  338. count);
  339. return -1;
  340. }
  341. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  342. count >> 2, 1, 0, 0, 0);
  343. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  344. dma_src, 0, 0);
  345. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  346. dma_dst, 0, 0);
  347. INIT_COMPLETION(c->dma_done);
  348. omap_start_dma(c->dma_channel);
  349. timeout = jiffies + msecs_to_jiffies(20);
  350. done = &c->dma_done.done;
  351. while (time_before(jiffies, timeout))
  352. if (*done)
  353. break;
  354. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_TO_DEVICE);
  355. if (!*done) {
  356. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  357. goto out_copy;
  358. }
  359. return 0;
  360. out_copy:
  361. memcpy(this->base + bram_offset, buf, count);
  362. return 0;
  363. }
  364. #else
  365. int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  366. unsigned char *buffer, int offset,
  367. size_t count);
  368. int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  369. const unsigned char *buffer,
  370. int offset, size_t count);
  371. #endif
  372. #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
  373. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  374. unsigned char *buffer, int offset,
  375. size_t count)
  376. {
  377. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  378. struct onenand_chip *this = mtd->priv;
  379. dma_addr_t dma_src, dma_dst;
  380. int bram_offset;
  381. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  382. /* DMA is not used. Revisit PM requirements before enabling it. */
  383. if (1 || (c->dma_channel < 0) ||
  384. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  385. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  386. memcpy(buffer, (__force void *)(this->base + bram_offset),
  387. count);
  388. return 0;
  389. }
  390. dma_src = c->phys_base + bram_offset;
  391. dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
  392. DMA_FROM_DEVICE);
  393. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  394. dev_err(&c->pdev->dev,
  395. "Couldn't DMA map a %d byte buffer\n",
  396. count);
  397. return -1;
  398. }
  399. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  400. count / 4, 1, 0, 0, 0);
  401. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  402. dma_src, 0, 0);
  403. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  404. dma_dst, 0, 0);
  405. INIT_COMPLETION(c->dma_done);
  406. omap_start_dma(c->dma_channel);
  407. wait_for_completion(&c->dma_done);
  408. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  409. return 0;
  410. }
  411. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  412. const unsigned char *buffer,
  413. int offset, size_t count)
  414. {
  415. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  416. struct onenand_chip *this = mtd->priv;
  417. dma_addr_t dma_src, dma_dst;
  418. int bram_offset;
  419. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  420. /* DMA is not used. Revisit PM requirements before enabling it. */
  421. if (1 || (c->dma_channel < 0) ||
  422. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  423. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  424. memcpy((__force void *)(this->base + bram_offset), buffer,
  425. count);
  426. return 0;
  427. }
  428. dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
  429. DMA_TO_DEVICE);
  430. dma_dst = c->phys_base + bram_offset;
  431. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  432. dev_err(&c->pdev->dev,
  433. "Couldn't DMA map a %d byte buffer\n",
  434. count);
  435. return -1;
  436. }
  437. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
  438. count / 2, 1, 0, 0, 0);
  439. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  440. dma_src, 0, 0);
  441. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  442. dma_dst, 0, 0);
  443. INIT_COMPLETION(c->dma_done);
  444. omap_start_dma(c->dma_channel);
  445. wait_for_completion(&c->dma_done);
  446. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_TO_DEVICE);
  447. return 0;
  448. }
  449. #else
  450. int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  451. unsigned char *buffer, int offset,
  452. size_t count);
  453. int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  454. const unsigned char *buffer,
  455. int offset, size_t count);
  456. #endif
  457. static struct platform_driver omap2_onenand_driver;
  458. static int __adjust_timing(struct device *dev, void *data)
  459. {
  460. int ret = 0;
  461. struct omap2_onenand *c;
  462. c = dev_get_drvdata(dev);
  463. BUG_ON(c->setup == NULL);
  464. /* DMA is not in use so this is all that is needed */
  465. /* Revisit for OMAP3! */
  466. ret = c->setup(c->onenand.base, c->freq);
  467. return ret;
  468. }
  469. int omap2_onenand_rephase(void)
  470. {
  471. return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
  472. NULL, __adjust_timing);
  473. }
  474. static void __devexit omap2_onenand_shutdown(struct platform_device *pdev)
  475. {
  476. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  477. /* With certain content in the buffer RAM, the OMAP boot ROM code
  478. * can recognize the flash chip incorrectly. Zero it out before
  479. * soft reset.
  480. */
  481. memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
  482. }
  483. static int __devinit omap2_onenand_probe(struct platform_device *pdev)
  484. {
  485. struct omap_onenand_platform_data *pdata;
  486. struct omap2_onenand *c;
  487. int r;
  488. pdata = pdev->dev.platform_data;
  489. if (pdata == NULL) {
  490. dev_err(&pdev->dev, "platform data missing\n");
  491. return -ENODEV;
  492. }
  493. c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
  494. if (!c)
  495. return -ENOMEM;
  496. init_completion(&c->irq_done);
  497. init_completion(&c->dma_done);
  498. c->gpmc_cs = pdata->cs;
  499. c->gpio_irq = pdata->gpio_irq;
  500. c->dma_channel = pdata->dma_channel;
  501. if (c->dma_channel < 0) {
  502. /* if -1, don't use DMA */
  503. c->gpio_irq = 0;
  504. }
  505. r = gpmc_cs_request(c->gpmc_cs, ONENAND_IO_SIZE, &c->phys_base);
  506. if (r < 0) {
  507. dev_err(&pdev->dev, "Cannot request GPMC CS\n");
  508. goto err_kfree;
  509. }
  510. if (request_mem_region(c->phys_base, ONENAND_IO_SIZE,
  511. pdev->dev.driver->name) == NULL) {
  512. dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, "
  513. "size: 0x%x\n", c->phys_base, ONENAND_IO_SIZE);
  514. r = -EBUSY;
  515. goto err_free_cs;
  516. }
  517. c->onenand.base = ioremap(c->phys_base, ONENAND_IO_SIZE);
  518. if (c->onenand.base == NULL) {
  519. r = -ENOMEM;
  520. goto err_release_mem_region;
  521. }
  522. if (pdata->onenand_setup != NULL) {
  523. r = pdata->onenand_setup(c->onenand.base, c->freq);
  524. if (r < 0) {
  525. dev_err(&pdev->dev, "Onenand platform setup failed: "
  526. "%d\n", r);
  527. goto err_iounmap;
  528. }
  529. c->setup = pdata->onenand_setup;
  530. }
  531. if (c->gpio_irq) {
  532. if ((r = omap_request_gpio(c->gpio_irq)) < 0) {
  533. dev_err(&pdev->dev, "Failed to request GPIO%d for "
  534. "OneNAND\n", c->gpio_irq);
  535. goto err_iounmap;
  536. }
  537. omap_set_gpio_direction(c->gpio_irq, 1);
  538. if ((r = request_irq(OMAP_GPIO_IRQ(c->gpio_irq),
  539. omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
  540. pdev->dev.driver->name, c)) < 0)
  541. goto err_release_gpio;
  542. }
  543. if (c->dma_channel >= 0) {
  544. r = omap_request_dma(0, pdev->dev.driver->name,
  545. omap2_onenand_dma_cb, (void *) c,
  546. &c->dma_channel);
  547. if (r == 0) {
  548. omap_set_dma_write_mode(c->dma_channel,
  549. OMAP_DMA_WRITE_NON_POSTED);
  550. omap_set_dma_src_data_pack(c->dma_channel, 1);
  551. omap_set_dma_src_burst_mode(c->dma_channel,
  552. OMAP_DMA_DATA_BURST_8);
  553. omap_set_dma_dest_data_pack(c->dma_channel, 1);
  554. omap_set_dma_dest_burst_mode(c->dma_channel,
  555. OMAP_DMA_DATA_BURST_8);
  556. } else {
  557. dev_info(&pdev->dev,
  558. "failed to allocate DMA for OneNAND, "
  559. "using PIO instead\n");
  560. c->dma_channel = -1;
  561. }
  562. }
  563. dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
  564. "base %p\n", c->gpmc_cs, c->phys_base,
  565. c->onenand.base);
  566. c->pdev = pdev;
  567. c->mtd.name = pdev->dev.bus_id;
  568. c->mtd.priv = &c->onenand;
  569. c->mtd.owner = THIS_MODULE;
  570. if (c->dma_channel >= 0) {
  571. struct onenand_chip *this = &c->onenand;
  572. this->wait = omap2_onenand_wait;
  573. if (cpu_is_omap34xx()) {
  574. this->read_bufferram = omap3_onenand_read_bufferram;
  575. this->write_bufferram = omap3_onenand_write_bufferram;
  576. } else {
  577. this->read_bufferram = omap2_onenand_read_bufferram;
  578. this->write_bufferram = omap2_onenand_write_bufferram;
  579. }
  580. }
  581. if ((r = onenand_scan(&c->mtd, 1)) < 0)
  582. goto err_release_dma;
  583. switch ((c->onenand.version_id >> 4) & 0xf) {
  584. case 0:
  585. c->freq = 40;
  586. break;
  587. case 1:
  588. c->freq = 54;
  589. break;
  590. case 2:
  591. c->freq = 66;
  592. break;
  593. case 3:
  594. c->freq = 83;
  595. break;
  596. }
  597. #ifdef CONFIG_MTD_PARTITIONS
  598. if (pdata->parts != NULL)
  599. r = add_mtd_partitions(&c->mtd, pdata->parts,
  600. pdata->nr_parts);
  601. else
  602. #endif
  603. r = add_mtd_device(&c->mtd);
  604. if (r < 0)
  605. goto err_release_onenand;
  606. platform_set_drvdata(pdev, c);
  607. return 0;
  608. err_release_onenand:
  609. onenand_release(&c->mtd);
  610. err_release_dma:
  611. if (c->dma_channel != -1)
  612. omap_free_dma(c->dma_channel);
  613. if (c->gpio_irq)
  614. free_irq(OMAP_GPIO_IRQ(c->gpio_irq), c);
  615. err_release_gpio:
  616. if (c->gpio_irq)
  617. omap_free_gpio(c->gpio_irq);
  618. err_iounmap:
  619. iounmap(c->onenand.base);
  620. err_release_mem_region:
  621. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  622. err_free_cs:
  623. gpmc_cs_free(c->gpmc_cs);
  624. err_kfree:
  625. kfree(c);
  626. return r;
  627. }
  628. static int __devexit omap2_onenand_remove(struct platform_device *pdev)
  629. {
  630. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  631. BUG_ON(c == NULL);
  632. #ifdef CONFIG_MTD_PARTITIONS
  633. if (c->parts)
  634. del_mtd_partitions(&c->mtd);
  635. else
  636. del_mtd_device(&c->mtd);
  637. #else
  638. del_mtd_device(&c->mtd);
  639. #endif
  640. onenand_release(&c->mtd);
  641. if (c->dma_channel != -1)
  642. omap_free_dma(c->dma_channel);
  643. omap2_onenand_shutdown(pdev);
  644. platform_set_drvdata(pdev, NULL);
  645. if (c->gpio_irq) {
  646. free_irq(OMAP_GPIO_IRQ(c->gpio_irq), c);
  647. omap_free_gpio(c->gpio_irq);
  648. }
  649. iounmap(c->onenand.base);
  650. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  651. kfree(c);
  652. return 0;
  653. }
  654. static struct platform_driver omap2_onenand_driver = {
  655. .probe = omap2_onenand_probe,
  656. .remove = omap2_onenand_remove,
  657. .shutdown = omap2_onenand_shutdown,
  658. .driver = {
  659. .name = DRIVER_NAME,
  660. .owner = THIS_MODULE,
  661. },
  662. };
  663. static int __init omap2_onenand_init(void)
  664. {
  665. printk(KERN_INFO "OneNAND driver initializing\n");
  666. return platform_driver_register(&omap2_onenand_driver);
  667. }
  668. static void __exit omap2_onenand_exit(void)
  669. {
  670. platform_driver_unregister(&omap2_onenand_driver);
  671. }
  672. module_init(omap2_onenand_init);
  673. module_exit(omap2_onenand_exit);
  674. MODULE_ALIAS(DRIVER_NAME);
  675. MODULE_LICENSE("GPL");
  676. MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
  677. MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");