radeon_irq.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*- */
  2. /*
  3. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Michel D�zer <michel@daenzer.net>
  31. */
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state)
  37. {
  38. drm_radeon_private_t *dev_priv = dev->dev_private;
  39. if (state)
  40. dev_priv->irq_enable_reg |= mask;
  41. else
  42. dev_priv->irq_enable_reg &= ~mask;
  43. RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
  44. }
  45. static void r500_vbl_irq_set_state(struct drm_device *dev, u32 mask, int state)
  46. {
  47. drm_radeon_private_t *dev_priv = dev->dev_private;
  48. if (state)
  49. dev_priv->r500_disp_irq_reg |= mask;
  50. else
  51. dev_priv->r500_disp_irq_reg &= ~mask;
  52. RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
  53. }
  54. int radeon_enable_vblank(struct drm_device *dev, int crtc)
  55. {
  56. drm_radeon_private_t *dev_priv = dev->dev_private;
  57. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS690) {
  58. switch (crtc) {
  59. case 0:
  60. r500_vbl_irq_set_state(dev, R500_D1MODE_INT_MASK, 1);
  61. break;
  62. case 1:
  63. r500_vbl_irq_set_state(dev, R500_D2MODE_INT_MASK, 1);
  64. break;
  65. default:
  66. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  67. crtc);
  68. return EINVAL;
  69. }
  70. } else {
  71. switch (crtc) {
  72. case 0:
  73. radeon_irq_set_state(dev, RADEON_CRTC_VBLANK_MASK, 1);
  74. break;
  75. case 1:
  76. radeon_irq_set_state(dev, RADEON_CRTC2_VBLANK_MASK, 1);
  77. break;
  78. default:
  79. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  80. crtc);
  81. return EINVAL;
  82. }
  83. }
  84. return 0;
  85. }
  86. void radeon_disable_vblank(struct drm_device *dev, int crtc)
  87. {
  88. drm_radeon_private_t *dev_priv = dev->dev_private;
  89. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS690) {
  90. switch (crtc) {
  91. case 0:
  92. r500_vbl_irq_set_state(dev, R500_D1MODE_INT_MASK, 0);
  93. break;
  94. case 1:
  95. r500_vbl_irq_set_state(dev, R500_D2MODE_INT_MASK, 0);
  96. break;
  97. default:
  98. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  99. crtc);
  100. break;
  101. }
  102. } else {
  103. switch (crtc) {
  104. case 0:
  105. radeon_irq_set_state(dev, RADEON_CRTC_VBLANK_MASK, 0);
  106. break;
  107. case 1:
  108. radeon_irq_set_state(dev, RADEON_CRTC2_VBLANK_MASK, 0);
  109. break;
  110. default:
  111. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  112. crtc);
  113. break;
  114. }
  115. }
  116. }
  117. static inline u32 radeon_acknowledge_irqs(drm_radeon_private_t *dev_priv, u32 *r500_disp_int)
  118. {
  119. u32 irqs = RADEON_READ(RADEON_GEN_INT_STATUS);
  120. u32 irq_mask = RADEON_SW_INT_TEST;
  121. *r500_disp_int = 0;
  122. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS690) {
  123. /* vbl interrupts in a different place */
  124. if (irqs & R500_DISPLAY_INT_STATUS) {
  125. /* if a display interrupt */
  126. u32 disp_irq;
  127. disp_irq = RADEON_READ(R500_DISP_INTERRUPT_STATUS);
  128. *r500_disp_int = disp_irq;
  129. if (disp_irq & R500_D1_VBLANK_INTERRUPT)
  130. RADEON_WRITE(R500_D1MODE_VBLANK_STATUS, R500_VBLANK_ACK);
  131. if (disp_irq & R500_D2_VBLANK_INTERRUPT)
  132. RADEON_WRITE(R500_D2MODE_VBLANK_STATUS, R500_VBLANK_ACK);
  133. }
  134. irq_mask |= R500_DISPLAY_INT_STATUS;
  135. } else
  136. irq_mask |= RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT;
  137. irqs &= irq_mask;
  138. if (irqs)
  139. RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
  140. return irqs;
  141. }
  142. /* Interrupts - Used for device synchronization and flushing in the
  143. * following circumstances:
  144. *
  145. * - Exclusive FB access with hw idle:
  146. * - Wait for GUI Idle (?) interrupt, then do normal flush.
  147. *
  148. * - Frame throttling, NV_fence:
  149. * - Drop marker irq's into command stream ahead of time.
  150. * - Wait on irq's with lock *not held*
  151. * - Check each for termination condition
  152. *
  153. * - Internally in cp_getbuffer, etc:
  154. * - as above, but wait with lock held???
  155. *
  156. * NOTE: These functions are misleadingly named -- the irq's aren't
  157. * tied to dma at all, this is just a hangover from dri prehistory.
  158. */
  159. irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS)
  160. {
  161. struct drm_device *dev = (struct drm_device *) arg;
  162. drm_radeon_private_t *dev_priv =
  163. (drm_radeon_private_t *) dev->dev_private;
  164. u32 stat;
  165. u32 r500_disp_int;
  166. /* Only consider the bits we're interested in - others could be used
  167. * outside the DRM
  168. */
  169. stat = radeon_acknowledge_irqs(dev_priv, &r500_disp_int);
  170. if (!stat)
  171. return IRQ_NONE;
  172. stat &= dev_priv->irq_enable_reg;
  173. /* SW interrupt */
  174. if (stat & RADEON_SW_INT_TEST)
  175. DRM_WAKEUP(&dev_priv->swi_queue);
  176. /* VBLANK interrupt */
  177. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS690) {
  178. if (r500_disp_int & R500_D1_VBLANK_INTERRUPT)
  179. drm_handle_vblank(dev, 0);
  180. if (r500_disp_int & R500_D2_VBLANK_INTERRUPT)
  181. drm_handle_vblank(dev, 1);
  182. } else {
  183. if (stat & RADEON_CRTC_VBLANK_STAT)
  184. drm_handle_vblank(dev, 0);
  185. if (stat & RADEON_CRTC2_VBLANK_STAT)
  186. drm_handle_vblank(dev, 1);
  187. }
  188. return IRQ_HANDLED;
  189. }
  190. static int radeon_emit_irq(struct drm_device * dev)
  191. {
  192. drm_radeon_private_t *dev_priv = dev->dev_private;
  193. unsigned int ret;
  194. RING_LOCALS;
  195. atomic_inc(&dev_priv->swi_emitted);
  196. ret = atomic_read(&dev_priv->swi_emitted);
  197. BEGIN_RING(4);
  198. OUT_RING_REG(RADEON_LAST_SWI_REG, ret);
  199. OUT_RING_REG(RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE);
  200. ADVANCE_RING();
  201. COMMIT_RING();
  202. return ret;
  203. }
  204. static int radeon_wait_irq(struct drm_device * dev, int swi_nr)
  205. {
  206. drm_radeon_private_t *dev_priv =
  207. (drm_radeon_private_t *) dev->dev_private;
  208. int ret = 0;
  209. if (RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr)
  210. return 0;
  211. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  212. DRM_WAIT_ON(ret, dev_priv->swi_queue, 3 * DRM_HZ,
  213. RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr);
  214. return ret;
  215. }
  216. u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc)
  217. {
  218. drm_radeon_private_t *dev_priv = dev->dev_private;
  219. if (!dev_priv) {
  220. DRM_ERROR("called with no initialization\n");
  221. return -EINVAL;
  222. }
  223. if (crtc < 0 || crtc > 1) {
  224. DRM_ERROR("Invalid crtc %d\n", crtc);
  225. return -EINVAL;
  226. }
  227. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS690) {
  228. if (crtc == 0)
  229. return RADEON_READ(R500_D1CRTC_FRAME_COUNT);
  230. else
  231. return RADEON_READ(R500_D2CRTC_FRAME_COUNT);
  232. } else {
  233. if (crtc == 0)
  234. return RADEON_READ(RADEON_CRTC_CRNT_FRAME);
  235. else
  236. return RADEON_READ(RADEON_CRTC2_CRNT_FRAME);
  237. }
  238. }
  239. /* Needs the lock as it touches the ring.
  240. */
  241. int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv)
  242. {
  243. drm_radeon_private_t *dev_priv = dev->dev_private;
  244. drm_radeon_irq_emit_t *emit = data;
  245. int result;
  246. LOCK_TEST_WITH_RETURN(dev, file_priv);
  247. if (!dev_priv) {
  248. DRM_ERROR("called with no initialization\n");
  249. return -EINVAL;
  250. }
  251. result = radeon_emit_irq(dev);
  252. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  253. DRM_ERROR("copy_to_user\n");
  254. return -EFAULT;
  255. }
  256. return 0;
  257. }
  258. /* Doesn't need the hardware lock.
  259. */
  260. int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv)
  261. {
  262. drm_radeon_private_t *dev_priv = dev->dev_private;
  263. drm_radeon_irq_wait_t *irqwait = data;
  264. if (!dev_priv) {
  265. DRM_ERROR("called with no initialization\n");
  266. return -EINVAL;
  267. }
  268. return radeon_wait_irq(dev, irqwait->irq_seq);
  269. }
  270. /* drm_dma.h hooks
  271. */
  272. void radeon_driver_irq_preinstall(struct drm_device * dev)
  273. {
  274. drm_radeon_private_t *dev_priv =
  275. (drm_radeon_private_t *) dev->dev_private;
  276. u32 dummy;
  277. /* Disable *all* interrupts */
  278. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS690)
  279. RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
  280. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  281. /* Clear bits if they're already high */
  282. radeon_acknowledge_irqs(dev_priv, &dummy);
  283. }
  284. int radeon_driver_irq_postinstall(struct drm_device *dev)
  285. {
  286. drm_radeon_private_t *dev_priv =
  287. (drm_radeon_private_t *) dev->dev_private;
  288. int ret;
  289. atomic_set(&dev_priv->swi_emitted, 0);
  290. DRM_INIT_WAITQUEUE(&dev_priv->swi_queue);
  291. ret = drm_vblank_init(dev, 2);
  292. if (ret)
  293. return ret;
  294. dev->max_vblank_count = 0x001fffff;
  295. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  296. return 0;
  297. }
  298. void radeon_driver_irq_uninstall(struct drm_device * dev)
  299. {
  300. drm_radeon_private_t *dev_priv =
  301. (drm_radeon_private_t *) dev->dev_private;
  302. if (!dev_priv)
  303. return;
  304. dev_priv->irq_enabled = 0;
  305. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS690)
  306. RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
  307. /* Disable *all* interrupts */
  308. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  309. }
  310. int radeon_vblank_crtc_get(struct drm_device *dev)
  311. {
  312. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  313. return dev_priv->vblank_crtc;
  314. }
  315. int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value)
  316. {
  317. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  318. if (value & ~(DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
  319. DRM_ERROR("called with invalid crtc 0x%x\n", (unsigned int)value);
  320. return -EINVAL;
  321. }
  322. dev_priv->vblank_crtc = (unsigned int)value;
  323. return 0;
  324. }