radeon_cp.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "radeon_drm.h"
  34. #include "radeon_drv.h"
  35. #include "r300_reg.h"
  36. #include "radeon_microcode.h"
  37. #define RADEON_FIFO_DEBUG 0
  38. static int radeon_do_cleanup_cp(struct drm_device * dev);
  39. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  40. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  41. {
  42. u32 ret;
  43. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  44. ret = RADEON_READ(R520_MC_IND_DATA);
  45. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  46. return ret;
  47. }
  48. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  49. {
  50. u32 ret;
  51. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  52. ret = RADEON_READ(RS480_NB_MC_DATA);
  53. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  54. return ret;
  55. }
  56. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  57. {
  58. u32 ret;
  59. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  60. ret = RADEON_READ(RS690_MC_DATA);
  61. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  62. return ret;
  63. }
  64. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  65. {
  66. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  67. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  68. return RS690_READ_MCIND(dev_priv, addr);
  69. else
  70. return RS480_READ_MCIND(dev_priv, addr);
  71. }
  72. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  73. {
  74. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  75. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  76. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  77. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  78. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  79. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  80. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  81. else
  82. return RADEON_READ(RADEON_MC_FB_LOCATION);
  83. }
  84. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  85. {
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  87. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  88. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  89. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  90. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  91. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  92. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  93. else
  94. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  95. }
  96. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  97. {
  98. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  99. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  100. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  101. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  102. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  103. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  104. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  105. else
  106. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  107. }
  108. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  109. {
  110. u32 agp_base_hi = upper_32_bits(agp_base);
  111. u32 agp_base_lo = agp_base & 0xffffffff;
  112. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  113. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  114. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  115. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  116. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  117. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  118. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  119. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  120. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  121. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  122. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  123. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  124. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  125. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  126. } else {
  127. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  128. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  129. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  130. }
  131. }
  132. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  133. {
  134. drm_radeon_private_t *dev_priv = dev->dev_private;
  135. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  136. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  137. }
  138. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  139. {
  140. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  141. return RADEON_READ(RADEON_PCIE_DATA);
  142. }
  143. #if RADEON_FIFO_DEBUG
  144. static void radeon_status(drm_radeon_private_t * dev_priv)
  145. {
  146. printk("%s:\n", __func__);
  147. printk("RBBM_STATUS = 0x%08x\n",
  148. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  149. printk("CP_RB_RTPR = 0x%08x\n",
  150. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  151. printk("CP_RB_WTPR = 0x%08x\n",
  152. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  153. printk("AIC_CNTL = 0x%08x\n",
  154. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  155. printk("AIC_STAT = 0x%08x\n",
  156. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  157. printk("AIC_PT_BASE = 0x%08x\n",
  158. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  159. printk("TLB_ADDR = 0x%08x\n",
  160. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  161. printk("TLB_DATA = 0x%08x\n",
  162. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  163. }
  164. #endif
  165. /* ================================================================
  166. * Engine, FIFO control
  167. */
  168. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  169. {
  170. u32 tmp;
  171. int i;
  172. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  173. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  174. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  175. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  176. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  177. for (i = 0; i < dev_priv->usec_timeout; i++) {
  178. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  179. & RADEON_RB3D_DC_BUSY)) {
  180. return 0;
  181. }
  182. DRM_UDELAY(1);
  183. }
  184. } else {
  185. /* don't flush or purge cache here or lockup */
  186. return 0;
  187. }
  188. #if RADEON_FIFO_DEBUG
  189. DRM_ERROR("failed!\n");
  190. radeon_status(dev_priv);
  191. #endif
  192. return -EBUSY;
  193. }
  194. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  195. {
  196. int i;
  197. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  198. for (i = 0; i < dev_priv->usec_timeout; i++) {
  199. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  200. & RADEON_RBBM_FIFOCNT_MASK);
  201. if (slots >= entries)
  202. return 0;
  203. DRM_UDELAY(1);
  204. }
  205. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  206. RADEON_READ(RADEON_RBBM_STATUS),
  207. RADEON_READ(R300_VAP_CNTL_STATUS));
  208. #if RADEON_FIFO_DEBUG
  209. DRM_ERROR("failed!\n");
  210. radeon_status(dev_priv);
  211. #endif
  212. return -EBUSY;
  213. }
  214. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  215. {
  216. int i, ret;
  217. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  218. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  219. if (ret)
  220. return ret;
  221. for (i = 0; i < dev_priv->usec_timeout; i++) {
  222. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  223. & RADEON_RBBM_ACTIVE)) {
  224. radeon_do_pixcache_flush(dev_priv);
  225. return 0;
  226. }
  227. DRM_UDELAY(1);
  228. }
  229. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  230. RADEON_READ(RADEON_RBBM_STATUS),
  231. RADEON_READ(R300_VAP_CNTL_STATUS));
  232. #if RADEON_FIFO_DEBUG
  233. DRM_ERROR("failed!\n");
  234. radeon_status(dev_priv);
  235. #endif
  236. return -EBUSY;
  237. }
  238. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  239. {
  240. uint32_t gb_tile_config, gb_pipe_sel = 0;
  241. /* RS4xx/RS6xx/R4xx/R5xx */
  242. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  243. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  244. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  245. } else {
  246. /* R3xx */
  247. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  248. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  249. dev_priv->num_gb_pipes = 2;
  250. } else {
  251. /* R3Vxx */
  252. dev_priv->num_gb_pipes = 1;
  253. }
  254. }
  255. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  256. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  257. switch (dev_priv->num_gb_pipes) {
  258. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  259. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  260. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  261. default:
  262. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  263. }
  264. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  265. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  266. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  267. }
  268. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  269. radeon_do_wait_for_idle(dev_priv);
  270. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  271. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  272. R300_DC_AUTOFLUSH_ENABLE |
  273. R300_DC_DC_DISABLE_IGNORE_PE));
  274. }
  275. /* ================================================================
  276. * CP control, initialization
  277. */
  278. /* Load the microcode for the CP */
  279. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  280. {
  281. int i;
  282. DRM_DEBUG("\n");
  283. radeon_do_wait_for_idle(dev_priv);
  284. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  285. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  286. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  287. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  288. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  289. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  290. DRM_INFO("Loading R100 Microcode\n");
  291. for (i = 0; i < 256; i++) {
  292. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  293. R100_cp_microcode[i][1]);
  294. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  295. R100_cp_microcode[i][0]);
  296. }
  297. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  298. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  299. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  300. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  301. DRM_INFO("Loading R200 Microcode\n");
  302. for (i = 0; i < 256; i++) {
  303. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  304. R200_cp_microcode[i][1]);
  305. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  306. R200_cp_microcode[i][0]);
  307. }
  308. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  309. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  310. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  311. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  312. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  313. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  314. DRM_INFO("Loading R300 Microcode\n");
  315. for (i = 0; i < 256; i++) {
  316. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  317. R300_cp_microcode[i][1]);
  318. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  319. R300_cp_microcode[i][0]);
  320. }
  321. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  322. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  323. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  324. DRM_INFO("Loading R400 Microcode\n");
  325. for (i = 0; i < 256; i++) {
  326. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  327. R420_cp_microcode[i][1]);
  328. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  329. R420_cp_microcode[i][0]);
  330. }
  331. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  332. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  333. DRM_INFO("Loading RS690/RS740 Microcode\n");
  334. for (i = 0; i < 256; i++) {
  335. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  336. RS690_cp_microcode[i][1]);
  337. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  338. RS690_cp_microcode[i][0]);
  339. }
  340. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  341. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  342. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  343. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  344. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  345. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  346. DRM_INFO("Loading R500 Microcode\n");
  347. for (i = 0; i < 256; i++) {
  348. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  349. R520_cp_microcode[i][1]);
  350. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  351. R520_cp_microcode[i][0]);
  352. }
  353. }
  354. }
  355. /* Flush any pending commands to the CP. This should only be used just
  356. * prior to a wait for idle, as it informs the engine that the command
  357. * stream is ending.
  358. */
  359. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  360. {
  361. DRM_DEBUG("\n");
  362. #if 0
  363. u32 tmp;
  364. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  365. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  366. #endif
  367. }
  368. /* Wait for the CP to go idle.
  369. */
  370. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  371. {
  372. RING_LOCALS;
  373. DRM_DEBUG("\n");
  374. BEGIN_RING(6);
  375. RADEON_PURGE_CACHE();
  376. RADEON_PURGE_ZCACHE();
  377. RADEON_WAIT_UNTIL_IDLE();
  378. ADVANCE_RING();
  379. COMMIT_RING();
  380. return radeon_do_wait_for_idle(dev_priv);
  381. }
  382. /* Start the Command Processor.
  383. */
  384. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  385. {
  386. RING_LOCALS;
  387. DRM_DEBUG("\n");
  388. radeon_do_wait_for_idle(dev_priv);
  389. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  390. dev_priv->cp_running = 1;
  391. BEGIN_RING(8);
  392. /* isync can only be written through cp on r5xx write it here */
  393. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  394. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  395. RADEON_ISYNC_ANY3D_IDLE2D |
  396. RADEON_ISYNC_WAIT_IDLEGUI |
  397. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  398. RADEON_PURGE_CACHE();
  399. RADEON_PURGE_ZCACHE();
  400. RADEON_WAIT_UNTIL_IDLE();
  401. ADVANCE_RING();
  402. COMMIT_RING();
  403. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  404. }
  405. /* Reset the Command Processor. This will not flush any pending
  406. * commands, so you must wait for the CP command stream to complete
  407. * before calling this routine.
  408. */
  409. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  410. {
  411. u32 cur_read_ptr;
  412. DRM_DEBUG("\n");
  413. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  414. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  415. SET_RING_HEAD(dev_priv, cur_read_ptr);
  416. dev_priv->ring.tail = cur_read_ptr;
  417. }
  418. /* Stop the Command Processor. This will not flush any pending
  419. * commands, so you must flush the command stream and wait for the CP
  420. * to go idle before calling this routine.
  421. */
  422. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  423. {
  424. DRM_DEBUG("\n");
  425. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  426. dev_priv->cp_running = 0;
  427. }
  428. /* Reset the engine. This will stop the CP if it is running.
  429. */
  430. static int radeon_do_engine_reset(struct drm_device * dev)
  431. {
  432. drm_radeon_private_t *dev_priv = dev->dev_private;
  433. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  434. DRM_DEBUG("\n");
  435. radeon_do_pixcache_flush(dev_priv);
  436. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  437. /* may need something similar for newer chips */
  438. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  439. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  440. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  441. RADEON_FORCEON_MCLKA |
  442. RADEON_FORCEON_MCLKB |
  443. RADEON_FORCEON_YCLKA |
  444. RADEON_FORCEON_YCLKB |
  445. RADEON_FORCEON_MC |
  446. RADEON_FORCEON_AIC));
  447. }
  448. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  449. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  450. RADEON_SOFT_RESET_CP |
  451. RADEON_SOFT_RESET_HI |
  452. RADEON_SOFT_RESET_SE |
  453. RADEON_SOFT_RESET_RE |
  454. RADEON_SOFT_RESET_PP |
  455. RADEON_SOFT_RESET_E2 |
  456. RADEON_SOFT_RESET_RB));
  457. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  458. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  459. ~(RADEON_SOFT_RESET_CP |
  460. RADEON_SOFT_RESET_HI |
  461. RADEON_SOFT_RESET_SE |
  462. RADEON_SOFT_RESET_RE |
  463. RADEON_SOFT_RESET_PP |
  464. RADEON_SOFT_RESET_E2 |
  465. RADEON_SOFT_RESET_RB)));
  466. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  467. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  468. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  469. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  470. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  471. }
  472. /* setup the raster pipes */
  473. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  474. radeon_init_pipes(dev_priv);
  475. /* Reset the CP ring */
  476. radeon_do_cp_reset(dev_priv);
  477. /* The CP is no longer running after an engine reset */
  478. dev_priv->cp_running = 0;
  479. /* Reset any pending vertex, indirect buffers */
  480. radeon_freelist_reset(dev);
  481. return 0;
  482. }
  483. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  484. drm_radeon_private_t * dev_priv)
  485. {
  486. u32 ring_start, cur_read_ptr;
  487. u32 tmp;
  488. /* Initialize the memory controller. With new memory map, the fb location
  489. * is not changed, it should have been properly initialized already. Part
  490. * of the problem is that the code below is bogus, assuming the GART is
  491. * always appended to the fb which is not necessarily the case
  492. */
  493. if (!dev_priv->new_memmap)
  494. radeon_write_fb_location(dev_priv,
  495. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  496. | (dev_priv->fb_location >> 16));
  497. #if __OS_HAS_AGP
  498. if (dev_priv->flags & RADEON_IS_AGP) {
  499. radeon_write_agp_base(dev_priv, dev->agp->base);
  500. radeon_write_agp_location(dev_priv,
  501. (((dev_priv->gart_vm_start - 1 +
  502. dev_priv->gart_size) & 0xffff0000) |
  503. (dev_priv->gart_vm_start >> 16)));
  504. ring_start = (dev_priv->cp_ring->offset
  505. - dev->agp->base
  506. + dev_priv->gart_vm_start);
  507. } else
  508. #endif
  509. ring_start = (dev_priv->cp_ring->offset
  510. - (unsigned long)dev->sg->virtual
  511. + dev_priv->gart_vm_start);
  512. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  513. /* Set the write pointer delay */
  514. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  515. /* Initialize the ring buffer's read and write pointers */
  516. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  517. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  518. SET_RING_HEAD(dev_priv, cur_read_ptr);
  519. dev_priv->ring.tail = cur_read_ptr;
  520. #if __OS_HAS_AGP
  521. if (dev_priv->flags & RADEON_IS_AGP) {
  522. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  523. dev_priv->ring_rptr->offset
  524. - dev->agp->base + dev_priv->gart_vm_start);
  525. } else
  526. #endif
  527. {
  528. struct drm_sg_mem *entry = dev->sg;
  529. unsigned long tmp_ofs, page_ofs;
  530. tmp_ofs = dev_priv->ring_rptr->offset -
  531. (unsigned long)dev->sg->virtual;
  532. page_ofs = tmp_ofs >> PAGE_SHIFT;
  533. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  534. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  535. (unsigned long)entry->busaddr[page_ofs],
  536. entry->handle + tmp_ofs);
  537. }
  538. /* Set ring buffer size */
  539. #ifdef __BIG_ENDIAN
  540. RADEON_WRITE(RADEON_CP_RB_CNTL,
  541. RADEON_BUF_SWAP_32BIT |
  542. (dev_priv->ring.fetch_size_l2ow << 18) |
  543. (dev_priv->ring.rptr_update_l2qw << 8) |
  544. dev_priv->ring.size_l2qw);
  545. #else
  546. RADEON_WRITE(RADEON_CP_RB_CNTL,
  547. (dev_priv->ring.fetch_size_l2ow << 18) |
  548. (dev_priv->ring.rptr_update_l2qw << 8) |
  549. dev_priv->ring.size_l2qw);
  550. #endif
  551. /* Initialize the scratch register pointer. This will cause
  552. * the scratch register values to be written out to memory
  553. * whenever they are updated.
  554. *
  555. * We simply put this behind the ring read pointer, this works
  556. * with PCI GART as well as (whatever kind of) AGP GART
  557. */
  558. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  559. + RADEON_SCRATCH_REG_OFFSET);
  560. dev_priv->scratch = ((__volatile__ u32 *)
  561. dev_priv->ring_rptr->handle +
  562. (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
  563. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  564. /* Turn on bus mastering */
  565. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  566. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  567. /* rs600/rs690/rs740 */
  568. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  569. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  570. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  571. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  572. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  573. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  574. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  575. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  576. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  577. } /* PCIE cards appears to not need this */
  578. dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
  579. RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  580. dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
  581. RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
  582. dev_priv->sarea_priv->last_dispatch);
  583. dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
  584. RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
  585. radeon_do_wait_for_idle(dev_priv);
  586. /* Sync everything up */
  587. RADEON_WRITE(RADEON_ISYNC_CNTL,
  588. (RADEON_ISYNC_ANY2D_IDLE3D |
  589. RADEON_ISYNC_ANY3D_IDLE2D |
  590. RADEON_ISYNC_WAIT_IDLEGUI |
  591. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  592. }
  593. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  594. {
  595. u32 tmp;
  596. /* Start with assuming that writeback doesn't work */
  597. dev_priv->writeback_works = 0;
  598. /* Writeback doesn't seem to work everywhere, test it here and possibly
  599. * enable it if it appears to work
  600. */
  601. DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
  602. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  603. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  604. if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
  605. 0xdeadbeef)
  606. break;
  607. DRM_UDELAY(1);
  608. }
  609. if (tmp < dev_priv->usec_timeout) {
  610. dev_priv->writeback_works = 1;
  611. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  612. } else {
  613. dev_priv->writeback_works = 0;
  614. DRM_INFO("writeback test failed\n");
  615. }
  616. if (radeon_no_wb == 1) {
  617. dev_priv->writeback_works = 0;
  618. DRM_INFO("writeback forced off\n");
  619. }
  620. if (!dev_priv->writeback_works) {
  621. /* Disable writeback to avoid unnecessary bus master transfer */
  622. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  623. RADEON_RB_NO_UPDATE);
  624. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  625. }
  626. }
  627. /* Enable or disable IGP GART on the chip */
  628. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  629. {
  630. u32 temp;
  631. if (on) {
  632. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  633. dev_priv->gart_vm_start,
  634. (long)dev_priv->gart_info.bus_addr,
  635. dev_priv->gart_size);
  636. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  637. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  638. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  639. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  640. RS690_BLOCK_GFX_D3_EN));
  641. else
  642. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  643. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  644. RS480_VA_SIZE_32MB));
  645. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  646. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  647. RS480_TLB_ENABLE |
  648. RS480_GTW_LAC_EN |
  649. RS480_1LEVEL_GART));
  650. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  651. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  652. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  653. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  654. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  655. RS480_REQ_TYPE_SNOOP_DIS));
  656. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  657. dev_priv->gart_size = 32*1024*1024;
  658. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  659. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  660. radeon_write_agp_location(dev_priv, temp);
  661. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  662. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  663. RS480_VA_SIZE_32MB));
  664. do {
  665. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  666. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  667. break;
  668. DRM_UDELAY(1);
  669. } while (1);
  670. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  671. RS480_GART_CACHE_INVALIDATE);
  672. do {
  673. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  674. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  675. break;
  676. DRM_UDELAY(1);
  677. } while (1);
  678. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  679. } else {
  680. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  681. }
  682. }
  683. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  684. {
  685. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  686. if (on) {
  687. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  688. dev_priv->gart_vm_start,
  689. (long)dev_priv->gart_info.bus_addr,
  690. dev_priv->gart_size);
  691. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  692. dev_priv->gart_vm_start);
  693. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  694. dev_priv->gart_info.bus_addr);
  695. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  696. dev_priv->gart_vm_start);
  697. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  698. dev_priv->gart_vm_start +
  699. dev_priv->gart_size - 1);
  700. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  701. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  702. RADEON_PCIE_TX_GART_EN);
  703. } else {
  704. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  705. tmp & ~RADEON_PCIE_TX_GART_EN);
  706. }
  707. }
  708. /* Enable or disable PCI GART on the chip */
  709. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  710. {
  711. u32 tmp;
  712. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  713. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  714. (dev_priv->flags & RADEON_IS_IGPGART)) {
  715. radeon_set_igpgart(dev_priv, on);
  716. return;
  717. }
  718. if (dev_priv->flags & RADEON_IS_PCIE) {
  719. radeon_set_pciegart(dev_priv, on);
  720. return;
  721. }
  722. tmp = RADEON_READ(RADEON_AIC_CNTL);
  723. if (on) {
  724. RADEON_WRITE(RADEON_AIC_CNTL,
  725. tmp | RADEON_PCIGART_TRANSLATE_EN);
  726. /* set PCI GART page-table base address
  727. */
  728. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  729. /* set address range for PCI address translate
  730. */
  731. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  732. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  733. + dev_priv->gart_size - 1);
  734. /* Turn off AGP aperture -- is this required for PCI GART?
  735. */
  736. radeon_write_agp_location(dev_priv, 0xffffffc0);
  737. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  738. } else {
  739. RADEON_WRITE(RADEON_AIC_CNTL,
  740. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  741. }
  742. }
  743. static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
  744. {
  745. drm_radeon_private_t *dev_priv = dev->dev_private;
  746. DRM_DEBUG("\n");
  747. /* if we require new memory map but we don't have it fail */
  748. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  749. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  750. radeon_do_cleanup_cp(dev);
  751. return -EINVAL;
  752. }
  753. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  754. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  755. dev_priv->flags &= ~RADEON_IS_AGP;
  756. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  757. && !init->is_pci) {
  758. DRM_DEBUG("Restoring AGP flag\n");
  759. dev_priv->flags |= RADEON_IS_AGP;
  760. }
  761. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  762. DRM_ERROR("PCI GART memory not allocated!\n");
  763. radeon_do_cleanup_cp(dev);
  764. return -EINVAL;
  765. }
  766. dev_priv->usec_timeout = init->usec_timeout;
  767. if (dev_priv->usec_timeout < 1 ||
  768. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  769. DRM_DEBUG("TIMEOUT problem!\n");
  770. radeon_do_cleanup_cp(dev);
  771. return -EINVAL;
  772. }
  773. /* Enable vblank on CRTC1 for older X servers
  774. */
  775. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  776. switch(init->func) {
  777. case RADEON_INIT_R200_CP:
  778. dev_priv->microcode_version = UCODE_R200;
  779. break;
  780. case RADEON_INIT_R300_CP:
  781. dev_priv->microcode_version = UCODE_R300;
  782. break;
  783. default:
  784. dev_priv->microcode_version = UCODE_R100;
  785. }
  786. dev_priv->do_boxes = 0;
  787. dev_priv->cp_mode = init->cp_mode;
  788. /* We don't support anything other than bus-mastering ring mode,
  789. * but the ring can be in either AGP or PCI space for the ring
  790. * read pointer.
  791. */
  792. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  793. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  794. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  795. radeon_do_cleanup_cp(dev);
  796. return -EINVAL;
  797. }
  798. switch (init->fb_bpp) {
  799. case 16:
  800. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  801. break;
  802. case 32:
  803. default:
  804. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  805. break;
  806. }
  807. dev_priv->front_offset = init->front_offset;
  808. dev_priv->front_pitch = init->front_pitch;
  809. dev_priv->back_offset = init->back_offset;
  810. dev_priv->back_pitch = init->back_pitch;
  811. switch (init->depth_bpp) {
  812. case 16:
  813. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  814. break;
  815. case 32:
  816. default:
  817. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  818. break;
  819. }
  820. dev_priv->depth_offset = init->depth_offset;
  821. dev_priv->depth_pitch = init->depth_pitch;
  822. /* Hardware state for depth clears. Remove this if/when we no
  823. * longer clear the depth buffer with a 3D rectangle. Hard-code
  824. * all values to prevent unwanted 3D state from slipping through
  825. * and screwing with the clear operation.
  826. */
  827. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  828. (dev_priv->color_fmt << 10) |
  829. (dev_priv->microcode_version ==
  830. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  831. dev_priv->depth_clear.rb3d_zstencilcntl =
  832. (dev_priv->depth_fmt |
  833. RADEON_Z_TEST_ALWAYS |
  834. RADEON_STENCIL_TEST_ALWAYS |
  835. RADEON_STENCIL_S_FAIL_REPLACE |
  836. RADEON_STENCIL_ZPASS_REPLACE |
  837. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  838. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  839. RADEON_BFACE_SOLID |
  840. RADEON_FFACE_SOLID |
  841. RADEON_FLAT_SHADE_VTX_LAST |
  842. RADEON_DIFFUSE_SHADE_FLAT |
  843. RADEON_ALPHA_SHADE_FLAT |
  844. RADEON_SPECULAR_SHADE_FLAT |
  845. RADEON_FOG_SHADE_FLAT |
  846. RADEON_VTX_PIX_CENTER_OGL |
  847. RADEON_ROUND_MODE_TRUNC |
  848. RADEON_ROUND_PREC_8TH_PIX);
  849. dev_priv->ring_offset = init->ring_offset;
  850. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  851. dev_priv->buffers_offset = init->buffers_offset;
  852. dev_priv->gart_textures_offset = init->gart_textures_offset;
  853. dev_priv->sarea = drm_getsarea(dev);
  854. if (!dev_priv->sarea) {
  855. DRM_ERROR("could not find sarea!\n");
  856. radeon_do_cleanup_cp(dev);
  857. return -EINVAL;
  858. }
  859. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  860. if (!dev_priv->cp_ring) {
  861. DRM_ERROR("could not find cp ring region!\n");
  862. radeon_do_cleanup_cp(dev);
  863. return -EINVAL;
  864. }
  865. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  866. if (!dev_priv->ring_rptr) {
  867. DRM_ERROR("could not find ring read pointer!\n");
  868. radeon_do_cleanup_cp(dev);
  869. return -EINVAL;
  870. }
  871. dev->agp_buffer_token = init->buffers_offset;
  872. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  873. if (!dev->agp_buffer_map) {
  874. DRM_ERROR("could not find dma buffer region!\n");
  875. radeon_do_cleanup_cp(dev);
  876. return -EINVAL;
  877. }
  878. if (init->gart_textures_offset) {
  879. dev_priv->gart_textures =
  880. drm_core_findmap(dev, init->gart_textures_offset);
  881. if (!dev_priv->gart_textures) {
  882. DRM_ERROR("could not find GART texture region!\n");
  883. radeon_do_cleanup_cp(dev);
  884. return -EINVAL;
  885. }
  886. }
  887. dev_priv->sarea_priv =
  888. (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  889. init->sarea_priv_offset);
  890. #if __OS_HAS_AGP
  891. if (dev_priv->flags & RADEON_IS_AGP) {
  892. drm_core_ioremap(dev_priv->cp_ring, dev);
  893. drm_core_ioremap(dev_priv->ring_rptr, dev);
  894. drm_core_ioremap(dev->agp_buffer_map, dev);
  895. if (!dev_priv->cp_ring->handle ||
  896. !dev_priv->ring_rptr->handle ||
  897. !dev->agp_buffer_map->handle) {
  898. DRM_ERROR("could not find ioremap agp regions!\n");
  899. radeon_do_cleanup_cp(dev);
  900. return -EINVAL;
  901. }
  902. } else
  903. #endif
  904. {
  905. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  906. dev_priv->ring_rptr->handle =
  907. (void *)dev_priv->ring_rptr->offset;
  908. dev->agp_buffer_map->handle =
  909. (void *)dev->agp_buffer_map->offset;
  910. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  911. dev_priv->cp_ring->handle);
  912. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  913. dev_priv->ring_rptr->handle);
  914. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  915. dev->agp_buffer_map->handle);
  916. }
  917. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  918. dev_priv->fb_size =
  919. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  920. - dev_priv->fb_location;
  921. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  922. ((dev_priv->front_offset
  923. + dev_priv->fb_location) >> 10));
  924. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  925. ((dev_priv->back_offset
  926. + dev_priv->fb_location) >> 10));
  927. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  928. ((dev_priv->depth_offset
  929. + dev_priv->fb_location) >> 10));
  930. dev_priv->gart_size = init->gart_size;
  931. /* New let's set the memory map ... */
  932. if (dev_priv->new_memmap) {
  933. u32 base = 0;
  934. DRM_INFO("Setting GART location based on new memory map\n");
  935. /* If using AGP, try to locate the AGP aperture at the same
  936. * location in the card and on the bus, though we have to
  937. * align it down.
  938. */
  939. #if __OS_HAS_AGP
  940. if (dev_priv->flags & RADEON_IS_AGP) {
  941. base = dev->agp->base;
  942. /* Check if valid */
  943. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  944. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  945. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  946. dev->agp->base);
  947. base = 0;
  948. }
  949. }
  950. #endif
  951. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  952. if (base == 0) {
  953. base = dev_priv->fb_location + dev_priv->fb_size;
  954. if (base < dev_priv->fb_location ||
  955. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  956. base = dev_priv->fb_location
  957. - dev_priv->gart_size;
  958. }
  959. dev_priv->gart_vm_start = base & 0xffc00000u;
  960. if (dev_priv->gart_vm_start != base)
  961. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  962. base, dev_priv->gart_vm_start);
  963. } else {
  964. DRM_INFO("Setting GART location based on old memory map\n");
  965. dev_priv->gart_vm_start = dev_priv->fb_location +
  966. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  967. }
  968. #if __OS_HAS_AGP
  969. if (dev_priv->flags & RADEON_IS_AGP)
  970. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  971. - dev->agp->base
  972. + dev_priv->gart_vm_start);
  973. else
  974. #endif
  975. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  976. - (unsigned long)dev->sg->virtual
  977. + dev_priv->gart_vm_start);
  978. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  979. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  980. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  981. dev_priv->gart_buffers_offset);
  982. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  983. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  984. + init->ring_size / sizeof(u32));
  985. dev_priv->ring.size = init->ring_size;
  986. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  987. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  988. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  989. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  990. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  991. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  992. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  993. #if __OS_HAS_AGP
  994. if (dev_priv->flags & RADEON_IS_AGP) {
  995. /* Turn off PCI GART */
  996. radeon_set_pcigart(dev_priv, 0);
  997. } else
  998. #endif
  999. {
  1000. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1001. /* if we have an offset set from userspace */
  1002. if (dev_priv->pcigart_offset_set) {
  1003. dev_priv->gart_info.bus_addr =
  1004. dev_priv->pcigart_offset + dev_priv->fb_location;
  1005. dev_priv->gart_info.mapping.offset =
  1006. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1007. dev_priv->gart_info.mapping.size =
  1008. dev_priv->gart_info.table_size;
  1009. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1010. dev_priv->gart_info.addr =
  1011. dev_priv->gart_info.mapping.handle;
  1012. if (dev_priv->flags & RADEON_IS_PCIE)
  1013. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1014. else
  1015. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1016. dev_priv->gart_info.gart_table_location =
  1017. DRM_ATI_GART_FB;
  1018. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1019. dev_priv->gart_info.addr,
  1020. dev_priv->pcigart_offset);
  1021. } else {
  1022. if (dev_priv->flags & RADEON_IS_IGPGART)
  1023. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1024. else
  1025. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1026. dev_priv->gart_info.gart_table_location =
  1027. DRM_ATI_GART_MAIN;
  1028. dev_priv->gart_info.addr = NULL;
  1029. dev_priv->gart_info.bus_addr = 0;
  1030. if (dev_priv->flags & RADEON_IS_PCIE) {
  1031. DRM_ERROR
  1032. ("Cannot use PCI Express without GART in FB memory\n");
  1033. radeon_do_cleanup_cp(dev);
  1034. return -EINVAL;
  1035. }
  1036. }
  1037. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1038. DRM_ERROR("failed to init PCI GART!\n");
  1039. radeon_do_cleanup_cp(dev);
  1040. return -ENOMEM;
  1041. }
  1042. /* Turn on PCI GART */
  1043. radeon_set_pcigart(dev_priv, 1);
  1044. }
  1045. radeon_cp_load_microcode(dev_priv);
  1046. radeon_cp_init_ring_buffer(dev, dev_priv);
  1047. dev_priv->last_buf = 0;
  1048. radeon_do_engine_reset(dev);
  1049. radeon_test_writeback(dev_priv);
  1050. return 0;
  1051. }
  1052. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1053. {
  1054. drm_radeon_private_t *dev_priv = dev->dev_private;
  1055. DRM_DEBUG("\n");
  1056. /* Make sure interrupts are disabled here because the uninstall ioctl
  1057. * may not have been called from userspace and after dev_private
  1058. * is freed, it's too late.
  1059. */
  1060. if (dev->irq_enabled)
  1061. drm_irq_uninstall(dev);
  1062. #if __OS_HAS_AGP
  1063. if (dev_priv->flags & RADEON_IS_AGP) {
  1064. if (dev_priv->cp_ring != NULL) {
  1065. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1066. dev_priv->cp_ring = NULL;
  1067. }
  1068. if (dev_priv->ring_rptr != NULL) {
  1069. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1070. dev_priv->ring_rptr = NULL;
  1071. }
  1072. if (dev->agp_buffer_map != NULL) {
  1073. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1074. dev->agp_buffer_map = NULL;
  1075. }
  1076. } else
  1077. #endif
  1078. {
  1079. if (dev_priv->gart_info.bus_addr) {
  1080. /* Turn off PCI GART */
  1081. radeon_set_pcigart(dev_priv, 0);
  1082. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1083. DRM_ERROR("failed to cleanup PCI GART!\n");
  1084. }
  1085. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1086. {
  1087. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1088. dev_priv->gart_info.addr = 0;
  1089. }
  1090. }
  1091. /* only clear to the start of flags */
  1092. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1093. return 0;
  1094. }
  1095. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1096. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1097. * here we make sure that all Radeon hardware initialisation is re-done without
  1098. * affecting running applications.
  1099. *
  1100. * Charl P. Botha <http://cpbotha.net>
  1101. */
  1102. static int radeon_do_resume_cp(struct drm_device * dev)
  1103. {
  1104. drm_radeon_private_t *dev_priv = dev->dev_private;
  1105. if (!dev_priv) {
  1106. DRM_ERROR("Called with no initialization\n");
  1107. return -EINVAL;
  1108. }
  1109. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1110. #if __OS_HAS_AGP
  1111. if (dev_priv->flags & RADEON_IS_AGP) {
  1112. /* Turn off PCI GART */
  1113. radeon_set_pcigart(dev_priv, 0);
  1114. } else
  1115. #endif
  1116. {
  1117. /* Turn on PCI GART */
  1118. radeon_set_pcigart(dev_priv, 1);
  1119. }
  1120. radeon_cp_load_microcode(dev_priv);
  1121. radeon_cp_init_ring_buffer(dev, dev_priv);
  1122. radeon_do_engine_reset(dev);
  1123. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1124. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1125. return 0;
  1126. }
  1127. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1128. {
  1129. drm_radeon_init_t *init = data;
  1130. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1131. if (init->func == RADEON_INIT_R300_CP)
  1132. r300_init_reg_flags(dev);
  1133. switch (init->func) {
  1134. case RADEON_INIT_CP:
  1135. case RADEON_INIT_R200_CP:
  1136. case RADEON_INIT_R300_CP:
  1137. return radeon_do_init_cp(dev, init);
  1138. case RADEON_CLEANUP_CP:
  1139. return radeon_do_cleanup_cp(dev);
  1140. }
  1141. return -EINVAL;
  1142. }
  1143. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1144. {
  1145. drm_radeon_private_t *dev_priv = dev->dev_private;
  1146. DRM_DEBUG("\n");
  1147. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1148. if (dev_priv->cp_running) {
  1149. DRM_DEBUG("while CP running\n");
  1150. return 0;
  1151. }
  1152. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1153. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1154. dev_priv->cp_mode);
  1155. return 0;
  1156. }
  1157. radeon_do_cp_start(dev_priv);
  1158. return 0;
  1159. }
  1160. /* Stop the CP. The engine must have been idled before calling this
  1161. * routine.
  1162. */
  1163. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1164. {
  1165. drm_radeon_private_t *dev_priv = dev->dev_private;
  1166. drm_radeon_cp_stop_t *stop = data;
  1167. int ret;
  1168. DRM_DEBUG("\n");
  1169. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1170. if (!dev_priv->cp_running)
  1171. return 0;
  1172. /* Flush any pending CP commands. This ensures any outstanding
  1173. * commands are exectuted by the engine before we turn it off.
  1174. */
  1175. if (stop->flush) {
  1176. radeon_do_cp_flush(dev_priv);
  1177. }
  1178. /* If we fail to make the engine go idle, we return an error
  1179. * code so that the DRM ioctl wrapper can try again.
  1180. */
  1181. if (stop->idle) {
  1182. ret = radeon_do_cp_idle(dev_priv);
  1183. if (ret)
  1184. return ret;
  1185. }
  1186. /* Finally, we can turn off the CP. If the engine isn't idle,
  1187. * we will get some dropped triangles as they won't be fully
  1188. * rendered before the CP is shut down.
  1189. */
  1190. radeon_do_cp_stop(dev_priv);
  1191. /* Reset the engine */
  1192. radeon_do_engine_reset(dev);
  1193. return 0;
  1194. }
  1195. void radeon_do_release(struct drm_device * dev)
  1196. {
  1197. drm_radeon_private_t *dev_priv = dev->dev_private;
  1198. int i, ret;
  1199. if (dev_priv) {
  1200. if (dev_priv->cp_running) {
  1201. /* Stop the cp */
  1202. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1203. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1204. #ifdef __linux__
  1205. schedule();
  1206. #else
  1207. tsleep(&ret, PZERO, "rdnrel", 1);
  1208. #endif
  1209. }
  1210. radeon_do_cp_stop(dev_priv);
  1211. radeon_do_engine_reset(dev);
  1212. }
  1213. /* Disable *all* interrupts */
  1214. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1215. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1216. if (dev_priv->mmio) { /* remove all surfaces */
  1217. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1218. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1219. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1220. 16 * i, 0);
  1221. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1222. 16 * i, 0);
  1223. }
  1224. }
  1225. /* Free memory heap structures */
  1226. radeon_mem_takedown(&(dev_priv->gart_heap));
  1227. radeon_mem_takedown(&(dev_priv->fb_heap));
  1228. /* deallocate kernel resources */
  1229. radeon_do_cleanup_cp(dev);
  1230. }
  1231. }
  1232. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1233. */
  1234. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1235. {
  1236. drm_radeon_private_t *dev_priv = dev->dev_private;
  1237. DRM_DEBUG("\n");
  1238. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1239. if (!dev_priv) {
  1240. DRM_DEBUG("called before init done\n");
  1241. return -EINVAL;
  1242. }
  1243. radeon_do_cp_reset(dev_priv);
  1244. /* The CP is no longer running after an engine reset */
  1245. dev_priv->cp_running = 0;
  1246. return 0;
  1247. }
  1248. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1249. {
  1250. drm_radeon_private_t *dev_priv = dev->dev_private;
  1251. DRM_DEBUG("\n");
  1252. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1253. return radeon_do_cp_idle(dev_priv);
  1254. }
  1255. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1256. */
  1257. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1258. {
  1259. return radeon_do_resume_cp(dev);
  1260. }
  1261. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1262. {
  1263. DRM_DEBUG("\n");
  1264. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1265. return radeon_do_engine_reset(dev);
  1266. }
  1267. /* ================================================================
  1268. * Fullscreen mode
  1269. */
  1270. /* KW: Deprecated to say the least:
  1271. */
  1272. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1273. {
  1274. return 0;
  1275. }
  1276. /* ================================================================
  1277. * Freelist management
  1278. */
  1279. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1280. * bufs until freelist code is used. Note this hides a problem with
  1281. * the scratch register * (used to keep track of last buffer
  1282. * completed) being written to before * the last buffer has actually
  1283. * completed rendering.
  1284. *
  1285. * KW: It's also a good way to find free buffers quickly.
  1286. *
  1287. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1288. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1289. * we essentially have to do this, else old clients will break.
  1290. *
  1291. * However, it does leave open a potential deadlock where all the
  1292. * buffers are held by other clients, which can't release them because
  1293. * they can't get the lock.
  1294. */
  1295. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1296. {
  1297. struct drm_device_dma *dma = dev->dma;
  1298. drm_radeon_private_t *dev_priv = dev->dev_private;
  1299. drm_radeon_buf_priv_t *buf_priv;
  1300. struct drm_buf *buf;
  1301. int i, t;
  1302. int start;
  1303. if (++dev_priv->last_buf >= dma->buf_count)
  1304. dev_priv->last_buf = 0;
  1305. start = dev_priv->last_buf;
  1306. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1307. u32 done_age = GET_SCRATCH(1);
  1308. DRM_DEBUG("done_age = %d\n", done_age);
  1309. for (i = start; i < dma->buf_count; i++) {
  1310. buf = dma->buflist[i];
  1311. buf_priv = buf->dev_private;
  1312. if (buf->file_priv == NULL || (buf->pending &&
  1313. buf_priv->age <=
  1314. done_age)) {
  1315. dev_priv->stats.requested_bufs++;
  1316. buf->pending = 0;
  1317. return buf;
  1318. }
  1319. start = 0;
  1320. }
  1321. if (t) {
  1322. DRM_UDELAY(1);
  1323. dev_priv->stats.freelist_loops++;
  1324. }
  1325. }
  1326. DRM_DEBUG("returning NULL!\n");
  1327. return NULL;
  1328. }
  1329. #if 0
  1330. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1331. {
  1332. struct drm_device_dma *dma = dev->dma;
  1333. drm_radeon_private_t *dev_priv = dev->dev_private;
  1334. drm_radeon_buf_priv_t *buf_priv;
  1335. struct drm_buf *buf;
  1336. int i, t;
  1337. int start;
  1338. u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
  1339. if (++dev_priv->last_buf >= dma->buf_count)
  1340. dev_priv->last_buf = 0;
  1341. start = dev_priv->last_buf;
  1342. dev_priv->stats.freelist_loops++;
  1343. for (t = 0; t < 2; t++) {
  1344. for (i = start; i < dma->buf_count; i++) {
  1345. buf = dma->buflist[i];
  1346. buf_priv = buf->dev_private;
  1347. if (buf->file_priv == 0 || (buf->pending &&
  1348. buf_priv->age <=
  1349. done_age)) {
  1350. dev_priv->stats.requested_bufs++;
  1351. buf->pending = 0;
  1352. return buf;
  1353. }
  1354. }
  1355. start = 0;
  1356. }
  1357. return NULL;
  1358. }
  1359. #endif
  1360. void radeon_freelist_reset(struct drm_device * dev)
  1361. {
  1362. struct drm_device_dma *dma = dev->dma;
  1363. drm_radeon_private_t *dev_priv = dev->dev_private;
  1364. int i;
  1365. dev_priv->last_buf = 0;
  1366. for (i = 0; i < dma->buf_count; i++) {
  1367. struct drm_buf *buf = dma->buflist[i];
  1368. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1369. buf_priv->age = 0;
  1370. }
  1371. }
  1372. /* ================================================================
  1373. * CP command submission
  1374. */
  1375. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1376. {
  1377. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1378. int i;
  1379. u32 last_head = GET_RING_HEAD(dev_priv);
  1380. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1381. u32 head = GET_RING_HEAD(dev_priv);
  1382. ring->space = (head - ring->tail) * sizeof(u32);
  1383. if (ring->space <= 0)
  1384. ring->space += ring->size;
  1385. if (ring->space > n)
  1386. return 0;
  1387. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1388. if (head != last_head)
  1389. i = 0;
  1390. last_head = head;
  1391. DRM_UDELAY(1);
  1392. }
  1393. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1394. #if RADEON_FIFO_DEBUG
  1395. radeon_status(dev_priv);
  1396. DRM_ERROR("failed!\n");
  1397. #endif
  1398. return -EBUSY;
  1399. }
  1400. static int radeon_cp_get_buffers(struct drm_device *dev,
  1401. struct drm_file *file_priv,
  1402. struct drm_dma * d)
  1403. {
  1404. int i;
  1405. struct drm_buf *buf;
  1406. for (i = d->granted_count; i < d->request_count; i++) {
  1407. buf = radeon_freelist_get(dev);
  1408. if (!buf)
  1409. return -EBUSY; /* NOTE: broken client */
  1410. buf->file_priv = file_priv;
  1411. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1412. sizeof(buf->idx)))
  1413. return -EFAULT;
  1414. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1415. sizeof(buf->total)))
  1416. return -EFAULT;
  1417. d->granted_count++;
  1418. }
  1419. return 0;
  1420. }
  1421. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1422. {
  1423. struct drm_device_dma *dma = dev->dma;
  1424. int ret = 0;
  1425. struct drm_dma *d = data;
  1426. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1427. /* Please don't send us buffers.
  1428. */
  1429. if (d->send_count != 0) {
  1430. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1431. DRM_CURRENTPID, d->send_count);
  1432. return -EINVAL;
  1433. }
  1434. /* We'll send you buffers.
  1435. */
  1436. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1437. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1438. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1439. return -EINVAL;
  1440. }
  1441. d->granted_count = 0;
  1442. if (d->request_count) {
  1443. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1444. }
  1445. return ret;
  1446. }
  1447. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1448. {
  1449. drm_radeon_private_t *dev_priv;
  1450. int ret = 0;
  1451. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1452. if (dev_priv == NULL)
  1453. return -ENOMEM;
  1454. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1455. dev->dev_private = (void *)dev_priv;
  1456. dev_priv->flags = flags;
  1457. switch (flags & RADEON_FAMILY_MASK) {
  1458. case CHIP_R100:
  1459. case CHIP_RV200:
  1460. case CHIP_R200:
  1461. case CHIP_R300:
  1462. case CHIP_R350:
  1463. case CHIP_R420:
  1464. case CHIP_R423:
  1465. case CHIP_RV410:
  1466. case CHIP_RV515:
  1467. case CHIP_R520:
  1468. case CHIP_RV570:
  1469. case CHIP_R580:
  1470. dev_priv->flags |= RADEON_HAS_HIERZ;
  1471. break;
  1472. default:
  1473. /* all other chips have no hierarchical z buffer */
  1474. break;
  1475. }
  1476. if (drm_device_is_agp(dev))
  1477. dev_priv->flags |= RADEON_IS_AGP;
  1478. else if (drm_device_is_pcie(dev))
  1479. dev_priv->flags |= RADEON_IS_PCIE;
  1480. else
  1481. dev_priv->flags |= RADEON_IS_PCI;
  1482. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1483. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1484. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1485. if (ret != 0)
  1486. return ret;
  1487. DRM_DEBUG("%s card detected\n",
  1488. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1489. return ret;
  1490. }
  1491. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1492. * have to find them.
  1493. */
  1494. int radeon_driver_firstopen(struct drm_device *dev)
  1495. {
  1496. int ret;
  1497. drm_local_map_t *map;
  1498. drm_radeon_private_t *dev_priv = dev->dev_private;
  1499. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1500. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1501. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1502. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1503. _DRM_WRITE_COMBINING, &map);
  1504. if (ret != 0)
  1505. return ret;
  1506. return 0;
  1507. }
  1508. int radeon_driver_unload(struct drm_device *dev)
  1509. {
  1510. drm_radeon_private_t *dev_priv = dev->dev_private;
  1511. DRM_DEBUG("\n");
  1512. drm_rmmap(dev, dev_priv->mmio);
  1513. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1514. dev->dev_private = NULL;
  1515. return 0;
  1516. }