i915_suspend.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "i915_drm.h"
  29. #include "i915_drv.h"
  30. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. if (pipe == PIPE_A)
  34. return (I915_READ(DPLL_A) & DPLL_VCO_ENABLE);
  35. else
  36. return (I915_READ(DPLL_B) & DPLL_VCO_ENABLE);
  37. }
  38. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  39. {
  40. struct drm_i915_private *dev_priv = dev->dev_private;
  41. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  42. u32 *array;
  43. int i;
  44. if (!i915_pipe_enabled(dev, pipe))
  45. return;
  46. if (pipe == PIPE_A)
  47. array = dev_priv->save_palette_a;
  48. else
  49. array = dev_priv->save_palette_b;
  50. for(i = 0; i < 256; i++)
  51. array[i] = I915_READ(reg + (i << 2));
  52. }
  53. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  54. {
  55. struct drm_i915_private *dev_priv = dev->dev_private;
  56. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  57. u32 *array;
  58. int i;
  59. if (!i915_pipe_enabled(dev, pipe))
  60. return;
  61. if (pipe == PIPE_A)
  62. array = dev_priv->save_palette_a;
  63. else
  64. array = dev_priv->save_palette_b;
  65. for(i = 0; i < 256; i++)
  66. I915_WRITE(reg + (i << 2), array[i]);
  67. }
  68. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  69. {
  70. struct drm_i915_private *dev_priv = dev->dev_private;
  71. I915_WRITE8(index_port, reg);
  72. return I915_READ8(data_port);
  73. }
  74. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  75. {
  76. struct drm_i915_private *dev_priv = dev->dev_private;
  77. I915_READ8(st01);
  78. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  79. return I915_READ8(VGA_AR_DATA_READ);
  80. }
  81. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. I915_READ8(st01);
  85. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  86. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  87. }
  88. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  89. {
  90. struct drm_i915_private *dev_priv = dev->dev_private;
  91. I915_WRITE8(index_port, reg);
  92. I915_WRITE8(data_port, val);
  93. }
  94. static void i915_save_vga(struct drm_device *dev)
  95. {
  96. struct drm_i915_private *dev_priv = dev->dev_private;
  97. int i;
  98. u16 cr_index, cr_data, st01;
  99. /* VGA color palette registers */
  100. dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
  101. /* DACCRX automatically increments during read */
  102. I915_WRITE8(VGA_DACRX, 0);
  103. /* Read 3 bytes of color data from each index */
  104. for (i = 0; i < 256 * 3; i++)
  105. dev_priv->saveDACDATA[i] = I915_READ8(VGA_DACDATA);
  106. /* MSR bits */
  107. dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
  108. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  109. cr_index = VGA_CR_INDEX_CGA;
  110. cr_data = VGA_CR_DATA_CGA;
  111. st01 = VGA_ST01_CGA;
  112. } else {
  113. cr_index = VGA_CR_INDEX_MDA;
  114. cr_data = VGA_CR_DATA_MDA;
  115. st01 = VGA_ST01_MDA;
  116. }
  117. /* CRT controller regs */
  118. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  119. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  120. (~0x80));
  121. for (i = 0; i <= 0x24; i++)
  122. dev_priv->saveCR[i] =
  123. i915_read_indexed(dev, cr_index, cr_data, i);
  124. /* Make sure we don't turn off CR group 0 writes */
  125. dev_priv->saveCR[0x11] &= ~0x80;
  126. /* Attribute controller registers */
  127. I915_READ8(st01);
  128. dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  129. for (i = 0; i <= 0x14; i++)
  130. dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
  131. I915_READ8(st01);
  132. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
  133. I915_READ8(st01);
  134. /* Graphics controller registers */
  135. for (i = 0; i < 9; i++)
  136. dev_priv->saveGR[i] =
  137. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  138. dev_priv->saveGR[0x10] =
  139. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  140. dev_priv->saveGR[0x11] =
  141. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  142. dev_priv->saveGR[0x18] =
  143. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  144. /* Sequencer registers */
  145. for (i = 0; i < 8; i++)
  146. dev_priv->saveSR[i] =
  147. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  148. }
  149. static void i915_restore_vga(struct drm_device *dev)
  150. {
  151. struct drm_i915_private *dev_priv = dev->dev_private;
  152. int i;
  153. u16 cr_index, cr_data, st01;
  154. /* MSR bits */
  155. I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
  156. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  157. cr_index = VGA_CR_INDEX_CGA;
  158. cr_data = VGA_CR_DATA_CGA;
  159. st01 = VGA_ST01_CGA;
  160. } else {
  161. cr_index = VGA_CR_INDEX_MDA;
  162. cr_data = VGA_CR_DATA_MDA;
  163. st01 = VGA_ST01_MDA;
  164. }
  165. /* Sequencer registers, don't write SR07 */
  166. for (i = 0; i < 7; i++)
  167. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  168. dev_priv->saveSR[i]);
  169. /* CRT controller regs */
  170. /* Enable CR group 0 writes */
  171. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
  172. for (i = 0; i <= 0x24; i++)
  173. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
  174. /* Graphics controller regs */
  175. for (i = 0; i < 9; i++)
  176. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  177. dev_priv->saveGR[i]);
  178. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  179. dev_priv->saveGR[0x10]);
  180. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  181. dev_priv->saveGR[0x11]);
  182. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  183. dev_priv->saveGR[0x18]);
  184. /* Attribute controller registers */
  185. I915_READ8(st01); /* switch back to index mode */
  186. for (i = 0; i <= 0x14; i++)
  187. i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
  188. I915_READ8(st01); /* switch back to index mode */
  189. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
  190. I915_READ8(st01);
  191. /* VGA color palette registers */
  192. I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
  193. /* DACCRX automatically increments during read */
  194. I915_WRITE8(VGA_DACWX, 0);
  195. /* Read 3 bytes of color data from each index */
  196. for (i = 0; i < 256 * 3; i++)
  197. I915_WRITE8(VGA_DACDATA, dev_priv->saveDACDATA[i]);
  198. }
  199. int i915_save_state(struct drm_device *dev)
  200. {
  201. struct drm_i915_private *dev_priv = dev->dev_private;
  202. int i;
  203. pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
  204. /* Render Standby */
  205. if (IS_I965G(dev) && IS_MOBILE(dev))
  206. dev_priv->saveRENDERSTANDBY = I915_READ(MCHBAR_RENDER_STANDBY);
  207. /* Display arbitration control */
  208. dev_priv->saveDSPARB = I915_READ(DSPARB);
  209. /* Pipe & plane A info */
  210. dev_priv->savePIPEACONF = I915_READ(PIPEACONF);
  211. dev_priv->savePIPEASRC = I915_READ(PIPEASRC);
  212. dev_priv->saveFPA0 = I915_READ(FPA0);
  213. dev_priv->saveFPA1 = I915_READ(FPA1);
  214. dev_priv->saveDPLL_A = I915_READ(DPLL_A);
  215. if (IS_I965G(dev))
  216. dev_priv->saveDPLL_A_MD = I915_READ(DPLL_A_MD);
  217. dev_priv->saveHTOTAL_A = I915_READ(HTOTAL_A);
  218. dev_priv->saveHBLANK_A = I915_READ(HBLANK_A);
  219. dev_priv->saveHSYNC_A = I915_READ(HSYNC_A);
  220. dev_priv->saveVTOTAL_A = I915_READ(VTOTAL_A);
  221. dev_priv->saveVBLANK_A = I915_READ(VBLANK_A);
  222. dev_priv->saveVSYNC_A = I915_READ(VSYNC_A);
  223. dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
  224. dev_priv->saveDSPACNTR = I915_READ(DSPACNTR);
  225. dev_priv->saveDSPASTRIDE = I915_READ(DSPASTRIDE);
  226. dev_priv->saveDSPASIZE = I915_READ(DSPASIZE);
  227. dev_priv->saveDSPAPOS = I915_READ(DSPAPOS);
  228. dev_priv->saveDSPAADDR = I915_READ(DSPAADDR);
  229. if (IS_I965G(dev)) {
  230. dev_priv->saveDSPASURF = I915_READ(DSPASURF);
  231. dev_priv->saveDSPATILEOFF = I915_READ(DSPATILEOFF);
  232. }
  233. i915_save_palette(dev, PIPE_A);
  234. dev_priv->savePIPEASTAT = I915_READ(PIPEASTAT);
  235. /* Pipe & plane B info */
  236. dev_priv->savePIPEBCONF = I915_READ(PIPEBCONF);
  237. dev_priv->savePIPEBSRC = I915_READ(PIPEBSRC);
  238. dev_priv->saveFPB0 = I915_READ(FPB0);
  239. dev_priv->saveFPB1 = I915_READ(FPB1);
  240. dev_priv->saveDPLL_B = I915_READ(DPLL_B);
  241. if (IS_I965G(dev))
  242. dev_priv->saveDPLL_B_MD = I915_READ(DPLL_B_MD);
  243. dev_priv->saveHTOTAL_B = I915_READ(HTOTAL_B);
  244. dev_priv->saveHBLANK_B = I915_READ(HBLANK_B);
  245. dev_priv->saveHSYNC_B = I915_READ(HSYNC_B);
  246. dev_priv->saveVTOTAL_B = I915_READ(VTOTAL_B);
  247. dev_priv->saveVBLANK_B = I915_READ(VBLANK_B);
  248. dev_priv->saveVSYNC_B = I915_READ(VSYNC_B);
  249. dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
  250. dev_priv->saveDSPBCNTR = I915_READ(DSPBCNTR);
  251. dev_priv->saveDSPBSTRIDE = I915_READ(DSPBSTRIDE);
  252. dev_priv->saveDSPBSIZE = I915_READ(DSPBSIZE);
  253. dev_priv->saveDSPBPOS = I915_READ(DSPBPOS);
  254. dev_priv->saveDSPBADDR = I915_READ(DSPBADDR);
  255. if (IS_I965GM(dev) || IS_GM45(dev)) {
  256. dev_priv->saveDSPBSURF = I915_READ(DSPBSURF);
  257. dev_priv->saveDSPBTILEOFF = I915_READ(DSPBTILEOFF);
  258. }
  259. i915_save_palette(dev, PIPE_B);
  260. dev_priv->savePIPEBSTAT = I915_READ(PIPEBSTAT);
  261. /* CRT state */
  262. dev_priv->saveADPA = I915_READ(ADPA);
  263. /* LVDS state */
  264. dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
  265. dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  266. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  267. if (IS_I965G(dev))
  268. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  269. if (IS_MOBILE(dev) && !IS_I830(dev))
  270. dev_priv->saveLVDS = I915_READ(LVDS);
  271. if (!IS_I830(dev) && !IS_845G(dev))
  272. dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  273. dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  274. dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  275. dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
  276. /* FIXME: save TV & SDVO state */
  277. /* FBC state */
  278. dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  279. dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  280. dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  281. dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  282. /* Interrupt state */
  283. dev_priv->saveIIR = I915_READ(IIR);
  284. dev_priv->saveIER = I915_READ(IER);
  285. dev_priv->saveIMR = I915_READ(IMR);
  286. /* VGA state */
  287. dev_priv->saveVGA0 = I915_READ(VGA0);
  288. dev_priv->saveVGA1 = I915_READ(VGA1);
  289. dev_priv->saveVGA_PD = I915_READ(VGA_PD);
  290. dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
  291. /* Clock gating state */
  292. dev_priv->saveD_STATE = I915_READ(D_STATE);
  293. dev_priv->saveCG_2D_DIS = I915_READ(CG_2D_DIS);
  294. /* Cache mode state */
  295. dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  296. /* Memory Arbitration state */
  297. dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  298. /* Scratch space */
  299. for (i = 0; i < 16; i++) {
  300. dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  301. dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  302. }
  303. for (i = 0; i < 3; i++)
  304. dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  305. i915_save_vga(dev);
  306. return 0;
  307. }
  308. int i915_restore_state(struct drm_device *dev)
  309. {
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. int i;
  312. pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
  313. /* Render Standby */
  314. if (IS_I965G(dev) && IS_MOBILE(dev))
  315. I915_WRITE(MCHBAR_RENDER_STANDBY, dev_priv->saveRENDERSTANDBY);
  316. /* Display arbitration */
  317. I915_WRITE(DSPARB, dev_priv->saveDSPARB);
  318. /* Pipe & plane A info */
  319. /* Prime the clock */
  320. if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
  321. I915_WRITE(DPLL_A, dev_priv->saveDPLL_A &
  322. ~DPLL_VCO_ENABLE);
  323. DRM_UDELAY(150);
  324. }
  325. I915_WRITE(FPA0, dev_priv->saveFPA0);
  326. I915_WRITE(FPA1, dev_priv->saveFPA1);
  327. /* Actually enable it */
  328. I915_WRITE(DPLL_A, dev_priv->saveDPLL_A);
  329. DRM_UDELAY(150);
  330. if (IS_I965G(dev))
  331. I915_WRITE(DPLL_A_MD, dev_priv->saveDPLL_A_MD);
  332. DRM_UDELAY(150);
  333. /* Restore mode */
  334. I915_WRITE(HTOTAL_A, dev_priv->saveHTOTAL_A);
  335. I915_WRITE(HBLANK_A, dev_priv->saveHBLANK_A);
  336. I915_WRITE(HSYNC_A, dev_priv->saveHSYNC_A);
  337. I915_WRITE(VTOTAL_A, dev_priv->saveVTOTAL_A);
  338. I915_WRITE(VBLANK_A, dev_priv->saveVBLANK_A);
  339. I915_WRITE(VSYNC_A, dev_priv->saveVSYNC_A);
  340. I915_WRITE(BCLRPAT_A, dev_priv->saveBCLRPAT_A);
  341. /* Restore plane info */
  342. I915_WRITE(DSPASIZE, dev_priv->saveDSPASIZE);
  343. I915_WRITE(DSPAPOS, dev_priv->saveDSPAPOS);
  344. I915_WRITE(PIPEASRC, dev_priv->savePIPEASRC);
  345. I915_WRITE(DSPAADDR, dev_priv->saveDSPAADDR);
  346. I915_WRITE(DSPASTRIDE, dev_priv->saveDSPASTRIDE);
  347. if (IS_I965G(dev)) {
  348. I915_WRITE(DSPASURF, dev_priv->saveDSPASURF);
  349. I915_WRITE(DSPATILEOFF, dev_priv->saveDSPATILEOFF);
  350. }
  351. I915_WRITE(PIPEACONF, dev_priv->savePIPEACONF);
  352. i915_restore_palette(dev, PIPE_A);
  353. /* Enable the plane */
  354. I915_WRITE(DSPACNTR, dev_priv->saveDSPACNTR);
  355. I915_WRITE(DSPAADDR, I915_READ(DSPAADDR));
  356. /* Pipe & plane B info */
  357. if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
  358. I915_WRITE(DPLL_B, dev_priv->saveDPLL_B &
  359. ~DPLL_VCO_ENABLE);
  360. DRM_UDELAY(150);
  361. }
  362. I915_WRITE(FPB0, dev_priv->saveFPB0);
  363. I915_WRITE(FPB1, dev_priv->saveFPB1);
  364. /* Actually enable it */
  365. I915_WRITE(DPLL_B, dev_priv->saveDPLL_B);
  366. DRM_UDELAY(150);
  367. if (IS_I965G(dev))
  368. I915_WRITE(DPLL_B_MD, dev_priv->saveDPLL_B_MD);
  369. DRM_UDELAY(150);
  370. /* Restore mode */
  371. I915_WRITE(HTOTAL_B, dev_priv->saveHTOTAL_B);
  372. I915_WRITE(HBLANK_B, dev_priv->saveHBLANK_B);
  373. I915_WRITE(HSYNC_B, dev_priv->saveHSYNC_B);
  374. I915_WRITE(VTOTAL_B, dev_priv->saveVTOTAL_B);
  375. I915_WRITE(VBLANK_B, dev_priv->saveVBLANK_B);
  376. I915_WRITE(VSYNC_B, dev_priv->saveVSYNC_B);
  377. I915_WRITE(BCLRPAT_B, dev_priv->saveBCLRPAT_B);
  378. /* Restore plane info */
  379. I915_WRITE(DSPBSIZE, dev_priv->saveDSPBSIZE);
  380. I915_WRITE(DSPBPOS, dev_priv->saveDSPBPOS);
  381. I915_WRITE(PIPEBSRC, dev_priv->savePIPEBSRC);
  382. I915_WRITE(DSPBADDR, dev_priv->saveDSPBADDR);
  383. I915_WRITE(DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
  384. if (IS_I965G(dev)) {
  385. I915_WRITE(DSPBSURF, dev_priv->saveDSPBSURF);
  386. I915_WRITE(DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
  387. }
  388. I915_WRITE(PIPEBCONF, dev_priv->savePIPEBCONF);
  389. i915_restore_palette(dev, PIPE_B);
  390. /* Enable the plane */
  391. I915_WRITE(DSPBCNTR, dev_priv->saveDSPBCNTR);
  392. I915_WRITE(DSPBADDR, I915_READ(DSPBADDR));
  393. /* CRT state */
  394. I915_WRITE(ADPA, dev_priv->saveADPA);
  395. /* LVDS state */
  396. if (IS_I965G(dev))
  397. I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
  398. if (IS_MOBILE(dev) && !IS_I830(dev))
  399. I915_WRITE(LVDS, dev_priv->saveLVDS);
  400. if (!IS_I830(dev) && !IS_845G(dev))
  401. I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
  402. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
  403. I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
  404. I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  405. I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  406. I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
  407. I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
  408. /* FIXME: restore TV & SDVO state */
  409. /* FBC info */
  410. I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
  411. I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
  412. I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
  413. I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
  414. /* VGA state */
  415. I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
  416. I915_WRITE(VGA0, dev_priv->saveVGA0);
  417. I915_WRITE(VGA1, dev_priv->saveVGA1);
  418. I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
  419. DRM_UDELAY(150);
  420. /* Clock gating state */
  421. I915_WRITE (D_STATE, dev_priv->saveD_STATE);
  422. I915_WRITE (CG_2D_DIS, dev_priv->saveCG_2D_DIS);
  423. /* Cache mode state */
  424. I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
  425. /* Memory arbitration state */
  426. I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
  427. for (i = 0; i < 16; i++) {
  428. I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
  429. I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i+7]);
  430. }
  431. for (i = 0; i < 3; i++)
  432. I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
  433. i915_restore_vga(dev);
  434. return 0;
  435. }