i915_reg.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. /*
  27. * The Bridge device's PCI config space has information about the
  28. * fb aperture size and the amount of pre-reserved memory.
  29. */
  30. #define INTEL_GMCH_CTRL 0x52
  31. #define INTEL_GMCH_ENABLED 0x4
  32. #define INTEL_GMCH_MEM_MASK 0x1
  33. #define INTEL_GMCH_MEM_64M 0x1
  34. #define INTEL_GMCH_MEM_128M 0
  35. #define INTEL_855_GMCH_GMS_MASK (0x7 << 4)
  36. #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
  37. #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  38. #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  39. #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  40. #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  41. #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  42. #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
  43. #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
  44. /* PCI config space */
  45. #define HPLLCC 0xc0 /* 855 only */
  46. #define GC_CLOCK_CONTROL_MASK (3 << 0)
  47. #define GC_CLOCK_133_200 (0 << 0)
  48. #define GC_CLOCK_100_200 (1 << 0)
  49. #define GC_CLOCK_100_133 (2 << 0)
  50. #define GC_CLOCK_166_250 (3 << 0)
  51. #define GCFGC 0xf0 /* 915+ only */
  52. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  53. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  54. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  55. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  56. #define LBB 0xf4
  57. /* VGA stuff */
  58. #define VGA_ST01_MDA 0x3ba
  59. #define VGA_ST01_CGA 0x3da
  60. #define VGA_MSR_WRITE 0x3c2
  61. #define VGA_MSR_READ 0x3cc
  62. #define VGA_MSR_MEM_EN (1<<1)
  63. #define VGA_MSR_CGA_MODE (1<<0)
  64. #define VGA_SR_INDEX 0x3c4
  65. #define VGA_SR_DATA 0x3c5
  66. #define VGA_AR_INDEX 0x3c0
  67. #define VGA_AR_VID_EN (1<<5)
  68. #define VGA_AR_DATA_WRITE 0x3c0
  69. #define VGA_AR_DATA_READ 0x3c1
  70. #define VGA_GR_INDEX 0x3ce
  71. #define VGA_GR_DATA 0x3cf
  72. /* GR05 */
  73. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  74. #define VGA_GR_MEM_READ_MODE_PLANE 1
  75. /* GR06 */
  76. #define VGA_GR_MEM_MODE_MASK 0xc
  77. #define VGA_GR_MEM_MODE_SHIFT 2
  78. #define VGA_GR_MEM_A0000_AFFFF 0
  79. #define VGA_GR_MEM_A0000_BFFFF 1
  80. #define VGA_GR_MEM_B0000_B7FFF 2
  81. #define VGA_GR_MEM_B0000_BFFFF 3
  82. #define VGA_DACMASK 0x3c6
  83. #define VGA_DACRX 0x3c7
  84. #define VGA_DACWX 0x3c8
  85. #define VGA_DACDATA 0x3c9
  86. #define VGA_CR_INDEX_MDA 0x3b4
  87. #define VGA_CR_DATA_MDA 0x3b5
  88. #define VGA_CR_INDEX_CGA 0x3d4
  89. #define VGA_CR_DATA_CGA 0x3d5
  90. /*
  91. * Memory interface instructions used by the kernel
  92. */
  93. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  94. #define MI_NOOP MI_INSTR(0, 0)
  95. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  96. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  97. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  98. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  99. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  100. #define MI_FLUSH MI_INSTR(0x04, 0)
  101. #define MI_READ_FLUSH (1 << 0)
  102. #define MI_EXE_FLUSH (1 << 1)
  103. #define MI_NO_WRITE_FLUSH (1 << 2)
  104. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  105. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  106. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  107. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  108. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  109. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  110. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  111. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  112. #define MI_STORE_DWORD_INDEX_SHIFT 2
  113. #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
  114. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  115. #define MI_BATCH_NON_SECURE (1)
  116. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  117. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  118. /*
  119. * 3D instructions used by the kernel
  120. */
  121. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  122. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  123. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  124. #define SC_UPDATE_SCISSOR (0x1<<1)
  125. #define SC_ENABLE_MASK (0x1<<0)
  126. #define SC_ENABLE (0x1<<0)
  127. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  128. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  129. #define SCI_YMIN_MASK (0xffff<<16)
  130. #define SCI_XMIN_MASK (0xffff<<0)
  131. #define SCI_YMAX_MASK (0xffff<<16)
  132. #define SCI_XMAX_MASK (0xffff<<0)
  133. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  134. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  135. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  136. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  137. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  138. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  139. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  140. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  141. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  142. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  143. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  144. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  145. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  146. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  147. #define BLT_DEPTH_8 (0<<24)
  148. #define BLT_DEPTH_16_565 (1<<24)
  149. #define BLT_DEPTH_16_1555 (2<<24)
  150. #define BLT_DEPTH_32 (3<<24)
  151. #define BLT_ROP_GXCOPY (0xcc<<16)
  152. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  153. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  154. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  155. #define ASYNC_FLIP (1<<22)
  156. #define DISPLAY_PLANE_A (0<<20)
  157. #define DISPLAY_PLANE_B (1<<20)
  158. /*
  159. * Instruction and interrupt control regs
  160. */
  161. #define PRB0_TAIL 0x02030
  162. #define PRB0_HEAD 0x02034
  163. #define PRB0_START 0x02038
  164. #define PRB0_CTL 0x0203c
  165. #define TAIL_ADDR 0x001FFFF8
  166. #define HEAD_WRAP_COUNT 0xFFE00000
  167. #define HEAD_WRAP_ONE 0x00200000
  168. #define HEAD_ADDR 0x001FFFFC
  169. #define RING_NR_PAGES 0x001FF000
  170. #define RING_REPORT_MASK 0x00000006
  171. #define RING_REPORT_64K 0x00000002
  172. #define RING_REPORT_128K 0x00000004
  173. #define RING_NO_REPORT 0x00000000
  174. #define RING_VALID_MASK 0x00000001
  175. #define RING_VALID 0x00000001
  176. #define RING_INVALID 0x00000000
  177. #define PRB1_TAIL 0x02040 /* 915+ only */
  178. #define PRB1_HEAD 0x02044 /* 915+ only */
  179. #define PRB1_START 0x02048 /* 915+ only */
  180. #define PRB1_CTL 0x0204c /* 915+ only */
  181. #define ACTHD_I965 0x02074
  182. #define HWS_PGA 0x02080
  183. #define HWS_ADDRESS_MASK 0xfffff000
  184. #define HWS_START_ADDRESS_SHIFT 4
  185. #define IPEIR 0x02088
  186. #define NOPID 0x02094
  187. #define HWSTAM 0x02098
  188. #define SCPD0 0x0209c /* 915+ only */
  189. #define IER 0x020a0
  190. #define IIR 0x020a4
  191. #define IMR 0x020a8
  192. #define ISR 0x020ac
  193. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  194. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  195. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  196. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
  197. #define I915_HWB_OOM_INTERRUPT (1<<13)
  198. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  199. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  200. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  201. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  202. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  203. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  204. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  205. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  206. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  207. #define I915_DEBUG_INTERRUPT (1<<2)
  208. #define I915_USER_INTERRUPT (1<<1)
  209. #define I915_ASLE_INTERRUPT (1<<0)
  210. #define EIR 0x020b0
  211. #define EMR 0x020b4
  212. #define ESR 0x020b8
  213. #define INSTPM 0x020c0
  214. #define ACTHD 0x020c8
  215. #define FW_BLC 0x020d8
  216. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  217. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  218. #define CACHE_MODE_0 0x02120 /* 915+ only */
  219. #define CM0_MASK_SHIFT 16
  220. #define CM0_IZ_OPT_DISABLE (1<<6)
  221. #define CM0_ZR_OPT_DISABLE (1<<5)
  222. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  223. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  224. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  225. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  226. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  227. /*
  228. * Framebuffer compression (915+ only)
  229. */
  230. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  231. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  232. #define FBC_CONTROL 0x03208
  233. #define FBC_CTL_EN (1<<31)
  234. #define FBC_CTL_PERIODIC (1<<30)
  235. #define FBC_CTL_INTERVAL_SHIFT (16)
  236. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  237. #define FBC_CTL_STRIDE_SHIFT (5)
  238. #define FBC_CTL_FENCENO (1<<0)
  239. #define FBC_COMMAND 0x0320c
  240. #define FBC_CMD_COMPRESS (1<<0)
  241. #define FBC_STATUS 0x03210
  242. #define FBC_STAT_COMPRESSING (1<<31)
  243. #define FBC_STAT_COMPRESSED (1<<30)
  244. #define FBC_STAT_MODIFIED (1<<29)
  245. #define FBC_STAT_CURRENT_LINE (1<<0)
  246. #define FBC_CONTROL2 0x03214
  247. #define FBC_CTL_FENCE_DBL (0<<4)
  248. #define FBC_CTL_IDLE_IMM (0<<2)
  249. #define FBC_CTL_IDLE_FULL (1<<2)
  250. #define FBC_CTL_IDLE_LINE (2<<2)
  251. #define FBC_CTL_IDLE_DEBUG (3<<2)
  252. #define FBC_CTL_CPU_FENCE (1<<1)
  253. #define FBC_CTL_PLANEA (0<<0)
  254. #define FBC_CTL_PLANEB (1<<0)
  255. #define FBC_FENCE_OFF 0x0321b
  256. #define FBC_LL_SIZE (1536)
  257. /*
  258. * GPIO regs
  259. */
  260. #define GPIOA 0x5010
  261. #define GPIOB 0x5014
  262. #define GPIOC 0x5018
  263. #define GPIOD 0x501c
  264. #define GPIOE 0x5020
  265. #define GPIOF 0x5024
  266. #define GPIOG 0x5028
  267. #define GPIOH 0x502c
  268. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  269. # define GPIO_CLOCK_DIR_IN (0 << 1)
  270. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  271. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  272. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  273. # define GPIO_CLOCK_VAL_IN (1 << 4)
  274. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  275. # define GPIO_DATA_DIR_MASK (1 << 8)
  276. # define GPIO_DATA_DIR_IN (0 << 9)
  277. # define GPIO_DATA_DIR_OUT (1 << 9)
  278. # define GPIO_DATA_VAL_MASK (1 << 10)
  279. # define GPIO_DATA_VAL_OUT (1 << 11)
  280. # define GPIO_DATA_VAL_IN (1 << 12)
  281. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  282. /*
  283. * Clock control & power management
  284. */
  285. #define VGA0 0x6000
  286. #define VGA1 0x6004
  287. #define VGA_PD 0x6010
  288. #define VGA0_PD_P2_DIV_4 (1 << 7)
  289. #define VGA0_PD_P1_DIV_2 (1 << 5)
  290. #define VGA0_PD_P1_SHIFT 0
  291. #define VGA0_PD_P1_MASK (0x1f << 0)
  292. #define VGA1_PD_P2_DIV_4 (1 << 15)
  293. #define VGA1_PD_P1_DIV_2 (1 << 13)
  294. #define VGA1_PD_P1_SHIFT 8
  295. #define VGA1_PD_P1_MASK (0x1f << 8)
  296. #define DPLL_A 0x06014
  297. #define DPLL_B 0x06018
  298. #define DPLL_VCO_ENABLE (1 << 31)
  299. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  300. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  301. #define DPLL_VGA_MODE_DIS (1 << 28)
  302. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  303. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  304. #define DPLL_MODE_MASK (3 << 26)
  305. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  306. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  307. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  308. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  309. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  310. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  311. #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
  312. #define I915_CRC_ERROR_ENABLE (1UL<<29)
  313. #define I915_CRC_DONE_ENABLE (1UL<<28)
  314. #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
  315. #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  316. #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  317. #define I915_DPST_EVENT_ENABLE (1UL<<23)
  318. #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  319. #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  320. #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  321. #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  322. #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  323. #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
  324. #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  325. #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  326. #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
  327. #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
  328. #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  329. #define I915_DPST_EVENT_STATUS (1UL<<7)
  330. #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  331. #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  332. #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  333. #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  334. #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
  335. #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
  336. #define SRX_INDEX 0x3c4
  337. #define SRX_DATA 0x3c5
  338. #define SR01 1
  339. #define SR01_SCREEN_OFF (1<<5)
  340. #define PPCR 0x61204
  341. #define PPCR_ON (1<<0)
  342. #define DVOB 0x61140
  343. #define DVOB_ON (1<<31)
  344. #define DVOC 0x61160
  345. #define DVOC_ON (1<<31)
  346. #define LVDS 0x61180
  347. #define LVDS_ON (1<<31)
  348. #define ADPA 0x61100
  349. #define ADPA_DPMS_MASK (~(3<<10))
  350. #define ADPA_DPMS_ON (0<<10)
  351. #define ADPA_DPMS_SUSPEND (1<<10)
  352. #define ADPA_DPMS_STANDBY (2<<10)
  353. #define ADPA_DPMS_OFF (3<<10)
  354. #define RING_TAIL 0x00
  355. #define TAIL_ADDR 0x001FFFF8
  356. #define RING_HEAD 0x04
  357. #define HEAD_WRAP_COUNT 0xFFE00000
  358. #define HEAD_WRAP_ONE 0x00200000
  359. #define HEAD_ADDR 0x001FFFFC
  360. #define RING_START 0x08
  361. #define START_ADDR 0xFFFFF000
  362. #define RING_LEN 0x0C
  363. #define RING_NR_PAGES 0x001FF000
  364. #define RING_REPORT_MASK 0x00000006
  365. #define RING_REPORT_64K 0x00000002
  366. #define RING_REPORT_128K 0x00000004
  367. #define RING_NO_REPORT 0x00000000
  368. #define RING_VALID_MASK 0x00000001
  369. #define RING_VALID 0x00000001
  370. #define RING_INVALID 0x00000000
  371. /* Scratch pad debug 0 reg:
  372. */
  373. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  374. /*
  375. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  376. * this field (only one bit may be set).
  377. */
  378. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  379. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  380. /* i830, required in DVO non-gang */
  381. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  382. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  383. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  384. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  385. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  386. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  387. #define PLL_REF_INPUT_MASK (3 << 13)
  388. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  389. /*
  390. * Parallel to Serial Load Pulse phase selection.
  391. * Selects the phase for the 10X DPLL clock for the PCIe
  392. * digital display port. The range is 4 to 13; 10 or more
  393. * is just a flip delay. The default is 6
  394. */
  395. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  396. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  397. /*
  398. * SDVO multiplier for 945G/GM. Not used on 965.
  399. */
  400. #define SDVO_MULTIPLIER_MASK 0x000000ff
  401. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  402. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  403. #define DPLL_A_MD 0x0601c /* 965+ only */
  404. /*
  405. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  406. *
  407. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  408. */
  409. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  410. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  411. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  412. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  413. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  414. /*
  415. * SDVO/UDI pixel multiplier.
  416. *
  417. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  418. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  419. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  420. * dummy bytes in the datastream at an increased clock rate, with both sides of
  421. * the link knowing how many bytes are fill.
  422. *
  423. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  424. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  425. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  426. * through an SDVO command.
  427. *
  428. * This register field has values of multiplication factor minus 1, with
  429. * a maximum multiplier of 5 for SDVO.
  430. */
  431. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  432. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  433. /*
  434. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  435. * This best be set to the default value (3) or the CRT won't work. No,
  436. * I don't entirely understand what this does...
  437. */
  438. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  439. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  440. #define DPLL_B_MD 0x06020 /* 965+ only */
  441. #define FPA0 0x06040
  442. #define FPA1 0x06044
  443. #define FPB0 0x06048
  444. #define FPB1 0x0604c
  445. #define FP_N_DIV_MASK 0x003f0000
  446. #define FP_N_DIV_SHIFT 16
  447. #define FP_M1_DIV_MASK 0x00003f00
  448. #define FP_M1_DIV_SHIFT 8
  449. #define FP_M2_DIV_MASK 0x0000003f
  450. #define FP_M2_DIV_SHIFT 0
  451. #define DPLL_TEST 0x606c
  452. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  453. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  454. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  455. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  456. #define DPLLB_TEST_N_BYPASS (1 << 19)
  457. #define DPLLB_TEST_M_BYPASS (1 << 18)
  458. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  459. #define DPLLA_TEST_N_BYPASS (1 << 3)
  460. #define DPLLA_TEST_M_BYPASS (1 << 2)
  461. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  462. #define D_STATE 0x6104
  463. #define CG_2D_DIS 0x6200
  464. #define CG_3D_DIS 0x6204
  465. /*
  466. * Palette regs
  467. */
  468. #define PALETTE_A 0x0a000
  469. #define PALETTE_B 0x0a800
  470. /* MCH MMIO space */
  471. /*
  472. * MCHBAR mirror.
  473. *
  474. * This mirrors the MCHBAR MMIO space whose location is determined by
  475. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  476. * every way. It is not accessible from the CP register read instructions.
  477. *
  478. */
  479. #define MCHBAR_MIRROR_BASE 0x10000
  480. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  481. #define DCC 0x10200
  482. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  483. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  484. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  485. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  486. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  487. /** 965 MCH register controlling DRAM channel configuration */
  488. #define C0DRB3 0x10206
  489. #define C1DRB3 0x10606
  490. /** GM965 GM45 render standby register */
  491. #define MCHBAR_RENDER_STANDBY 0x111B8
  492. /*
  493. * Overlay regs
  494. */
  495. #define OVADD 0x30000
  496. #define DOVSTA 0x30008
  497. #define OC_BUF (0x3<<20)
  498. #define OGAMC5 0x30010
  499. #define OGAMC4 0x30014
  500. #define OGAMC3 0x30018
  501. #define OGAMC2 0x3001c
  502. #define OGAMC1 0x30020
  503. #define OGAMC0 0x30024
  504. /*
  505. * Display engine regs
  506. */
  507. /* Pipe A timing regs */
  508. #define HTOTAL_A 0x60000
  509. #define HBLANK_A 0x60004
  510. #define HSYNC_A 0x60008
  511. #define VTOTAL_A 0x6000c
  512. #define VBLANK_A 0x60010
  513. #define VSYNC_A 0x60014
  514. #define PIPEASRC 0x6001c
  515. #define BCLRPAT_A 0x60020
  516. /* Pipe B timing regs */
  517. #define HTOTAL_B 0x61000
  518. #define HBLANK_B 0x61004
  519. #define HSYNC_B 0x61008
  520. #define VTOTAL_B 0x6100c
  521. #define VBLANK_B 0x61010
  522. #define VSYNC_B 0x61014
  523. #define PIPEBSRC 0x6101c
  524. #define BCLRPAT_B 0x61020
  525. /* VGA port control */
  526. #define ADPA 0x61100
  527. #define ADPA_DAC_ENABLE (1<<31)
  528. #define ADPA_DAC_DISABLE 0
  529. #define ADPA_PIPE_SELECT_MASK (1<<30)
  530. #define ADPA_PIPE_A_SELECT 0
  531. #define ADPA_PIPE_B_SELECT (1<<30)
  532. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  533. #define ADPA_SETS_HVPOLARITY 0
  534. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  535. #define ADPA_VSYNC_CNTL_ENABLE 0
  536. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  537. #define ADPA_HSYNC_CNTL_ENABLE 0
  538. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  539. #define ADPA_VSYNC_ACTIVE_LOW 0
  540. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  541. #define ADPA_HSYNC_ACTIVE_LOW 0
  542. #define ADPA_DPMS_MASK (~(3<<10))
  543. #define ADPA_DPMS_ON (0<<10)
  544. #define ADPA_DPMS_SUSPEND (1<<10)
  545. #define ADPA_DPMS_STANDBY (2<<10)
  546. #define ADPA_DPMS_OFF (3<<10)
  547. /* Hotplug control (945+ only) */
  548. #define PORT_HOTPLUG_EN 0x61110
  549. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  550. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  551. #define TV_HOTPLUG_INT_EN (1 << 18)
  552. #define CRT_HOTPLUG_INT_EN (1 << 9)
  553. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  554. #define PORT_HOTPLUG_STAT 0x61114
  555. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  556. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  557. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  558. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  559. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  560. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  561. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  562. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  563. /* SDVO port control */
  564. #define SDVOB 0x61140
  565. #define SDVOC 0x61160
  566. #define SDVO_ENABLE (1 << 31)
  567. #define SDVO_PIPE_B_SELECT (1 << 30)
  568. #define SDVO_STALL_SELECT (1 << 29)
  569. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  570. /**
  571. * 915G/GM SDVO pixel multiplier.
  572. *
  573. * Programmed value is multiplier - 1, up to 5x.
  574. *
  575. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  576. */
  577. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  578. #define SDVO_PORT_MULTIPLY_SHIFT 23
  579. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  580. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  581. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  582. #define SDVOC_GANG_MODE (1 << 16)
  583. #define SDVO_BORDER_ENABLE (1 << 7)
  584. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  585. #define SDVO_DETECTED (1 << 2)
  586. /* Bits to be preserved when writing */
  587. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  588. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  589. /* DVO port control */
  590. #define DVOA 0x61120
  591. #define DVOB 0x61140
  592. #define DVOC 0x61160
  593. #define DVO_ENABLE (1 << 31)
  594. #define DVO_PIPE_B_SELECT (1 << 30)
  595. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  596. #define DVO_PIPE_STALL (1 << 28)
  597. #define DVO_PIPE_STALL_TV (2 << 28)
  598. #define DVO_PIPE_STALL_MASK (3 << 28)
  599. #define DVO_USE_VGA_SYNC (1 << 15)
  600. #define DVO_DATA_ORDER_I740 (0 << 14)
  601. #define DVO_DATA_ORDER_FP (1 << 14)
  602. #define DVO_VSYNC_DISABLE (1 << 11)
  603. #define DVO_HSYNC_DISABLE (1 << 10)
  604. #define DVO_VSYNC_TRISTATE (1 << 9)
  605. #define DVO_HSYNC_TRISTATE (1 << 8)
  606. #define DVO_BORDER_ENABLE (1 << 7)
  607. #define DVO_DATA_ORDER_GBRG (1 << 6)
  608. #define DVO_DATA_ORDER_RGGB (0 << 6)
  609. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  610. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  611. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  612. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  613. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  614. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  615. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  616. #define DVO_PRESERVE_MASK (0x7<<24)
  617. #define DVOA_SRCDIM 0x61124
  618. #define DVOB_SRCDIM 0x61144
  619. #define DVOC_SRCDIM 0x61164
  620. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  621. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  622. /* LVDS port control */
  623. #define LVDS 0x61180
  624. /*
  625. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  626. * the DPLL semantics change when the LVDS is assigned to that pipe.
  627. */
  628. #define LVDS_PORT_EN (1 << 31)
  629. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  630. #define LVDS_PIPEB_SELECT (1 << 30)
  631. /*
  632. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  633. * pixel.
  634. */
  635. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  636. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  637. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  638. /*
  639. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  640. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  641. * on.
  642. */
  643. #define LVDS_A3_POWER_MASK (3 << 6)
  644. #define LVDS_A3_POWER_DOWN (0 << 6)
  645. #define LVDS_A3_POWER_UP (3 << 6)
  646. /*
  647. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  648. * is set.
  649. */
  650. #define LVDS_CLKB_POWER_MASK (3 << 4)
  651. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  652. #define LVDS_CLKB_POWER_UP (3 << 4)
  653. /*
  654. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  655. * setting for whether we are in dual-channel mode. The B3 pair will
  656. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  657. */
  658. #define LVDS_B0B3_POWER_MASK (3 << 2)
  659. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  660. #define LVDS_B0B3_POWER_UP (3 << 2)
  661. /* Panel power sequencing */
  662. #define PP_STATUS 0x61200
  663. #define PP_ON (1 << 31)
  664. /*
  665. * Indicates that all dependencies of the panel are on:
  666. *
  667. * - PLL enabled
  668. * - pipe enabled
  669. * - LVDS/DVOB/DVOC on
  670. */
  671. #define PP_READY (1 << 30)
  672. #define PP_SEQUENCE_NONE (0 << 28)
  673. #define PP_SEQUENCE_ON (1 << 28)
  674. #define PP_SEQUENCE_OFF (2 << 28)
  675. #define PP_SEQUENCE_MASK 0x30000000
  676. #define PP_CONTROL 0x61204
  677. #define POWER_TARGET_ON (1 << 0)
  678. #define PP_ON_DELAYS 0x61208
  679. #define PP_OFF_DELAYS 0x6120c
  680. #define PP_DIVISOR 0x61210
  681. /* Panel fitting */
  682. #define PFIT_CONTROL 0x61230
  683. #define PFIT_ENABLE (1 << 31)
  684. #define PFIT_PIPE_MASK (3 << 29)
  685. #define PFIT_PIPE_SHIFT 29
  686. #define VERT_INTERP_DISABLE (0 << 10)
  687. #define VERT_INTERP_BILINEAR (1 << 10)
  688. #define VERT_INTERP_MASK (3 << 10)
  689. #define VERT_AUTO_SCALE (1 << 9)
  690. #define HORIZ_INTERP_DISABLE (0 << 6)
  691. #define HORIZ_INTERP_BILINEAR (1 << 6)
  692. #define HORIZ_INTERP_MASK (3 << 6)
  693. #define HORIZ_AUTO_SCALE (1 << 5)
  694. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  695. #define PFIT_PGM_RATIOS 0x61234
  696. #define PFIT_VERT_SCALE_MASK 0xfff00000
  697. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  698. #define PFIT_AUTO_RATIOS 0x61238
  699. /* Backlight control */
  700. #define BLC_PWM_CTL 0x61254
  701. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  702. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  703. #define BLM_COMBINATION_MODE (1 << 30)
  704. /*
  705. * This is the most significant 15 bits of the number of backlight cycles in a
  706. * complete cycle of the modulated backlight control.
  707. *
  708. * The actual value is this field multiplied by two.
  709. */
  710. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  711. #define BLM_LEGACY_MODE (1 << 16)
  712. /*
  713. * This is the number of cycles out of the backlight modulation cycle for which
  714. * the backlight is on.
  715. *
  716. * This field must be no greater than the number of cycles in the complete
  717. * backlight modulation cycle.
  718. */
  719. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  720. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  721. /* TV port control */
  722. #define TV_CTL 0x68000
  723. /** Enables the TV encoder */
  724. # define TV_ENC_ENABLE (1 << 31)
  725. /** Sources the TV encoder input from pipe B instead of A. */
  726. # define TV_ENC_PIPEB_SELECT (1 << 30)
  727. /** Outputs composite video (DAC A only) */
  728. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  729. /** Outputs SVideo video (DAC B/C) */
  730. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  731. /** Outputs Component video (DAC A/B/C) */
  732. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  733. /** Outputs Composite and SVideo (DAC A/B/C) */
  734. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  735. # define TV_TRILEVEL_SYNC (1 << 21)
  736. /** Enables slow sync generation (945GM only) */
  737. # define TV_SLOW_SYNC (1 << 20)
  738. /** Selects 4x oversampling for 480i and 576p */
  739. # define TV_OVERSAMPLE_4X (0 << 18)
  740. /** Selects 2x oversampling for 720p and 1080i */
  741. # define TV_OVERSAMPLE_2X (1 << 18)
  742. /** Selects no oversampling for 1080p */
  743. # define TV_OVERSAMPLE_NONE (2 << 18)
  744. /** Selects 8x oversampling */
  745. # define TV_OVERSAMPLE_8X (3 << 18)
  746. /** Selects progressive mode rather than interlaced */
  747. # define TV_PROGRESSIVE (1 << 17)
  748. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  749. # define TV_PAL_BURST (1 << 16)
  750. /** Field for setting delay of Y compared to C */
  751. # define TV_YC_SKEW_MASK (7 << 12)
  752. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  753. # define TV_ENC_SDP_FIX (1 << 11)
  754. /**
  755. * Enables a fix for the 915GM only.
  756. *
  757. * Not sure what it does.
  758. */
  759. # define TV_ENC_C0_FIX (1 << 10)
  760. /** Bits that must be preserved by software */
  761. # define TV_CTL_SAVE ((3 << 8) | (3 << 6))
  762. # define TV_FUSE_STATE_MASK (3 << 4)
  763. /** Read-only state that reports all features enabled */
  764. # define TV_FUSE_STATE_ENABLED (0 << 4)
  765. /** Read-only state that reports that Macrovision is disabled in hardware*/
  766. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  767. /** Read-only state that reports that TV-out is disabled in hardware. */
  768. # define TV_FUSE_STATE_DISABLED (2 << 4)
  769. /** Normal operation */
  770. # define TV_TEST_MODE_NORMAL (0 << 0)
  771. /** Encoder test pattern 1 - combo pattern */
  772. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  773. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  774. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  775. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  776. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  777. /** Encoder test pattern 4 - random noise */
  778. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  779. /** Encoder test pattern 5 - linear color ramps */
  780. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  781. /**
  782. * This test mode forces the DACs to 50% of full output.
  783. *
  784. * This is used for load detection in combination with TVDAC_SENSE_MASK
  785. */
  786. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  787. # define TV_TEST_MODE_MASK (7 << 0)
  788. #define TV_DAC 0x68004
  789. /**
  790. * Reports that DAC state change logic has reported change (RO).
  791. *
  792. * This gets cleared when TV_DAC_STATE_EN is cleared
  793. */
  794. # define TVDAC_STATE_CHG (1 << 31)
  795. # define TVDAC_SENSE_MASK (7 << 28)
  796. /** Reports that DAC A voltage is above the detect threshold */
  797. # define TVDAC_A_SENSE (1 << 30)
  798. /** Reports that DAC B voltage is above the detect threshold */
  799. # define TVDAC_B_SENSE (1 << 29)
  800. /** Reports that DAC C voltage is above the detect threshold */
  801. # define TVDAC_C_SENSE (1 << 28)
  802. /**
  803. * Enables DAC state detection logic, for load-based TV detection.
  804. *
  805. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  806. * to off, for load detection to work.
  807. */
  808. # define TVDAC_STATE_CHG_EN (1 << 27)
  809. /** Sets the DAC A sense value to high */
  810. # define TVDAC_A_SENSE_CTL (1 << 26)
  811. /** Sets the DAC B sense value to high */
  812. # define TVDAC_B_SENSE_CTL (1 << 25)
  813. /** Sets the DAC C sense value to high */
  814. # define TVDAC_C_SENSE_CTL (1 << 24)
  815. /** Overrides the ENC_ENABLE and DAC voltage levels */
  816. # define DAC_CTL_OVERRIDE (1 << 7)
  817. /** Sets the slew rate. Must be preserved in software */
  818. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  819. # define DAC_A_1_3_V (0 << 4)
  820. # define DAC_A_1_1_V (1 << 4)
  821. # define DAC_A_0_7_V (2 << 4)
  822. # define DAC_A_OFF (3 << 4)
  823. # define DAC_B_1_3_V (0 << 2)
  824. # define DAC_B_1_1_V (1 << 2)
  825. # define DAC_B_0_7_V (2 << 2)
  826. # define DAC_B_OFF (3 << 2)
  827. # define DAC_C_1_3_V (0 << 0)
  828. # define DAC_C_1_1_V (1 << 0)
  829. # define DAC_C_0_7_V (2 << 0)
  830. # define DAC_C_OFF (3 << 0)
  831. /**
  832. * CSC coefficients are stored in a floating point format with 9 bits of
  833. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  834. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  835. * -1 (0x3) being the only legal negative value.
  836. */
  837. #define TV_CSC_Y 0x68010
  838. # define TV_RY_MASK 0x07ff0000
  839. # define TV_RY_SHIFT 16
  840. # define TV_GY_MASK 0x00000fff
  841. # define TV_GY_SHIFT 0
  842. #define TV_CSC_Y2 0x68014
  843. # define TV_BY_MASK 0x07ff0000
  844. # define TV_BY_SHIFT 16
  845. /**
  846. * Y attenuation for component video.
  847. *
  848. * Stored in 1.9 fixed point.
  849. */
  850. # define TV_AY_MASK 0x000003ff
  851. # define TV_AY_SHIFT 0
  852. #define TV_CSC_U 0x68018
  853. # define TV_RU_MASK 0x07ff0000
  854. # define TV_RU_SHIFT 16
  855. # define TV_GU_MASK 0x000007ff
  856. # define TV_GU_SHIFT 0
  857. #define TV_CSC_U2 0x6801c
  858. # define TV_BU_MASK 0x07ff0000
  859. # define TV_BU_SHIFT 16
  860. /**
  861. * U attenuation for component video.
  862. *
  863. * Stored in 1.9 fixed point.
  864. */
  865. # define TV_AU_MASK 0x000003ff
  866. # define TV_AU_SHIFT 0
  867. #define TV_CSC_V 0x68020
  868. # define TV_RV_MASK 0x0fff0000
  869. # define TV_RV_SHIFT 16
  870. # define TV_GV_MASK 0x000007ff
  871. # define TV_GV_SHIFT 0
  872. #define TV_CSC_V2 0x68024
  873. # define TV_BV_MASK 0x07ff0000
  874. # define TV_BV_SHIFT 16
  875. /**
  876. * V attenuation for component video.
  877. *
  878. * Stored in 1.9 fixed point.
  879. */
  880. # define TV_AV_MASK 0x000007ff
  881. # define TV_AV_SHIFT 0
  882. #define TV_CLR_KNOBS 0x68028
  883. /** 2s-complement brightness adjustment */
  884. # define TV_BRIGHTNESS_MASK 0xff000000
  885. # define TV_BRIGHTNESS_SHIFT 24
  886. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  887. # define TV_CONTRAST_MASK 0x00ff0000
  888. # define TV_CONTRAST_SHIFT 16
  889. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  890. # define TV_SATURATION_MASK 0x0000ff00
  891. # define TV_SATURATION_SHIFT 8
  892. /** Hue adjustment, as an integer phase angle in degrees */
  893. # define TV_HUE_MASK 0x000000ff
  894. # define TV_HUE_SHIFT 0
  895. #define TV_CLR_LEVEL 0x6802c
  896. /** Controls the DAC level for black */
  897. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  898. # define TV_BLACK_LEVEL_SHIFT 16
  899. /** Controls the DAC level for blanking */
  900. # define TV_BLANK_LEVEL_MASK 0x000001ff
  901. # define TV_BLANK_LEVEL_SHIFT 0
  902. #define TV_H_CTL_1 0x68030
  903. /** Number of pixels in the hsync. */
  904. # define TV_HSYNC_END_MASK 0x1fff0000
  905. # define TV_HSYNC_END_SHIFT 16
  906. /** Total number of pixels minus one in the line (display and blanking). */
  907. # define TV_HTOTAL_MASK 0x00001fff
  908. # define TV_HTOTAL_SHIFT 0
  909. #define TV_H_CTL_2 0x68034
  910. /** Enables the colorburst (needed for non-component color) */
  911. # define TV_BURST_ENA (1 << 31)
  912. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  913. # define TV_HBURST_START_SHIFT 16
  914. # define TV_HBURST_START_MASK 0x1fff0000
  915. /** Length of the colorburst */
  916. # define TV_HBURST_LEN_SHIFT 0
  917. # define TV_HBURST_LEN_MASK 0x0001fff
  918. #define TV_H_CTL_3 0x68038
  919. /** End of hblank, measured in pixels minus one from start of hsync */
  920. # define TV_HBLANK_END_SHIFT 16
  921. # define TV_HBLANK_END_MASK 0x1fff0000
  922. /** Start of hblank, measured in pixels minus one from start of hsync */
  923. # define TV_HBLANK_START_SHIFT 0
  924. # define TV_HBLANK_START_MASK 0x0001fff
  925. #define TV_V_CTL_1 0x6803c
  926. /** XXX */
  927. # define TV_NBR_END_SHIFT 16
  928. # define TV_NBR_END_MASK 0x07ff0000
  929. /** XXX */
  930. # define TV_VI_END_F1_SHIFT 8
  931. # define TV_VI_END_F1_MASK 0x00003f00
  932. /** XXX */
  933. # define TV_VI_END_F2_SHIFT 0
  934. # define TV_VI_END_F2_MASK 0x0000003f
  935. #define TV_V_CTL_2 0x68040
  936. /** Length of vsync, in half lines */
  937. # define TV_VSYNC_LEN_MASK 0x07ff0000
  938. # define TV_VSYNC_LEN_SHIFT 16
  939. /** Offset of the start of vsync in field 1, measured in one less than the
  940. * number of half lines.
  941. */
  942. # define TV_VSYNC_START_F1_MASK 0x00007f00
  943. # define TV_VSYNC_START_F1_SHIFT 8
  944. /**
  945. * Offset of the start of vsync in field 2, measured in one less than the
  946. * number of half lines.
  947. */
  948. # define TV_VSYNC_START_F2_MASK 0x0000007f
  949. # define TV_VSYNC_START_F2_SHIFT 0
  950. #define TV_V_CTL_3 0x68044
  951. /** Enables generation of the equalization signal */
  952. # define TV_EQUAL_ENA (1 << 31)
  953. /** Length of vsync, in half lines */
  954. # define TV_VEQ_LEN_MASK 0x007f0000
  955. # define TV_VEQ_LEN_SHIFT 16
  956. /** Offset of the start of equalization in field 1, measured in one less than
  957. * the number of half lines.
  958. */
  959. # define TV_VEQ_START_F1_MASK 0x0007f00
  960. # define TV_VEQ_START_F1_SHIFT 8
  961. /**
  962. * Offset of the start of equalization in field 2, measured in one less than
  963. * the number of half lines.
  964. */
  965. # define TV_VEQ_START_F2_MASK 0x000007f
  966. # define TV_VEQ_START_F2_SHIFT 0
  967. #define TV_V_CTL_4 0x68048
  968. /**
  969. * Offset to start of vertical colorburst, measured in one less than the
  970. * number of lines from vertical start.
  971. */
  972. # define TV_VBURST_START_F1_MASK 0x003f0000
  973. # define TV_VBURST_START_F1_SHIFT 16
  974. /**
  975. * Offset to the end of vertical colorburst, measured in one less than the
  976. * number of lines from the start of NBR.
  977. */
  978. # define TV_VBURST_END_F1_MASK 0x000000ff
  979. # define TV_VBURST_END_F1_SHIFT 0
  980. #define TV_V_CTL_5 0x6804c
  981. /**
  982. * Offset to start of vertical colorburst, measured in one less than the
  983. * number of lines from vertical start.
  984. */
  985. # define TV_VBURST_START_F2_MASK 0x003f0000
  986. # define TV_VBURST_START_F2_SHIFT 16
  987. /**
  988. * Offset to the end of vertical colorburst, measured in one less than the
  989. * number of lines from the start of NBR.
  990. */
  991. # define TV_VBURST_END_F2_MASK 0x000000ff
  992. # define TV_VBURST_END_F2_SHIFT 0
  993. #define TV_V_CTL_6 0x68050
  994. /**
  995. * Offset to start of vertical colorburst, measured in one less than the
  996. * number of lines from vertical start.
  997. */
  998. # define TV_VBURST_START_F3_MASK 0x003f0000
  999. # define TV_VBURST_START_F3_SHIFT 16
  1000. /**
  1001. * Offset to the end of vertical colorburst, measured in one less than the
  1002. * number of lines from the start of NBR.
  1003. */
  1004. # define TV_VBURST_END_F3_MASK 0x000000ff
  1005. # define TV_VBURST_END_F3_SHIFT 0
  1006. #define TV_V_CTL_7 0x68054
  1007. /**
  1008. * Offset to start of vertical colorburst, measured in one less than the
  1009. * number of lines from vertical start.
  1010. */
  1011. # define TV_VBURST_START_F4_MASK 0x003f0000
  1012. # define TV_VBURST_START_F4_SHIFT 16
  1013. /**
  1014. * Offset to the end of vertical colorburst, measured in one less than the
  1015. * number of lines from the start of NBR.
  1016. */
  1017. # define TV_VBURST_END_F4_MASK 0x000000ff
  1018. # define TV_VBURST_END_F4_SHIFT 0
  1019. #define TV_SC_CTL_1 0x68060
  1020. /** Turns on the first subcarrier phase generation DDA */
  1021. # define TV_SC_DDA1_EN (1 << 31)
  1022. /** Turns on the first subcarrier phase generation DDA */
  1023. # define TV_SC_DDA2_EN (1 << 30)
  1024. /** Turns on the first subcarrier phase generation DDA */
  1025. # define TV_SC_DDA3_EN (1 << 29)
  1026. /** Sets the subcarrier DDA to reset frequency every other field */
  1027. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1028. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1029. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1030. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1031. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1032. /** Sets the subcarrier DDA to never reset the frequency */
  1033. # define TV_SC_RESET_NEVER (3 << 24)
  1034. /** Sets the peak amplitude of the colorburst.*/
  1035. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1036. # define TV_BURST_LEVEL_SHIFT 16
  1037. /** Sets the increment of the first subcarrier phase generation DDA */
  1038. # define TV_SCDDA1_INC_MASK 0x00000fff
  1039. # define TV_SCDDA1_INC_SHIFT 0
  1040. #define TV_SC_CTL_2 0x68064
  1041. /** Sets the rollover for the second subcarrier phase generation DDA */
  1042. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1043. # define TV_SCDDA2_SIZE_SHIFT 16
  1044. /** Sets the increent of the second subcarrier phase generation DDA */
  1045. # define TV_SCDDA2_INC_MASK 0x00007fff
  1046. # define TV_SCDDA2_INC_SHIFT 0
  1047. #define TV_SC_CTL_3 0x68068
  1048. /** Sets the rollover for the third subcarrier phase generation DDA */
  1049. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1050. # define TV_SCDDA3_SIZE_SHIFT 16
  1051. /** Sets the increent of the third subcarrier phase generation DDA */
  1052. # define TV_SCDDA3_INC_MASK 0x00007fff
  1053. # define TV_SCDDA3_INC_SHIFT 0
  1054. #define TV_WIN_POS 0x68070
  1055. /** X coordinate of the display from the start of horizontal active */
  1056. # define TV_XPOS_MASK 0x1fff0000
  1057. # define TV_XPOS_SHIFT 16
  1058. /** Y coordinate of the display from the start of vertical active (NBR) */
  1059. # define TV_YPOS_MASK 0x00000fff
  1060. # define TV_YPOS_SHIFT 0
  1061. #define TV_WIN_SIZE 0x68074
  1062. /** Horizontal size of the display window, measured in pixels*/
  1063. # define TV_XSIZE_MASK 0x1fff0000
  1064. # define TV_XSIZE_SHIFT 16
  1065. /**
  1066. * Vertical size of the display window, measured in pixels.
  1067. *
  1068. * Must be even for interlaced modes.
  1069. */
  1070. # define TV_YSIZE_MASK 0x00000fff
  1071. # define TV_YSIZE_SHIFT 0
  1072. #define TV_FILTER_CTL_1 0x68080
  1073. /**
  1074. * Enables automatic scaling calculation.
  1075. *
  1076. * If set, the rest of the registers are ignored, and the calculated values can
  1077. * be read back from the register.
  1078. */
  1079. # define TV_AUTO_SCALE (1 << 31)
  1080. /**
  1081. * Disables the vertical filter.
  1082. *
  1083. * This is required on modes more than 1024 pixels wide */
  1084. # define TV_V_FILTER_BYPASS (1 << 29)
  1085. /** Enables adaptive vertical filtering */
  1086. # define TV_VADAPT (1 << 28)
  1087. # define TV_VADAPT_MODE_MASK (3 << 26)
  1088. /** Selects the least adaptive vertical filtering mode */
  1089. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1090. /** Selects the moderately adaptive vertical filtering mode */
  1091. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1092. /** Selects the most adaptive vertical filtering mode */
  1093. # define TV_VADAPT_MODE_MOST (3 << 26)
  1094. /**
  1095. * Sets the horizontal scaling factor.
  1096. *
  1097. * This should be the fractional part of the horizontal scaling factor divided
  1098. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1099. *
  1100. * (src width - 1) / ((oversample * dest width) - 1)
  1101. */
  1102. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1103. # define TV_HSCALE_FRAC_SHIFT 0
  1104. #define TV_FILTER_CTL_2 0x68084
  1105. /**
  1106. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1107. *
  1108. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1109. */
  1110. # define TV_VSCALE_INT_MASK 0x00038000
  1111. # define TV_VSCALE_INT_SHIFT 15
  1112. /**
  1113. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1114. *
  1115. * \sa TV_VSCALE_INT_MASK
  1116. */
  1117. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1118. # define TV_VSCALE_FRAC_SHIFT 0
  1119. #define TV_FILTER_CTL_3 0x68088
  1120. /**
  1121. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1122. *
  1123. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1124. *
  1125. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1126. */
  1127. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1128. # define TV_VSCALE_IP_INT_SHIFT 15
  1129. /**
  1130. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1131. *
  1132. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1133. *
  1134. * \sa TV_VSCALE_IP_INT_MASK
  1135. */
  1136. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1137. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1138. #define TV_CC_CONTROL 0x68090
  1139. # define TV_CC_ENABLE (1 << 31)
  1140. /**
  1141. * Specifies which field to send the CC data in.
  1142. *
  1143. * CC data is usually sent in field 0.
  1144. */
  1145. # define TV_CC_FID_MASK (1 << 27)
  1146. # define TV_CC_FID_SHIFT 27
  1147. /** Sets the horizontal position of the CC data. Usually 135. */
  1148. # define TV_CC_HOFF_MASK 0x03ff0000
  1149. # define TV_CC_HOFF_SHIFT 16
  1150. /** Sets the vertical position of the CC data. Usually 21 */
  1151. # define TV_CC_LINE_MASK 0x0000003f
  1152. # define TV_CC_LINE_SHIFT 0
  1153. #define TV_CC_DATA 0x68094
  1154. # define TV_CC_RDY (1 << 31)
  1155. /** Second word of CC data to be transmitted. */
  1156. # define TV_CC_DATA_2_MASK 0x007f0000
  1157. # define TV_CC_DATA_2_SHIFT 16
  1158. /** First word of CC data to be transmitted. */
  1159. # define TV_CC_DATA_1_MASK 0x0000007f
  1160. # define TV_CC_DATA_1_SHIFT 0
  1161. #define TV_H_LUMA_0 0x68100
  1162. #define TV_H_LUMA_59 0x681ec
  1163. #define TV_H_CHROMA_0 0x68200
  1164. #define TV_H_CHROMA_59 0x682ec
  1165. #define TV_V_LUMA_0 0x68300
  1166. #define TV_V_LUMA_42 0x683a8
  1167. #define TV_V_CHROMA_0 0x68400
  1168. #define TV_V_CHROMA_42 0x684a8
  1169. /* Display & cursor control */
  1170. /* Pipe A */
  1171. #define PIPEADSL 0x70000
  1172. #define PIPEACONF 0x70008
  1173. #define PIPEACONF_ENABLE (1<<31)
  1174. #define PIPEACONF_DISABLE 0
  1175. #define PIPEACONF_DOUBLE_WIDE (1<<30)
  1176. #define I965_PIPECONF_ACTIVE (1<<30)
  1177. #define PIPEACONF_SINGLE_WIDE 0
  1178. #define PIPEACONF_PIPE_UNLOCKED 0
  1179. #define PIPEACONF_PIPE_LOCKED (1<<25)
  1180. #define PIPEACONF_PALETTE 0
  1181. #define PIPEACONF_GAMMA (1<<24)
  1182. #define PIPECONF_FORCE_BORDER (1<<25)
  1183. #define PIPECONF_PROGRESSIVE (0 << 21)
  1184. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  1185. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  1186. #define PIPEASTAT 0x70024
  1187. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  1188. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  1189. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  1190. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  1191. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  1192. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  1193. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  1194. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  1195. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  1196. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  1197. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  1198. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  1199. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  1200. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  1201. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  1202. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  1203. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  1204. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  1205. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  1206. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  1207. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  1208. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  1209. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  1210. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  1211. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  1212. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  1213. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  1214. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  1215. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  1216. #define DSPARB 0x70030
  1217. #define DSPARB_CSTART_MASK (0x7f << 7)
  1218. #define DSPARB_CSTART_SHIFT 7
  1219. #define DSPARB_BSTART_MASK (0x7f)
  1220. #define DSPARB_BSTART_SHIFT 0
  1221. /*
  1222. * The two pipe frame counter registers are not synchronized, so
  1223. * reading a stable value is somewhat tricky. The following code
  1224. * should work:
  1225. *
  1226. * do {
  1227. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1228. * PIPE_FRAME_HIGH_SHIFT;
  1229. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  1230. * PIPE_FRAME_LOW_SHIFT);
  1231. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  1232. * PIPE_FRAME_HIGH_SHIFT);
  1233. * } while (high1 != high2);
  1234. * frame = (high1 << 8) | low1;
  1235. */
  1236. #define PIPEAFRAMEHIGH 0x70040
  1237. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  1238. #define PIPE_FRAME_HIGH_SHIFT 0
  1239. #define PIPEAFRAMEPIXEL 0x70044
  1240. #define PIPE_FRAME_LOW_MASK 0xff000000
  1241. #define PIPE_FRAME_LOW_SHIFT 24
  1242. #define PIPE_PIXEL_MASK 0x00ffffff
  1243. #define PIPE_PIXEL_SHIFT 0
  1244. /* Cursor A & B regs */
  1245. #define CURACNTR 0x70080
  1246. #define CURSOR_MODE_DISABLE 0x00
  1247. #define CURSOR_MODE_64_32B_AX 0x07
  1248. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  1249. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  1250. #define CURABASE 0x70084
  1251. #define CURAPOS 0x70088
  1252. #define CURSOR_POS_MASK 0x007FF
  1253. #define CURSOR_POS_SIGN 0x8000
  1254. #define CURSOR_X_SHIFT 0
  1255. #define CURSOR_Y_SHIFT 16
  1256. #define CURBCNTR 0x700c0
  1257. #define CURBBASE 0x700c4
  1258. #define CURBPOS 0x700c8
  1259. /* Display A control */
  1260. #define DSPACNTR 0x70180
  1261. #define DISPLAY_PLANE_ENABLE (1<<31)
  1262. #define DISPLAY_PLANE_DISABLE 0
  1263. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  1264. #define DISPPLANE_GAMMA_DISABLE 0
  1265. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  1266. #define DISPPLANE_8BPP (0x2<<26)
  1267. #define DISPPLANE_15_16BPP (0x4<<26)
  1268. #define DISPPLANE_16BPP (0x5<<26)
  1269. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  1270. #define DISPPLANE_32BPP (0x7<<26)
  1271. #define DISPPLANE_STEREO_ENABLE (1<<25)
  1272. #define DISPPLANE_STEREO_DISABLE 0
  1273. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  1274. #define DISPPLANE_SEL_PIPE_A 0
  1275. #define DISPPLANE_SEL_PIPE_B (1<<24)
  1276. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  1277. #define DISPPLANE_SRC_KEY_DISABLE 0
  1278. #define DISPPLANE_LINE_DOUBLE (1<<20)
  1279. #define DISPPLANE_NO_LINE_DOUBLE 0
  1280. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  1281. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  1282. #define DSPAADDR 0x70184
  1283. #define DSPASTRIDE 0x70188
  1284. #define DSPAPOS 0x7018C /* reserved */
  1285. #define DSPASIZE 0x70190
  1286. #define DSPASURF 0x7019C /* 965+ only */
  1287. #define DSPATILEOFF 0x701A4 /* 965+ only */
  1288. /* VBIOS flags */
  1289. #define SWF00 0x71410
  1290. #define SWF01 0x71414
  1291. #define SWF02 0x71418
  1292. #define SWF03 0x7141c
  1293. #define SWF04 0x71420
  1294. #define SWF05 0x71424
  1295. #define SWF06 0x71428
  1296. #define SWF10 0x70410
  1297. #define SWF11 0x70414
  1298. #define SWF14 0x71420
  1299. #define SWF30 0x72414
  1300. #define SWF31 0x72418
  1301. #define SWF32 0x7241c
  1302. /* Pipe B */
  1303. #define PIPEBDSL 0x71000
  1304. #define PIPEBCONF 0x71008
  1305. #define PIPEBSTAT 0x71024
  1306. #define PIPEBFRAMEHIGH 0x71040
  1307. #define PIPEBFRAMEPIXEL 0x71044
  1308. /* Display B control */
  1309. #define DSPBCNTR 0x71180
  1310. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  1311. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  1312. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  1313. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  1314. #define DSPBADDR 0x71184
  1315. #define DSPBSTRIDE 0x71188
  1316. #define DSPBPOS 0x7118C
  1317. #define DSPBSIZE 0x71190
  1318. #define DSPBSURF 0x7119C
  1319. #define DSPBTILEOFF 0x711A4
  1320. /* VBIOS regs */
  1321. #define VGACNTRL 0x71400
  1322. # define VGA_DISP_DISABLE (1 << 31)
  1323. # define VGA_2X_MODE (1 << 30)
  1324. # define VGA_PIPE_B_SELECT (1 << 29)
  1325. #endif /* _I915_REG_H_ */