i915_dma.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  42. u32 last_acthd = I915_READ(acthd_reg);
  43. u32 acthd;
  44. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  45. int i;
  46. for (i = 0; i < 100000; i++) {
  47. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  48. acthd = I915_READ(acthd_reg);
  49. ring->space = ring->head - (ring->tail + 8);
  50. if (ring->space < 0)
  51. ring->space += ring->Size;
  52. if (ring->space >= n)
  53. return 0;
  54. if (dev_priv->sarea_priv)
  55. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  56. if (ring->head != last_head)
  57. i = 0;
  58. if (acthd != last_acthd)
  59. i = 0;
  60. last_head = ring->head;
  61. last_acthd = acthd;
  62. msleep_interruptible(10);
  63. }
  64. return -EBUSY;
  65. }
  66. /**
  67. * Sets up the hardware status page for devices that need a physical address
  68. * in the register.
  69. */
  70. static int i915_init_phys_hws(struct drm_device *dev)
  71. {
  72. drm_i915_private_t *dev_priv = dev->dev_private;
  73. /* Program Hardware Status Page */
  74. dev_priv->status_page_dmah =
  75. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  76. if (!dev_priv->status_page_dmah) {
  77. DRM_ERROR("Can not allocate hardware status page\n");
  78. return -ENOMEM;
  79. }
  80. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  81. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  82. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  83. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  84. DRM_DEBUG("Enabled hardware status page\n");
  85. return 0;
  86. }
  87. /**
  88. * Frees the hardware status page, whether it's a physical address or a virtual
  89. * address set up by the X Server.
  90. */
  91. static void i915_free_hws(struct drm_device *dev)
  92. {
  93. drm_i915_private_t *dev_priv = dev->dev_private;
  94. if (dev_priv->status_page_dmah) {
  95. drm_pci_free(dev, dev_priv->status_page_dmah);
  96. dev_priv->status_page_dmah = NULL;
  97. }
  98. if (dev_priv->status_gfx_addr) {
  99. dev_priv->status_gfx_addr = 0;
  100. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  101. }
  102. /* Need to rewrite hardware status page */
  103. I915_WRITE(HWS_PGA, 0x1ffff000);
  104. }
  105. void i915_kernel_lost_context(struct drm_device * dev)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  109. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  110. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  111. ring->space = ring->head - (ring->tail + 8);
  112. if (ring->space < 0)
  113. ring->space += ring->Size;
  114. if (ring->head == ring->tail && dev_priv->sarea_priv)
  115. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  116. }
  117. static int i915_dma_cleanup(struct drm_device * dev)
  118. {
  119. drm_i915_private_t *dev_priv = dev->dev_private;
  120. /* Make sure interrupts are disabled here because the uninstall ioctl
  121. * may not have been called from userspace and after dev_private
  122. * is freed, it's too late.
  123. */
  124. if (dev->irq_enabled)
  125. drm_irq_uninstall(dev);
  126. if (dev_priv->ring.virtual_start) {
  127. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  128. dev_priv->ring.virtual_start = NULL;
  129. dev_priv->ring.map.handle = NULL;
  130. dev_priv->ring.map.size = 0;
  131. }
  132. /* Clear the HWS virtual address at teardown */
  133. if (I915_NEED_GFX_HWS(dev))
  134. i915_free_hws(dev);
  135. dev_priv->sarea = NULL;
  136. dev_priv->sarea_priv = NULL;
  137. return 0;
  138. }
  139. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  140. {
  141. drm_i915_private_t *dev_priv = dev->dev_private;
  142. dev_priv->sarea = drm_getsarea(dev);
  143. if (!dev_priv->sarea) {
  144. DRM_ERROR("can not find sarea!\n");
  145. i915_dma_cleanup(dev);
  146. return -EINVAL;
  147. }
  148. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  149. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  150. if (init->ring_size != 0) {
  151. if (dev_priv->ring.ring_obj != NULL) {
  152. i915_dma_cleanup(dev);
  153. DRM_ERROR("Client tried to initialize ringbuffer in "
  154. "GEM mode\n");
  155. return -EINVAL;
  156. }
  157. dev_priv->ring.Size = init->ring_size;
  158. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  159. dev_priv->ring.map.offset = init->ring_start;
  160. dev_priv->ring.map.size = init->ring_size;
  161. dev_priv->ring.map.type = 0;
  162. dev_priv->ring.map.flags = 0;
  163. dev_priv->ring.map.mtrr = 0;
  164. drm_core_ioremap(&dev_priv->ring.map, dev);
  165. if (dev_priv->ring.map.handle == NULL) {
  166. i915_dma_cleanup(dev);
  167. DRM_ERROR("can not ioremap virtual address for"
  168. " ring buffer\n");
  169. return -ENOMEM;
  170. }
  171. }
  172. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  173. dev_priv->cpp = init->cpp;
  174. dev_priv->back_offset = init->back_offset;
  175. dev_priv->front_offset = init->front_offset;
  176. dev_priv->current_page = 0;
  177. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  178. /* Allow hardware batchbuffers unless told otherwise.
  179. */
  180. dev_priv->allow_batchbuffer = 1;
  181. return 0;
  182. }
  183. static int i915_dma_resume(struct drm_device * dev)
  184. {
  185. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  186. DRM_DEBUG("%s\n", __func__);
  187. if (!dev_priv->sarea) {
  188. DRM_ERROR("can not find sarea!\n");
  189. return -EINVAL;
  190. }
  191. if (dev_priv->ring.map.handle == NULL) {
  192. DRM_ERROR("can not ioremap virtual address for"
  193. " ring buffer\n");
  194. return -ENOMEM;
  195. }
  196. /* Program Hardware Status Page */
  197. if (!dev_priv->hw_status_page) {
  198. DRM_ERROR("Can not find hardware status page\n");
  199. return -EINVAL;
  200. }
  201. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  202. if (dev_priv->status_gfx_addr != 0)
  203. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  204. else
  205. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  206. DRM_DEBUG("Enabled hardware status page\n");
  207. return 0;
  208. }
  209. static int i915_dma_init(struct drm_device *dev, void *data,
  210. struct drm_file *file_priv)
  211. {
  212. drm_i915_init_t *init = data;
  213. int retcode = 0;
  214. switch (init->func) {
  215. case I915_INIT_DMA:
  216. retcode = i915_initialize(dev, init);
  217. break;
  218. case I915_CLEANUP_DMA:
  219. retcode = i915_dma_cleanup(dev);
  220. break;
  221. case I915_RESUME_DMA:
  222. retcode = i915_dma_resume(dev);
  223. break;
  224. default:
  225. retcode = -EINVAL;
  226. break;
  227. }
  228. return retcode;
  229. }
  230. /* Implement basically the same security restrictions as hardware does
  231. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  232. *
  233. * Most of the calculations below involve calculating the size of a
  234. * particular instruction. It's important to get the size right as
  235. * that tells us where the next instruction to check is. Any illegal
  236. * instruction detected will be given a size of zero, which is a
  237. * signal to abort the rest of the buffer.
  238. */
  239. static int do_validate_cmd(int cmd)
  240. {
  241. switch (((cmd >> 29) & 0x7)) {
  242. case 0x0:
  243. switch ((cmd >> 23) & 0x3f) {
  244. case 0x0:
  245. return 1; /* MI_NOOP */
  246. case 0x4:
  247. return 1; /* MI_FLUSH */
  248. default:
  249. return 0; /* disallow everything else */
  250. }
  251. break;
  252. case 0x1:
  253. return 0; /* reserved */
  254. case 0x2:
  255. return (cmd & 0xff) + 2; /* 2d commands */
  256. case 0x3:
  257. if (((cmd >> 24) & 0x1f) <= 0x18)
  258. return 1;
  259. switch ((cmd >> 24) & 0x1f) {
  260. case 0x1c:
  261. return 1;
  262. case 0x1d:
  263. switch ((cmd >> 16) & 0xff) {
  264. case 0x3:
  265. return (cmd & 0x1f) + 2;
  266. case 0x4:
  267. return (cmd & 0xf) + 2;
  268. default:
  269. return (cmd & 0xffff) + 2;
  270. }
  271. case 0x1e:
  272. if (cmd & (1 << 23))
  273. return (cmd & 0xffff) + 1;
  274. else
  275. return 1;
  276. case 0x1f:
  277. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  278. return (cmd & 0x1ffff) + 2;
  279. else if (cmd & (1 << 17)) /* indirect random */
  280. if ((cmd & 0xffff) == 0)
  281. return 0; /* unknown length, too hard */
  282. else
  283. return (((cmd & 0xffff) + 1) / 2) + 1;
  284. else
  285. return 2; /* indirect sequential */
  286. default:
  287. return 0;
  288. }
  289. default:
  290. return 0;
  291. }
  292. return 0;
  293. }
  294. static int validate_cmd(int cmd)
  295. {
  296. int ret = do_validate_cmd(cmd);
  297. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  298. return ret;
  299. }
  300. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  301. {
  302. drm_i915_private_t *dev_priv = dev->dev_private;
  303. int i;
  304. RING_LOCALS;
  305. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  306. return -EINVAL;
  307. BEGIN_LP_RING((dwords+1)&~1);
  308. for (i = 0; i < dwords;) {
  309. int cmd, sz;
  310. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  311. return -EINVAL;
  312. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  313. return -EINVAL;
  314. OUT_RING(cmd);
  315. while (++i, --sz) {
  316. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  317. sizeof(cmd))) {
  318. return -EINVAL;
  319. }
  320. OUT_RING(cmd);
  321. }
  322. }
  323. if (dwords & 1)
  324. OUT_RING(0);
  325. ADVANCE_LP_RING();
  326. return 0;
  327. }
  328. int
  329. i915_emit_box(struct drm_device *dev,
  330. struct drm_clip_rect __user *boxes,
  331. int i, int DR1, int DR4)
  332. {
  333. drm_i915_private_t *dev_priv = dev->dev_private;
  334. struct drm_clip_rect box;
  335. RING_LOCALS;
  336. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  337. return -EFAULT;
  338. }
  339. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  340. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  341. box.x1, box.y1, box.x2, box.y2);
  342. return -EINVAL;
  343. }
  344. if (IS_I965G(dev)) {
  345. BEGIN_LP_RING(4);
  346. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  347. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  348. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  349. OUT_RING(DR4);
  350. ADVANCE_LP_RING();
  351. } else {
  352. BEGIN_LP_RING(6);
  353. OUT_RING(GFX_OP_DRAWRECT_INFO);
  354. OUT_RING(DR1);
  355. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  356. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  357. OUT_RING(DR4);
  358. OUT_RING(0);
  359. ADVANCE_LP_RING();
  360. }
  361. return 0;
  362. }
  363. /* XXX: Emitting the counter should really be moved to part of the IRQ
  364. * emit. For now, do it in both places:
  365. */
  366. static void i915_emit_breadcrumb(struct drm_device *dev)
  367. {
  368. drm_i915_private_t *dev_priv = dev->dev_private;
  369. RING_LOCALS;
  370. dev_priv->counter++;
  371. if (dev_priv->counter > 0x7FFFFFFFUL)
  372. dev_priv->counter = 0;
  373. if (dev_priv->sarea_priv)
  374. dev_priv->sarea_priv->last_enqueue = dev_priv->counter;
  375. BEGIN_LP_RING(4);
  376. OUT_RING(MI_STORE_DWORD_INDEX);
  377. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  378. OUT_RING(dev_priv->counter);
  379. OUT_RING(0);
  380. ADVANCE_LP_RING();
  381. }
  382. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  383. drm_i915_cmdbuffer_t * cmd)
  384. {
  385. int nbox = cmd->num_cliprects;
  386. int i = 0, count, ret;
  387. if (cmd->sz & 0x3) {
  388. DRM_ERROR("alignment");
  389. return -EINVAL;
  390. }
  391. i915_kernel_lost_context(dev);
  392. count = nbox ? nbox : 1;
  393. for (i = 0; i < count; i++) {
  394. if (i < nbox) {
  395. ret = i915_emit_box(dev, cmd->cliprects, i,
  396. cmd->DR1, cmd->DR4);
  397. if (ret)
  398. return ret;
  399. }
  400. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  401. if (ret)
  402. return ret;
  403. }
  404. i915_emit_breadcrumb(dev);
  405. return 0;
  406. }
  407. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  408. drm_i915_batchbuffer_t * batch)
  409. {
  410. drm_i915_private_t *dev_priv = dev->dev_private;
  411. struct drm_clip_rect __user *boxes = batch->cliprects;
  412. int nbox = batch->num_cliprects;
  413. int i = 0, count;
  414. RING_LOCALS;
  415. if ((batch->start | batch->used) & 0x7) {
  416. DRM_ERROR("alignment");
  417. return -EINVAL;
  418. }
  419. i915_kernel_lost_context(dev);
  420. count = nbox ? nbox : 1;
  421. for (i = 0; i < count; i++) {
  422. if (i < nbox) {
  423. int ret = i915_emit_box(dev, boxes, i,
  424. batch->DR1, batch->DR4);
  425. if (ret)
  426. return ret;
  427. }
  428. if (!IS_I830(dev) && !IS_845G(dev)) {
  429. BEGIN_LP_RING(2);
  430. if (IS_I965G(dev)) {
  431. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  432. OUT_RING(batch->start);
  433. } else {
  434. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  435. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  436. }
  437. ADVANCE_LP_RING();
  438. } else {
  439. BEGIN_LP_RING(4);
  440. OUT_RING(MI_BATCH_BUFFER);
  441. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  442. OUT_RING(batch->start + batch->used - 4);
  443. OUT_RING(0);
  444. ADVANCE_LP_RING();
  445. }
  446. }
  447. i915_emit_breadcrumb(dev);
  448. return 0;
  449. }
  450. static int i915_dispatch_flip(struct drm_device * dev)
  451. {
  452. drm_i915_private_t *dev_priv = dev->dev_private;
  453. RING_LOCALS;
  454. if (!dev_priv->sarea_priv)
  455. return -EINVAL;
  456. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  457. __func__,
  458. dev_priv->current_page,
  459. dev_priv->sarea_priv->pf_current_page);
  460. i915_kernel_lost_context(dev);
  461. BEGIN_LP_RING(2);
  462. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  463. OUT_RING(0);
  464. ADVANCE_LP_RING();
  465. BEGIN_LP_RING(6);
  466. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  467. OUT_RING(0);
  468. if (dev_priv->current_page == 0) {
  469. OUT_RING(dev_priv->back_offset);
  470. dev_priv->current_page = 1;
  471. } else {
  472. OUT_RING(dev_priv->front_offset);
  473. dev_priv->current_page = 0;
  474. }
  475. OUT_RING(0);
  476. ADVANCE_LP_RING();
  477. BEGIN_LP_RING(2);
  478. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  479. OUT_RING(0);
  480. ADVANCE_LP_RING();
  481. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  482. BEGIN_LP_RING(4);
  483. OUT_RING(MI_STORE_DWORD_INDEX);
  484. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  485. OUT_RING(dev_priv->counter);
  486. OUT_RING(0);
  487. ADVANCE_LP_RING();
  488. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  489. return 0;
  490. }
  491. static int i915_quiescent(struct drm_device * dev)
  492. {
  493. drm_i915_private_t *dev_priv = dev->dev_private;
  494. i915_kernel_lost_context(dev);
  495. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  496. }
  497. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  498. struct drm_file *file_priv)
  499. {
  500. int ret;
  501. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  502. mutex_lock(&dev->struct_mutex);
  503. ret = i915_quiescent(dev);
  504. mutex_unlock(&dev->struct_mutex);
  505. return ret;
  506. }
  507. static int i915_batchbuffer(struct drm_device *dev, void *data,
  508. struct drm_file *file_priv)
  509. {
  510. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  511. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  512. dev_priv->sarea_priv;
  513. drm_i915_batchbuffer_t *batch = data;
  514. int ret;
  515. if (!dev_priv->allow_batchbuffer) {
  516. DRM_ERROR("Batchbuffer ioctl disabled\n");
  517. return -EINVAL;
  518. }
  519. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  520. batch->start, batch->used, batch->num_cliprects);
  521. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  522. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  523. batch->num_cliprects *
  524. sizeof(struct drm_clip_rect)))
  525. return -EFAULT;
  526. mutex_lock(&dev->struct_mutex);
  527. ret = i915_dispatch_batchbuffer(dev, batch);
  528. mutex_unlock(&dev->struct_mutex);
  529. if (sarea_priv)
  530. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  531. return ret;
  532. }
  533. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  534. struct drm_file *file_priv)
  535. {
  536. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  537. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  538. dev_priv->sarea_priv;
  539. drm_i915_cmdbuffer_t *cmdbuf = data;
  540. int ret;
  541. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  542. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  543. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  544. if (cmdbuf->num_cliprects &&
  545. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  546. cmdbuf->num_cliprects *
  547. sizeof(struct drm_clip_rect))) {
  548. DRM_ERROR("Fault accessing cliprects\n");
  549. return -EFAULT;
  550. }
  551. mutex_lock(&dev->struct_mutex);
  552. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  553. mutex_unlock(&dev->struct_mutex);
  554. if (ret) {
  555. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  556. return ret;
  557. }
  558. if (sarea_priv)
  559. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  560. return 0;
  561. }
  562. static int i915_flip_bufs(struct drm_device *dev, void *data,
  563. struct drm_file *file_priv)
  564. {
  565. int ret;
  566. DRM_DEBUG("%s\n", __func__);
  567. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  568. mutex_lock(&dev->struct_mutex);
  569. ret = i915_dispatch_flip(dev);
  570. mutex_unlock(&dev->struct_mutex);
  571. return ret;
  572. }
  573. static int i915_getparam(struct drm_device *dev, void *data,
  574. struct drm_file *file_priv)
  575. {
  576. drm_i915_private_t *dev_priv = dev->dev_private;
  577. drm_i915_getparam_t *param = data;
  578. int value;
  579. if (!dev_priv) {
  580. DRM_ERROR("called with no initialization\n");
  581. return -EINVAL;
  582. }
  583. switch (param->param) {
  584. case I915_PARAM_IRQ_ACTIVE:
  585. value = dev->pdev->irq ? 1 : 0;
  586. break;
  587. case I915_PARAM_ALLOW_BATCHBUFFER:
  588. value = dev_priv->allow_batchbuffer ? 1 : 0;
  589. break;
  590. case I915_PARAM_LAST_DISPATCH:
  591. value = READ_BREADCRUMB(dev_priv);
  592. break;
  593. case I915_PARAM_CHIPSET_ID:
  594. value = dev->pci_device;
  595. break;
  596. case I915_PARAM_HAS_GEM:
  597. value = 1;
  598. break;
  599. default:
  600. DRM_ERROR("Unknown parameter %d\n", param->param);
  601. return -EINVAL;
  602. }
  603. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  604. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  605. return -EFAULT;
  606. }
  607. return 0;
  608. }
  609. static int i915_setparam(struct drm_device *dev, void *data,
  610. struct drm_file *file_priv)
  611. {
  612. drm_i915_private_t *dev_priv = dev->dev_private;
  613. drm_i915_setparam_t *param = data;
  614. if (!dev_priv) {
  615. DRM_ERROR("called with no initialization\n");
  616. return -EINVAL;
  617. }
  618. switch (param->param) {
  619. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  620. break;
  621. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  622. dev_priv->tex_lru_log_granularity = param->value;
  623. break;
  624. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  625. dev_priv->allow_batchbuffer = param->value;
  626. break;
  627. default:
  628. DRM_ERROR("unknown parameter %d\n", param->param);
  629. return -EINVAL;
  630. }
  631. return 0;
  632. }
  633. static int i915_set_status_page(struct drm_device *dev, void *data,
  634. struct drm_file *file_priv)
  635. {
  636. drm_i915_private_t *dev_priv = dev->dev_private;
  637. drm_i915_hws_addr_t *hws = data;
  638. if (!I915_NEED_GFX_HWS(dev))
  639. return -EINVAL;
  640. if (!dev_priv) {
  641. DRM_ERROR("called with no initialization\n");
  642. return -EINVAL;
  643. }
  644. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  645. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  646. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  647. dev_priv->hws_map.size = 4*1024;
  648. dev_priv->hws_map.type = 0;
  649. dev_priv->hws_map.flags = 0;
  650. dev_priv->hws_map.mtrr = 0;
  651. drm_core_ioremap(&dev_priv->hws_map, dev);
  652. if (dev_priv->hws_map.handle == NULL) {
  653. i915_dma_cleanup(dev);
  654. dev_priv->status_gfx_addr = 0;
  655. DRM_ERROR("can not ioremap virtual address for"
  656. " G33 hw status page\n");
  657. return -ENOMEM;
  658. }
  659. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  660. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  661. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  662. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  663. dev_priv->status_gfx_addr);
  664. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  665. return 0;
  666. }
  667. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  668. {
  669. struct drm_i915_private *dev_priv = dev->dev_private;
  670. unsigned long base, size;
  671. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  672. /* i915 has 4 more counters */
  673. dev->counters += 4;
  674. dev->types[6] = _DRM_STAT_IRQ;
  675. dev->types[7] = _DRM_STAT_PRIMARY;
  676. dev->types[8] = _DRM_STAT_SECONDARY;
  677. dev->types[9] = _DRM_STAT_DMA;
  678. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  679. if (dev_priv == NULL)
  680. return -ENOMEM;
  681. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  682. dev->dev_private = (void *)dev_priv;
  683. dev_priv->dev = dev;
  684. /* Add register map (needed for suspend/resume) */
  685. base = drm_get_resource_start(dev, mmio_bar);
  686. size = drm_get_resource_len(dev, mmio_bar);
  687. dev_priv->regs = ioremap(base, size);
  688. i915_gem_load(dev);
  689. /* Init HWS */
  690. if (!I915_NEED_GFX_HWS(dev)) {
  691. ret = i915_init_phys_hws(dev);
  692. if (ret != 0)
  693. return ret;
  694. }
  695. /* On the 945G/GM, the chipset reports the MSI capability on the
  696. * integrated graphics even though the support isn't actually there
  697. * according to the published specs. It doesn't appear to function
  698. * correctly in testing on 945G.
  699. * This may be a side effect of MSI having been made available for PEG
  700. * and the registers being closely associated.
  701. *
  702. * According to chipset errata, on the 965GM, MSI interrupts may
  703. * be lost or delayed
  704. */
  705. if (!IS_I945G(dev) && !IS_I945GM(dev) && !IS_I965GM(dev))
  706. pci_enable_msi(dev->pdev);
  707. intel_opregion_init(dev);
  708. spin_lock_init(&dev_priv->user_irq_lock);
  709. return ret;
  710. }
  711. int i915_driver_unload(struct drm_device *dev)
  712. {
  713. struct drm_i915_private *dev_priv = dev->dev_private;
  714. if (dev->pdev->msi_enabled)
  715. pci_disable_msi(dev->pdev);
  716. i915_free_hws(dev);
  717. if (dev_priv->regs != NULL)
  718. iounmap(dev_priv->regs);
  719. intel_opregion_free(dev);
  720. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  721. DRM_MEM_DRIVER);
  722. return 0;
  723. }
  724. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  725. {
  726. struct drm_i915_file_private *i915_file_priv;
  727. DRM_DEBUG("\n");
  728. i915_file_priv = (struct drm_i915_file_private *)
  729. drm_alloc(sizeof(*i915_file_priv), DRM_MEM_FILES);
  730. if (!i915_file_priv)
  731. return -ENOMEM;
  732. file_priv->driver_priv = i915_file_priv;
  733. i915_file_priv->mm.last_gem_seqno = 0;
  734. i915_file_priv->mm.last_gem_throttle_seqno = 0;
  735. return 0;
  736. }
  737. void i915_driver_lastclose(struct drm_device * dev)
  738. {
  739. drm_i915_private_t *dev_priv = dev->dev_private;
  740. if (!dev_priv)
  741. return;
  742. i915_gem_lastclose(dev);
  743. if (dev_priv->agp_heap)
  744. i915_mem_takedown(&(dev_priv->agp_heap));
  745. i915_dma_cleanup(dev);
  746. }
  747. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  748. {
  749. drm_i915_private_t *dev_priv = dev->dev_private;
  750. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  751. }
  752. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  753. {
  754. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  755. drm_free(i915_file_priv, sizeof(*i915_file_priv), DRM_MEM_FILES);
  756. }
  757. struct drm_ioctl_desc i915_ioctls[] = {
  758. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  759. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  760. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  761. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  762. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  763. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  764. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  765. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  766. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  767. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  768. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  769. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  770. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  771. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  772. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  773. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  774. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  775. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  776. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  777. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  778. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  779. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  780. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  781. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  782. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  783. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  784. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  785. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  786. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  787. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  788. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  789. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  790. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  791. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  792. };
  793. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  794. /**
  795. * Determine if the device really is AGP or not.
  796. *
  797. * All Intel graphics chipsets are treated as AGP, even if they are really
  798. * PCI-e.
  799. *
  800. * \param dev The device to be tested.
  801. *
  802. * \returns
  803. * A value of 1 is always retured to indictate every i9x5 is AGP.
  804. */
  805. int i915_driver_device_is_agp(struct drm_device * dev)
  806. {
  807. return 1;
  808. }