fw-ohci.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/gfp.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/kernel.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/pci.h>
  31. #include <linux/spinlock.h>
  32. #include <asm/page.h>
  33. #include <asm/system.h>
  34. #ifdef CONFIG_PPC_PMAC
  35. #include <asm/pmac_feature.h>
  36. #endif
  37. #include "fw-ohci.h"
  38. #include "fw-transaction.h"
  39. #define DESCRIPTOR_OUTPUT_MORE 0
  40. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  41. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  42. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  43. #define DESCRIPTOR_STATUS (1 << 11)
  44. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  45. #define DESCRIPTOR_PING (1 << 7)
  46. #define DESCRIPTOR_YY (1 << 6)
  47. #define DESCRIPTOR_NO_IRQ (0 << 4)
  48. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  49. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  50. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  51. #define DESCRIPTOR_WAIT (3 << 0)
  52. struct descriptor {
  53. __le16 req_count;
  54. __le16 control;
  55. __le32 data_address;
  56. __le32 branch_address;
  57. __le16 res_count;
  58. __le16 transfer_status;
  59. } __attribute__((aligned(16)));
  60. struct db_descriptor {
  61. __le16 first_size;
  62. __le16 control;
  63. __le16 second_req_count;
  64. __le16 first_req_count;
  65. __le32 branch_address;
  66. __le16 second_res_count;
  67. __le16 first_res_count;
  68. __le32 reserved0;
  69. __le32 first_buffer;
  70. __le32 second_buffer;
  71. __le32 reserved1;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. struct ar_buffer {
  78. struct descriptor descriptor;
  79. struct ar_buffer *next;
  80. __le32 data[0];
  81. };
  82. struct ar_context {
  83. struct fw_ohci *ohci;
  84. struct ar_buffer *current_buffer;
  85. struct ar_buffer *last_buffer;
  86. void *pointer;
  87. u32 regs;
  88. struct tasklet_struct tasklet;
  89. };
  90. struct context;
  91. typedef int (*descriptor_callback_t)(struct context *ctx,
  92. struct descriptor *d,
  93. struct descriptor *last);
  94. /*
  95. * A buffer that contains a block of DMA-able coherent memory used for
  96. * storing a portion of a DMA descriptor program.
  97. */
  98. struct descriptor_buffer {
  99. struct list_head list;
  100. dma_addr_t buffer_bus;
  101. size_t buffer_size;
  102. size_t used;
  103. struct descriptor buffer[0];
  104. };
  105. struct context {
  106. struct fw_ohci *ohci;
  107. u32 regs;
  108. int total_allocation;
  109. /*
  110. * List of page-sized buffers for storing DMA descriptors.
  111. * Head of list contains buffers in use and tail of list contains
  112. * free buffers.
  113. */
  114. struct list_head buffer_list;
  115. /*
  116. * Pointer to a buffer inside buffer_list that contains the tail
  117. * end of the current DMA program.
  118. */
  119. struct descriptor_buffer *buffer_tail;
  120. /*
  121. * The descriptor containing the branch address of the first
  122. * descriptor that has not yet been filled by the device.
  123. */
  124. struct descriptor *last;
  125. /*
  126. * The last descriptor in the DMA program. It contains the branch
  127. * address that must be updated upon appending a new descriptor.
  128. */
  129. struct descriptor *prev;
  130. descriptor_callback_t callback;
  131. struct tasklet_struct tasklet;
  132. };
  133. #define IT_HEADER_SY(v) ((v) << 0)
  134. #define IT_HEADER_TCODE(v) ((v) << 4)
  135. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  136. #define IT_HEADER_TAG(v) ((v) << 14)
  137. #define IT_HEADER_SPEED(v) ((v) << 16)
  138. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  139. struct iso_context {
  140. struct fw_iso_context base;
  141. struct context context;
  142. int excess_bytes;
  143. void *header;
  144. size_t header_length;
  145. };
  146. #define CONFIG_ROM_SIZE 1024
  147. struct fw_ohci {
  148. struct fw_card card;
  149. __iomem char *registers;
  150. dma_addr_t self_id_bus;
  151. __le32 *self_id_cpu;
  152. struct tasklet_struct bus_reset_tasklet;
  153. int node_id;
  154. int generation;
  155. int request_generation; /* for timestamping incoming requests */
  156. u32 bus_seconds;
  157. bool use_dualbuffer;
  158. bool old_uninorth;
  159. bool bus_reset_packet_quirk;
  160. /*
  161. * Spinlock for accessing fw_ohci data. Never call out of
  162. * this driver with this lock held.
  163. */
  164. spinlock_t lock;
  165. u32 self_id_buffer[512];
  166. /* Config rom buffers */
  167. __be32 *config_rom;
  168. dma_addr_t config_rom_bus;
  169. __be32 *next_config_rom;
  170. dma_addr_t next_config_rom_bus;
  171. u32 next_header;
  172. struct ar_context ar_request_ctx;
  173. struct ar_context ar_response_ctx;
  174. struct context at_request_ctx;
  175. struct context at_response_ctx;
  176. u32 it_context_mask;
  177. struct iso_context *it_context_list;
  178. u32 ir_context_mask;
  179. struct iso_context *ir_context_list;
  180. };
  181. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  182. {
  183. return container_of(card, struct fw_ohci, card);
  184. }
  185. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  186. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  187. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  188. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  189. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  190. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  191. #define CONTEXT_RUN 0x8000
  192. #define CONTEXT_WAKE 0x1000
  193. #define CONTEXT_DEAD 0x0800
  194. #define CONTEXT_ACTIVE 0x0400
  195. #define OHCI1394_MAX_AT_REQ_RETRIES 0x2
  196. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  197. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  198. #define FW_OHCI_MAJOR 240
  199. #define OHCI1394_REGISTER_SIZE 0x800
  200. #define OHCI_LOOP_COUNT 500
  201. #define OHCI1394_PCI_HCI_Control 0x40
  202. #define SELF_ID_BUF_SIZE 0x800
  203. #define OHCI_TCODE_PHY_PACKET 0x0e
  204. #define OHCI_VERSION_1_1 0x010010
  205. static char ohci_driver_name[] = KBUILD_MODNAME;
  206. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  207. #define OHCI_PARAM_DEBUG_AT_AR 1
  208. #define OHCI_PARAM_DEBUG_SELFIDS 2
  209. #define OHCI_PARAM_DEBUG_IRQS 4
  210. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  211. static int param_debug;
  212. module_param_named(debug, param_debug, int, 0644);
  213. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  214. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  215. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  216. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  217. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  218. ", or a combination, or all = -1)");
  219. static void log_irqs(u32 evt)
  220. {
  221. if (likely(!(param_debug &
  222. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  223. return;
  224. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  225. !(evt & OHCI1394_busReset))
  226. return;
  227. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  228. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  229. evt & OHCI1394_RQPkt ? " AR_req" : "",
  230. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  231. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  232. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  233. evt & OHCI1394_isochRx ? " IR" : "",
  234. evt & OHCI1394_isochTx ? " IT" : "",
  235. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  236. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  237. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  238. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  239. evt & OHCI1394_busReset ? " busReset" : "",
  240. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  241. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  242. OHCI1394_respTxComplete | OHCI1394_isochRx |
  243. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  244. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  245. OHCI1394_regAccessFail | OHCI1394_busReset)
  246. ? " ?" : "");
  247. }
  248. static const char *speed[] = {
  249. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  250. };
  251. static const char *power[] = {
  252. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  253. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  254. };
  255. static const char port[] = { '.', '-', 'p', 'c', };
  256. static char _p(u32 *s, int shift)
  257. {
  258. return port[*s >> shift & 3];
  259. }
  260. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  261. {
  262. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  263. return;
  264. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  265. self_id_count, generation, node_id);
  266. for (; self_id_count--; ++s)
  267. if ((*s & 1 << 23) == 0)
  268. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  269. "%s gc=%d %s %s%s%s\n",
  270. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  271. speed[*s >> 14 & 3], *s >> 16 & 63,
  272. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  273. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  274. else
  275. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  276. *s, *s >> 24 & 63,
  277. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  278. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  279. }
  280. static const char *evts[] = {
  281. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  282. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  283. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  284. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  285. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  286. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  287. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  288. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  289. [0x10] = "-reserved-", [0x11] = "ack_complete",
  290. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  291. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  292. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  293. [0x18] = "-reserved-", [0x19] = "-reserved-",
  294. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  295. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  296. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  297. [0x20] = "pending/cancelled",
  298. };
  299. static const char *tcodes[] = {
  300. [0x0] = "QW req", [0x1] = "BW req",
  301. [0x2] = "W resp", [0x3] = "-reserved-",
  302. [0x4] = "QR req", [0x5] = "BR req",
  303. [0x6] = "QR resp", [0x7] = "BR resp",
  304. [0x8] = "cycle start", [0x9] = "Lk req",
  305. [0xa] = "async stream packet", [0xb] = "Lk resp",
  306. [0xc] = "-reserved-", [0xd] = "-reserved-",
  307. [0xe] = "link internal", [0xf] = "-reserved-",
  308. };
  309. static const char *phys[] = {
  310. [0x0] = "phy config packet", [0x1] = "link-on packet",
  311. [0x2] = "self-id packet", [0x3] = "-reserved-",
  312. };
  313. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  314. {
  315. int tcode = header[0] >> 4 & 0xf;
  316. char specific[12];
  317. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  318. return;
  319. if (unlikely(evt >= ARRAY_SIZE(evts)))
  320. evt = 0x1f;
  321. if (evt == OHCI1394_evt_bus_reset) {
  322. fw_notify("A%c evt_bus_reset, generation %d\n",
  323. dir, (header[2] >> 16) & 0xff);
  324. return;
  325. }
  326. if (header[0] == ~header[1]) {
  327. fw_notify("A%c %s, %s, %08x\n",
  328. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  329. return;
  330. }
  331. switch (tcode) {
  332. case 0x0: case 0x6: case 0x8:
  333. snprintf(specific, sizeof(specific), " = %08x",
  334. be32_to_cpu((__force __be32)header[3]));
  335. break;
  336. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  337. snprintf(specific, sizeof(specific), " %x,%x",
  338. header[3] >> 16, header[3] & 0xffff);
  339. break;
  340. default:
  341. specific[0] = '\0';
  342. }
  343. switch (tcode) {
  344. case 0xe: case 0xa:
  345. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  346. break;
  347. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  348. fw_notify("A%c spd %x tl %02x, "
  349. "%04x -> %04x, %s, "
  350. "%s, %04x%08x%s\n",
  351. dir, speed, header[0] >> 10 & 0x3f,
  352. header[1] >> 16, header[0] >> 16, evts[evt],
  353. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  354. break;
  355. default:
  356. fw_notify("A%c spd %x tl %02x, "
  357. "%04x -> %04x, %s, "
  358. "%s%s\n",
  359. dir, speed, header[0] >> 10 & 0x3f,
  360. header[1] >> 16, header[0] >> 16, evts[evt],
  361. tcodes[tcode], specific);
  362. }
  363. }
  364. #else
  365. #define log_irqs(evt)
  366. #define log_selfids(node_id, generation, self_id_count, sid)
  367. #define log_ar_at_event(dir, speed, header, evt)
  368. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  369. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  370. {
  371. writel(data, ohci->registers + offset);
  372. }
  373. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  374. {
  375. return readl(ohci->registers + offset);
  376. }
  377. static inline void flush_writes(const struct fw_ohci *ohci)
  378. {
  379. /* Do a dummy read to flush writes. */
  380. reg_read(ohci, OHCI1394_Version);
  381. }
  382. static int
  383. ohci_update_phy_reg(struct fw_card *card, int addr,
  384. int clear_bits, int set_bits)
  385. {
  386. struct fw_ohci *ohci = fw_ohci(card);
  387. u32 val, old;
  388. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  389. flush_writes(ohci);
  390. msleep(2);
  391. val = reg_read(ohci, OHCI1394_PhyControl);
  392. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  393. fw_error("failed to set phy reg bits.\n");
  394. return -EBUSY;
  395. }
  396. old = OHCI1394_PhyControl_ReadData(val);
  397. old = (old & ~clear_bits) | set_bits;
  398. reg_write(ohci, OHCI1394_PhyControl,
  399. OHCI1394_PhyControl_Write(addr, old));
  400. return 0;
  401. }
  402. static int ar_context_add_page(struct ar_context *ctx)
  403. {
  404. struct device *dev = ctx->ohci->card.device;
  405. struct ar_buffer *ab;
  406. dma_addr_t uninitialized_var(ab_bus);
  407. size_t offset;
  408. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  409. if (ab == NULL)
  410. return -ENOMEM;
  411. ab->next = NULL;
  412. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  413. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  414. DESCRIPTOR_STATUS |
  415. DESCRIPTOR_BRANCH_ALWAYS);
  416. offset = offsetof(struct ar_buffer, data);
  417. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  418. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  419. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  420. ab->descriptor.branch_address = 0;
  421. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  422. ctx->last_buffer->next = ab;
  423. ctx->last_buffer = ab;
  424. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  425. flush_writes(ctx->ohci);
  426. return 0;
  427. }
  428. static void ar_context_release(struct ar_context *ctx)
  429. {
  430. struct ar_buffer *ab, *ab_next;
  431. size_t offset;
  432. dma_addr_t ab_bus;
  433. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  434. ab_next = ab->next;
  435. offset = offsetof(struct ar_buffer, data);
  436. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  437. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  438. ab, ab_bus);
  439. }
  440. }
  441. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  442. #define cond_le32_to_cpu(v) \
  443. (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
  444. #else
  445. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  446. #endif
  447. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  448. {
  449. struct fw_ohci *ohci = ctx->ohci;
  450. struct fw_packet p;
  451. u32 status, length, tcode;
  452. int evt;
  453. p.header[0] = cond_le32_to_cpu(buffer[0]);
  454. p.header[1] = cond_le32_to_cpu(buffer[1]);
  455. p.header[2] = cond_le32_to_cpu(buffer[2]);
  456. tcode = (p.header[0] >> 4) & 0x0f;
  457. switch (tcode) {
  458. case TCODE_WRITE_QUADLET_REQUEST:
  459. case TCODE_READ_QUADLET_RESPONSE:
  460. p.header[3] = (__force __u32) buffer[3];
  461. p.header_length = 16;
  462. p.payload_length = 0;
  463. break;
  464. case TCODE_READ_BLOCK_REQUEST :
  465. p.header[3] = cond_le32_to_cpu(buffer[3]);
  466. p.header_length = 16;
  467. p.payload_length = 0;
  468. break;
  469. case TCODE_WRITE_BLOCK_REQUEST:
  470. case TCODE_READ_BLOCK_RESPONSE:
  471. case TCODE_LOCK_REQUEST:
  472. case TCODE_LOCK_RESPONSE:
  473. p.header[3] = cond_le32_to_cpu(buffer[3]);
  474. p.header_length = 16;
  475. p.payload_length = p.header[3] >> 16;
  476. break;
  477. case TCODE_WRITE_RESPONSE:
  478. case TCODE_READ_QUADLET_REQUEST:
  479. case OHCI_TCODE_PHY_PACKET:
  480. p.header_length = 12;
  481. p.payload_length = 0;
  482. break;
  483. default:
  484. /* FIXME: Stop context, discard everything, and restart? */
  485. p.header_length = 0;
  486. p.payload_length = 0;
  487. }
  488. p.payload = (void *) buffer + p.header_length;
  489. /* FIXME: What to do about evt_* errors? */
  490. length = (p.header_length + p.payload_length + 3) / 4;
  491. status = cond_le32_to_cpu(buffer[length]);
  492. evt = (status >> 16) & 0x1f;
  493. p.ack = evt - 16;
  494. p.speed = (status >> 21) & 0x7;
  495. p.timestamp = status & 0xffff;
  496. p.generation = ohci->request_generation;
  497. log_ar_at_event('R', p.speed, p.header, evt);
  498. /*
  499. * The OHCI bus reset handler synthesizes a phy packet with
  500. * the new generation number when a bus reset happens (see
  501. * section 8.4.2.3). This helps us determine when a request
  502. * was received and make sure we send the response in the same
  503. * generation. We only need this for requests; for responses
  504. * we use the unique tlabel for finding the matching
  505. * request.
  506. *
  507. * Alas some chips sometimes emit bus reset packets with a
  508. * wrong generation. We set the correct generation for these
  509. * at a slightly incorrect time (in bus_reset_tasklet).
  510. */
  511. if (evt == OHCI1394_evt_bus_reset) {
  512. if (!ohci->bus_reset_packet_quirk)
  513. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  514. } else if (ctx == &ohci->ar_request_ctx) {
  515. fw_core_handle_request(&ohci->card, &p);
  516. } else {
  517. fw_core_handle_response(&ohci->card, &p);
  518. }
  519. return buffer + length + 1;
  520. }
  521. static void ar_context_tasklet(unsigned long data)
  522. {
  523. struct ar_context *ctx = (struct ar_context *)data;
  524. struct fw_ohci *ohci = ctx->ohci;
  525. struct ar_buffer *ab;
  526. struct descriptor *d;
  527. void *buffer, *end;
  528. ab = ctx->current_buffer;
  529. d = &ab->descriptor;
  530. if (d->res_count == 0) {
  531. size_t size, rest, offset;
  532. dma_addr_t start_bus;
  533. void *start;
  534. /*
  535. * This descriptor is finished and we may have a
  536. * packet split across this and the next buffer. We
  537. * reuse the page for reassembling the split packet.
  538. */
  539. offset = offsetof(struct ar_buffer, data);
  540. start = buffer = ab;
  541. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  542. ab = ab->next;
  543. d = &ab->descriptor;
  544. size = buffer + PAGE_SIZE - ctx->pointer;
  545. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  546. memmove(buffer, ctx->pointer, size);
  547. memcpy(buffer + size, ab->data, rest);
  548. ctx->current_buffer = ab;
  549. ctx->pointer = (void *) ab->data + rest;
  550. end = buffer + size + rest;
  551. while (buffer < end)
  552. buffer = handle_ar_packet(ctx, buffer);
  553. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  554. start, start_bus);
  555. ar_context_add_page(ctx);
  556. } else {
  557. buffer = ctx->pointer;
  558. ctx->pointer = end =
  559. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  560. while (buffer < end)
  561. buffer = handle_ar_packet(ctx, buffer);
  562. }
  563. }
  564. static int
  565. ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci, u32 regs)
  566. {
  567. struct ar_buffer ab;
  568. ctx->regs = regs;
  569. ctx->ohci = ohci;
  570. ctx->last_buffer = &ab;
  571. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  572. ar_context_add_page(ctx);
  573. ar_context_add_page(ctx);
  574. ctx->current_buffer = ab.next;
  575. ctx->pointer = ctx->current_buffer->data;
  576. return 0;
  577. }
  578. static void ar_context_run(struct ar_context *ctx)
  579. {
  580. struct ar_buffer *ab = ctx->current_buffer;
  581. dma_addr_t ab_bus;
  582. size_t offset;
  583. offset = offsetof(struct ar_buffer, data);
  584. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  585. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  586. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  587. flush_writes(ctx->ohci);
  588. }
  589. static struct descriptor *
  590. find_branch_descriptor(struct descriptor *d, int z)
  591. {
  592. int b, key;
  593. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  594. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  595. /* figure out which descriptor the branch address goes in */
  596. if (z == 2 && (b == 3 || key == 2))
  597. return d;
  598. else
  599. return d + z - 1;
  600. }
  601. static void context_tasklet(unsigned long data)
  602. {
  603. struct context *ctx = (struct context *) data;
  604. struct descriptor *d, *last;
  605. u32 address;
  606. int z;
  607. struct descriptor_buffer *desc;
  608. desc = list_entry(ctx->buffer_list.next,
  609. struct descriptor_buffer, list);
  610. last = ctx->last;
  611. while (last->branch_address != 0) {
  612. struct descriptor_buffer *old_desc = desc;
  613. address = le32_to_cpu(last->branch_address);
  614. z = address & 0xf;
  615. address &= ~0xf;
  616. /* If the branch address points to a buffer outside of the
  617. * current buffer, advance to the next buffer. */
  618. if (address < desc->buffer_bus ||
  619. address >= desc->buffer_bus + desc->used)
  620. desc = list_entry(desc->list.next,
  621. struct descriptor_buffer, list);
  622. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  623. last = find_branch_descriptor(d, z);
  624. if (!ctx->callback(ctx, d, last))
  625. break;
  626. if (old_desc != desc) {
  627. /* If we've advanced to the next buffer, move the
  628. * previous buffer to the free list. */
  629. unsigned long flags;
  630. old_desc->used = 0;
  631. spin_lock_irqsave(&ctx->ohci->lock, flags);
  632. list_move_tail(&old_desc->list, &ctx->buffer_list);
  633. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  634. }
  635. ctx->last = last;
  636. }
  637. }
  638. /*
  639. * Allocate a new buffer and add it to the list of free buffers for this
  640. * context. Must be called with ohci->lock held.
  641. */
  642. static int
  643. context_add_buffer(struct context *ctx)
  644. {
  645. struct descriptor_buffer *desc;
  646. dma_addr_t uninitialized_var(bus_addr);
  647. int offset;
  648. /*
  649. * 16MB of descriptors should be far more than enough for any DMA
  650. * program. This will catch run-away userspace or DoS attacks.
  651. */
  652. if (ctx->total_allocation >= 16*1024*1024)
  653. return -ENOMEM;
  654. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  655. &bus_addr, GFP_ATOMIC);
  656. if (!desc)
  657. return -ENOMEM;
  658. offset = (void *)&desc->buffer - (void *)desc;
  659. desc->buffer_size = PAGE_SIZE - offset;
  660. desc->buffer_bus = bus_addr + offset;
  661. desc->used = 0;
  662. list_add_tail(&desc->list, &ctx->buffer_list);
  663. ctx->total_allocation += PAGE_SIZE;
  664. return 0;
  665. }
  666. static int
  667. context_init(struct context *ctx, struct fw_ohci *ohci,
  668. u32 regs, descriptor_callback_t callback)
  669. {
  670. ctx->ohci = ohci;
  671. ctx->regs = regs;
  672. ctx->total_allocation = 0;
  673. INIT_LIST_HEAD(&ctx->buffer_list);
  674. if (context_add_buffer(ctx) < 0)
  675. return -ENOMEM;
  676. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  677. struct descriptor_buffer, list);
  678. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  679. ctx->callback = callback;
  680. /*
  681. * We put a dummy descriptor in the buffer that has a NULL
  682. * branch address and looks like it's been sent. That way we
  683. * have a descriptor to append DMA programs to.
  684. */
  685. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  686. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  687. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  688. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  689. ctx->last = ctx->buffer_tail->buffer;
  690. ctx->prev = ctx->buffer_tail->buffer;
  691. return 0;
  692. }
  693. static void
  694. context_release(struct context *ctx)
  695. {
  696. struct fw_card *card = &ctx->ohci->card;
  697. struct descriptor_buffer *desc, *tmp;
  698. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  699. dma_free_coherent(card->device, PAGE_SIZE, desc,
  700. desc->buffer_bus -
  701. ((void *)&desc->buffer - (void *)desc));
  702. }
  703. /* Must be called with ohci->lock held */
  704. static struct descriptor *
  705. context_get_descriptors(struct context *ctx, int z, dma_addr_t *d_bus)
  706. {
  707. struct descriptor *d = NULL;
  708. struct descriptor_buffer *desc = ctx->buffer_tail;
  709. if (z * sizeof(*d) > desc->buffer_size)
  710. return NULL;
  711. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  712. /* No room for the descriptor in this buffer, so advance to the
  713. * next one. */
  714. if (desc->list.next == &ctx->buffer_list) {
  715. /* If there is no free buffer next in the list,
  716. * allocate one. */
  717. if (context_add_buffer(ctx) < 0)
  718. return NULL;
  719. }
  720. desc = list_entry(desc->list.next,
  721. struct descriptor_buffer, list);
  722. ctx->buffer_tail = desc;
  723. }
  724. d = desc->buffer + desc->used / sizeof(*d);
  725. memset(d, 0, z * sizeof(*d));
  726. *d_bus = desc->buffer_bus + desc->used;
  727. return d;
  728. }
  729. static void context_run(struct context *ctx, u32 extra)
  730. {
  731. struct fw_ohci *ohci = ctx->ohci;
  732. reg_write(ohci, COMMAND_PTR(ctx->regs),
  733. le32_to_cpu(ctx->last->branch_address));
  734. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  735. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  736. flush_writes(ohci);
  737. }
  738. static void context_append(struct context *ctx,
  739. struct descriptor *d, int z, int extra)
  740. {
  741. dma_addr_t d_bus;
  742. struct descriptor_buffer *desc = ctx->buffer_tail;
  743. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  744. desc->used += (z + extra) * sizeof(*d);
  745. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  746. ctx->prev = find_branch_descriptor(d, z);
  747. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  748. flush_writes(ctx->ohci);
  749. }
  750. static void context_stop(struct context *ctx)
  751. {
  752. u32 reg;
  753. int i;
  754. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  755. flush_writes(ctx->ohci);
  756. for (i = 0; i < 10; i++) {
  757. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  758. if ((reg & CONTEXT_ACTIVE) == 0)
  759. break;
  760. fw_notify("context_stop: still active (0x%08x)\n", reg);
  761. mdelay(1);
  762. }
  763. }
  764. struct driver_data {
  765. struct fw_packet *packet;
  766. };
  767. /*
  768. * This function apppends a packet to the DMA queue for transmission.
  769. * Must always be called with the ochi->lock held to ensure proper
  770. * generation handling and locking around packet queue manipulation.
  771. */
  772. static int
  773. at_context_queue_packet(struct context *ctx, struct fw_packet *packet)
  774. {
  775. struct fw_ohci *ohci = ctx->ohci;
  776. dma_addr_t d_bus, uninitialized_var(payload_bus);
  777. struct driver_data *driver_data;
  778. struct descriptor *d, *last;
  779. __le32 *header;
  780. int z, tcode;
  781. u32 reg;
  782. d = context_get_descriptors(ctx, 4, &d_bus);
  783. if (d == NULL) {
  784. packet->ack = RCODE_SEND_ERROR;
  785. return -1;
  786. }
  787. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  788. d[0].res_count = cpu_to_le16(packet->timestamp);
  789. /*
  790. * The DMA format for asyncronous link packets is different
  791. * from the IEEE1394 layout, so shift the fields around
  792. * accordingly. If header_length is 8, it's a PHY packet, to
  793. * which we need to prepend an extra quadlet.
  794. */
  795. header = (__le32 *) &d[1];
  796. if (packet->header_length > 8) {
  797. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  798. (packet->speed << 16));
  799. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  800. (packet->header[0] & 0xffff0000));
  801. header[2] = cpu_to_le32(packet->header[2]);
  802. tcode = (packet->header[0] >> 4) & 0x0f;
  803. if (TCODE_IS_BLOCK_PACKET(tcode))
  804. header[3] = cpu_to_le32(packet->header[3]);
  805. else
  806. header[3] = (__force __le32) packet->header[3];
  807. d[0].req_count = cpu_to_le16(packet->header_length);
  808. } else {
  809. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  810. (packet->speed << 16));
  811. header[1] = cpu_to_le32(packet->header[0]);
  812. header[2] = cpu_to_le32(packet->header[1]);
  813. d[0].req_count = cpu_to_le16(12);
  814. }
  815. driver_data = (struct driver_data *) &d[3];
  816. driver_data->packet = packet;
  817. packet->driver_data = driver_data;
  818. if (packet->payload_length > 0) {
  819. payload_bus =
  820. dma_map_single(ohci->card.device, packet->payload,
  821. packet->payload_length, DMA_TO_DEVICE);
  822. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  823. packet->ack = RCODE_SEND_ERROR;
  824. return -1;
  825. }
  826. d[2].req_count = cpu_to_le16(packet->payload_length);
  827. d[2].data_address = cpu_to_le32(payload_bus);
  828. last = &d[2];
  829. z = 3;
  830. } else {
  831. last = &d[0];
  832. z = 2;
  833. }
  834. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  835. DESCRIPTOR_IRQ_ALWAYS |
  836. DESCRIPTOR_BRANCH_ALWAYS);
  837. /*
  838. * If the controller and packet generations don't match, we need to
  839. * bail out and try again. If IntEvent.busReset is set, the AT context
  840. * is halted, so appending to the context and trying to run it is
  841. * futile. Most controllers do the right thing and just flush the AT
  842. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  843. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  844. * up stalling out. So we just bail out in software and try again
  845. * later, and everyone is happy.
  846. * FIXME: Document how the locking works.
  847. */
  848. if (ohci->generation != packet->generation ||
  849. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  850. if (packet->payload_length > 0)
  851. dma_unmap_single(ohci->card.device, payload_bus,
  852. packet->payload_length, DMA_TO_DEVICE);
  853. packet->ack = RCODE_GENERATION;
  854. return -1;
  855. }
  856. context_append(ctx, d, z, 4 - z);
  857. /* If the context isn't already running, start it up. */
  858. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  859. if ((reg & CONTEXT_RUN) == 0)
  860. context_run(ctx, 0);
  861. return 0;
  862. }
  863. static int handle_at_packet(struct context *context,
  864. struct descriptor *d,
  865. struct descriptor *last)
  866. {
  867. struct driver_data *driver_data;
  868. struct fw_packet *packet;
  869. struct fw_ohci *ohci = context->ohci;
  870. dma_addr_t payload_bus;
  871. int evt;
  872. if (last->transfer_status == 0)
  873. /* This descriptor isn't done yet, stop iteration. */
  874. return 0;
  875. driver_data = (struct driver_data *) &d[3];
  876. packet = driver_data->packet;
  877. if (packet == NULL)
  878. /* This packet was cancelled, just continue. */
  879. return 1;
  880. payload_bus = le32_to_cpu(last->data_address);
  881. if (payload_bus != 0)
  882. dma_unmap_single(ohci->card.device, payload_bus,
  883. packet->payload_length, DMA_TO_DEVICE);
  884. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  885. packet->timestamp = le16_to_cpu(last->res_count);
  886. log_ar_at_event('T', packet->speed, packet->header, evt);
  887. switch (evt) {
  888. case OHCI1394_evt_timeout:
  889. /* Async response transmit timed out. */
  890. packet->ack = RCODE_CANCELLED;
  891. break;
  892. case OHCI1394_evt_flushed:
  893. /*
  894. * The packet was flushed should give same error as
  895. * when we try to use a stale generation count.
  896. */
  897. packet->ack = RCODE_GENERATION;
  898. break;
  899. case OHCI1394_evt_missing_ack:
  900. /*
  901. * Using a valid (current) generation count, but the
  902. * node is not on the bus or not sending acks.
  903. */
  904. packet->ack = RCODE_NO_ACK;
  905. break;
  906. case ACK_COMPLETE + 0x10:
  907. case ACK_PENDING + 0x10:
  908. case ACK_BUSY_X + 0x10:
  909. case ACK_BUSY_A + 0x10:
  910. case ACK_BUSY_B + 0x10:
  911. case ACK_DATA_ERROR + 0x10:
  912. case ACK_TYPE_ERROR + 0x10:
  913. packet->ack = evt - 0x10;
  914. break;
  915. default:
  916. packet->ack = RCODE_SEND_ERROR;
  917. break;
  918. }
  919. packet->callback(packet, &ohci->card, packet->ack);
  920. return 1;
  921. }
  922. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  923. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  924. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  925. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  926. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  927. static void
  928. handle_local_rom(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
  929. {
  930. struct fw_packet response;
  931. int tcode, length, i;
  932. tcode = HEADER_GET_TCODE(packet->header[0]);
  933. if (TCODE_IS_BLOCK_PACKET(tcode))
  934. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  935. else
  936. length = 4;
  937. i = csr - CSR_CONFIG_ROM;
  938. if (i + length > CONFIG_ROM_SIZE) {
  939. fw_fill_response(&response, packet->header,
  940. RCODE_ADDRESS_ERROR, NULL, 0);
  941. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  942. fw_fill_response(&response, packet->header,
  943. RCODE_TYPE_ERROR, NULL, 0);
  944. } else {
  945. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  946. (void *) ohci->config_rom + i, length);
  947. }
  948. fw_core_handle_response(&ohci->card, &response);
  949. }
  950. static void
  951. handle_local_lock(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
  952. {
  953. struct fw_packet response;
  954. int tcode, length, ext_tcode, sel;
  955. __be32 *payload, lock_old;
  956. u32 lock_arg, lock_data;
  957. tcode = HEADER_GET_TCODE(packet->header[0]);
  958. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  959. payload = packet->payload;
  960. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  961. if (tcode == TCODE_LOCK_REQUEST &&
  962. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  963. lock_arg = be32_to_cpu(payload[0]);
  964. lock_data = be32_to_cpu(payload[1]);
  965. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  966. lock_arg = 0;
  967. lock_data = 0;
  968. } else {
  969. fw_fill_response(&response, packet->header,
  970. RCODE_TYPE_ERROR, NULL, 0);
  971. goto out;
  972. }
  973. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  974. reg_write(ohci, OHCI1394_CSRData, lock_data);
  975. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  976. reg_write(ohci, OHCI1394_CSRControl, sel);
  977. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  978. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  979. else
  980. fw_notify("swap not done yet\n");
  981. fw_fill_response(&response, packet->header,
  982. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  983. out:
  984. fw_core_handle_response(&ohci->card, &response);
  985. }
  986. static void
  987. handle_local_request(struct context *ctx, struct fw_packet *packet)
  988. {
  989. u64 offset;
  990. u32 csr;
  991. if (ctx == &ctx->ohci->at_request_ctx) {
  992. packet->ack = ACK_PENDING;
  993. packet->callback(packet, &ctx->ohci->card, packet->ack);
  994. }
  995. offset =
  996. ((unsigned long long)
  997. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  998. packet->header[2];
  999. csr = offset - CSR_REGISTER_BASE;
  1000. /* Handle config rom reads. */
  1001. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1002. handle_local_rom(ctx->ohci, packet, csr);
  1003. else switch (csr) {
  1004. case CSR_BUS_MANAGER_ID:
  1005. case CSR_BANDWIDTH_AVAILABLE:
  1006. case CSR_CHANNELS_AVAILABLE_HI:
  1007. case CSR_CHANNELS_AVAILABLE_LO:
  1008. handle_local_lock(ctx->ohci, packet, csr);
  1009. break;
  1010. default:
  1011. if (ctx == &ctx->ohci->at_request_ctx)
  1012. fw_core_handle_request(&ctx->ohci->card, packet);
  1013. else
  1014. fw_core_handle_response(&ctx->ohci->card, packet);
  1015. break;
  1016. }
  1017. if (ctx == &ctx->ohci->at_response_ctx) {
  1018. packet->ack = ACK_COMPLETE;
  1019. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1020. }
  1021. }
  1022. static void
  1023. at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1024. {
  1025. unsigned long flags;
  1026. int retval;
  1027. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1028. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1029. ctx->ohci->generation == packet->generation) {
  1030. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1031. handle_local_request(ctx, packet);
  1032. return;
  1033. }
  1034. retval = at_context_queue_packet(ctx, packet);
  1035. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1036. if (retval < 0)
  1037. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1038. }
  1039. static void bus_reset_tasklet(unsigned long data)
  1040. {
  1041. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1042. int self_id_count, i, j, reg;
  1043. int generation, new_generation;
  1044. unsigned long flags;
  1045. void *free_rom = NULL;
  1046. dma_addr_t free_rom_bus = 0;
  1047. reg = reg_read(ohci, OHCI1394_NodeID);
  1048. if (!(reg & OHCI1394_NodeID_idValid)) {
  1049. fw_notify("node ID not valid, new bus reset in progress\n");
  1050. return;
  1051. }
  1052. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1053. fw_notify("malconfigured bus\n");
  1054. return;
  1055. }
  1056. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1057. OHCI1394_NodeID_nodeNumber);
  1058. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1059. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1060. fw_notify("inconsistent self IDs\n");
  1061. return;
  1062. }
  1063. /*
  1064. * The count in the SelfIDCount register is the number of
  1065. * bytes in the self ID receive buffer. Since we also receive
  1066. * the inverted quadlets and a header quadlet, we shift one
  1067. * bit extra to get the actual number of self IDs.
  1068. */
  1069. self_id_count = (reg >> 3) & 0x3ff;
  1070. if (self_id_count == 0) {
  1071. fw_notify("inconsistent self IDs\n");
  1072. return;
  1073. }
  1074. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1075. rmb();
  1076. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1077. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1078. fw_notify("inconsistent self IDs\n");
  1079. return;
  1080. }
  1081. ohci->self_id_buffer[j] =
  1082. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1083. }
  1084. rmb();
  1085. /*
  1086. * Check the consistency of the self IDs we just read. The
  1087. * problem we face is that a new bus reset can start while we
  1088. * read out the self IDs from the DMA buffer. If this happens,
  1089. * the DMA buffer will be overwritten with new self IDs and we
  1090. * will read out inconsistent data. The OHCI specification
  1091. * (section 11.2) recommends a technique similar to
  1092. * linux/seqlock.h, where we remember the generation of the
  1093. * self IDs in the buffer before reading them out and compare
  1094. * it to the current generation after reading them out. If
  1095. * the two generations match we know we have a consistent set
  1096. * of self IDs.
  1097. */
  1098. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1099. if (new_generation != generation) {
  1100. fw_notify("recursive bus reset detected, "
  1101. "discarding self ids\n");
  1102. return;
  1103. }
  1104. /* FIXME: Document how the locking works. */
  1105. spin_lock_irqsave(&ohci->lock, flags);
  1106. ohci->generation = generation;
  1107. context_stop(&ohci->at_request_ctx);
  1108. context_stop(&ohci->at_response_ctx);
  1109. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1110. if (ohci->bus_reset_packet_quirk)
  1111. ohci->request_generation = generation;
  1112. /*
  1113. * This next bit is unrelated to the AT context stuff but we
  1114. * have to do it under the spinlock also. If a new config rom
  1115. * was set up before this reset, the old one is now no longer
  1116. * in use and we can free it. Update the config rom pointers
  1117. * to point to the current config rom and clear the
  1118. * next_config_rom pointer so a new udpate can take place.
  1119. */
  1120. if (ohci->next_config_rom != NULL) {
  1121. if (ohci->next_config_rom != ohci->config_rom) {
  1122. free_rom = ohci->config_rom;
  1123. free_rom_bus = ohci->config_rom_bus;
  1124. }
  1125. ohci->config_rom = ohci->next_config_rom;
  1126. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1127. ohci->next_config_rom = NULL;
  1128. /*
  1129. * Restore config_rom image and manually update
  1130. * config_rom registers. Writing the header quadlet
  1131. * will indicate that the config rom is ready, so we
  1132. * do that last.
  1133. */
  1134. reg_write(ohci, OHCI1394_BusOptions,
  1135. be32_to_cpu(ohci->config_rom[2]));
  1136. ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
  1137. reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
  1138. }
  1139. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1140. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1141. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1142. #endif
  1143. spin_unlock_irqrestore(&ohci->lock, flags);
  1144. if (free_rom)
  1145. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1146. free_rom, free_rom_bus);
  1147. log_selfids(ohci->node_id, generation,
  1148. self_id_count, ohci->self_id_buffer);
  1149. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1150. self_id_count, ohci->self_id_buffer);
  1151. }
  1152. static irqreturn_t irq_handler(int irq, void *data)
  1153. {
  1154. struct fw_ohci *ohci = data;
  1155. u32 event, iso_event, cycle_time;
  1156. int i;
  1157. event = reg_read(ohci, OHCI1394_IntEventClear);
  1158. if (!event || !~event)
  1159. return IRQ_NONE;
  1160. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1161. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1162. log_irqs(event);
  1163. if (event & OHCI1394_selfIDComplete)
  1164. tasklet_schedule(&ohci->bus_reset_tasklet);
  1165. if (event & OHCI1394_RQPkt)
  1166. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1167. if (event & OHCI1394_RSPkt)
  1168. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1169. if (event & OHCI1394_reqTxComplete)
  1170. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1171. if (event & OHCI1394_respTxComplete)
  1172. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1173. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1174. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1175. while (iso_event) {
  1176. i = ffs(iso_event) - 1;
  1177. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1178. iso_event &= ~(1 << i);
  1179. }
  1180. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1181. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1182. while (iso_event) {
  1183. i = ffs(iso_event) - 1;
  1184. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1185. iso_event &= ~(1 << i);
  1186. }
  1187. if (unlikely(event & OHCI1394_regAccessFail))
  1188. fw_error("Register access failure - "
  1189. "please notify linux1394-devel@lists.sf.net\n");
  1190. if (unlikely(event & OHCI1394_postedWriteErr))
  1191. fw_error("PCI posted write error\n");
  1192. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1193. if (printk_ratelimit())
  1194. fw_notify("isochronous cycle too long\n");
  1195. reg_write(ohci, OHCI1394_LinkControlSet,
  1196. OHCI1394_LinkControl_cycleMaster);
  1197. }
  1198. if (event & OHCI1394_cycle64Seconds) {
  1199. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1200. if ((cycle_time & 0x80000000) == 0)
  1201. ohci->bus_seconds++;
  1202. }
  1203. return IRQ_HANDLED;
  1204. }
  1205. static int software_reset(struct fw_ohci *ohci)
  1206. {
  1207. int i;
  1208. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1209. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1210. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1211. OHCI1394_HCControl_softReset) == 0)
  1212. return 0;
  1213. msleep(1);
  1214. }
  1215. return -EBUSY;
  1216. }
  1217. static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
  1218. {
  1219. struct fw_ohci *ohci = fw_ohci(card);
  1220. struct pci_dev *dev = to_pci_dev(card->device);
  1221. u32 lps;
  1222. int i;
  1223. if (software_reset(ohci)) {
  1224. fw_error("Failed to reset ohci card.\n");
  1225. return -EBUSY;
  1226. }
  1227. /*
  1228. * Now enable LPS, which we need in order to start accessing
  1229. * most of the registers. In fact, on some cards (ALI M5251),
  1230. * accessing registers in the SClk domain without LPS enabled
  1231. * will lock up the machine. Wait 50msec to make sure we have
  1232. * full link enabled. However, with some cards (well, at least
  1233. * a JMicron PCIe card), we have to try again sometimes.
  1234. */
  1235. reg_write(ohci, OHCI1394_HCControlSet,
  1236. OHCI1394_HCControl_LPS |
  1237. OHCI1394_HCControl_postedWriteEnable);
  1238. flush_writes(ohci);
  1239. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1240. msleep(50);
  1241. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1242. OHCI1394_HCControl_LPS;
  1243. }
  1244. if (!lps) {
  1245. fw_error("Failed to set Link Power Status\n");
  1246. return -EIO;
  1247. }
  1248. reg_write(ohci, OHCI1394_HCControlClear,
  1249. OHCI1394_HCControl_noByteSwapData);
  1250. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1251. reg_write(ohci, OHCI1394_LinkControlClear,
  1252. OHCI1394_LinkControl_rcvPhyPkt);
  1253. reg_write(ohci, OHCI1394_LinkControlSet,
  1254. OHCI1394_LinkControl_rcvSelfID |
  1255. OHCI1394_LinkControl_cycleTimerEnable |
  1256. OHCI1394_LinkControl_cycleMaster);
  1257. reg_write(ohci, OHCI1394_ATRetries,
  1258. OHCI1394_MAX_AT_REQ_RETRIES |
  1259. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1260. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1261. ar_context_run(&ohci->ar_request_ctx);
  1262. ar_context_run(&ohci->ar_response_ctx);
  1263. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1264. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1265. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1266. reg_write(ohci, OHCI1394_IntMaskSet,
  1267. OHCI1394_selfIDComplete |
  1268. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1269. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1270. OHCI1394_isochRx | OHCI1394_isochTx |
  1271. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1272. OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
  1273. OHCI1394_masterIntEnable);
  1274. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1275. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1276. /* Activate link_on bit and contender bit in our self ID packets.*/
  1277. if (ohci_update_phy_reg(card, 4, 0,
  1278. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1279. return -EIO;
  1280. /*
  1281. * When the link is not yet enabled, the atomic config rom
  1282. * update mechanism described below in ohci_set_config_rom()
  1283. * is not active. We have to update ConfigRomHeader and
  1284. * BusOptions manually, and the write to ConfigROMmap takes
  1285. * effect immediately. We tie this to the enabling of the
  1286. * link, so we have a valid config rom before enabling - the
  1287. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1288. * values before enabling.
  1289. *
  1290. * However, when the ConfigROMmap is written, some controllers
  1291. * always read back quadlets 0 and 2 from the config rom to
  1292. * the ConfigRomHeader and BusOptions registers on bus reset.
  1293. * They shouldn't do that in this initial case where the link
  1294. * isn't enabled. This means we have to use the same
  1295. * workaround here, setting the bus header to 0 and then write
  1296. * the right values in the bus reset tasklet.
  1297. */
  1298. if (config_rom) {
  1299. ohci->next_config_rom =
  1300. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1301. &ohci->next_config_rom_bus,
  1302. GFP_KERNEL);
  1303. if (ohci->next_config_rom == NULL)
  1304. return -ENOMEM;
  1305. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1306. fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
  1307. } else {
  1308. /*
  1309. * In the suspend case, config_rom is NULL, which
  1310. * means that we just reuse the old config rom.
  1311. */
  1312. ohci->next_config_rom = ohci->config_rom;
  1313. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1314. }
  1315. ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
  1316. ohci->next_config_rom[0] = 0;
  1317. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1318. reg_write(ohci, OHCI1394_BusOptions,
  1319. be32_to_cpu(ohci->next_config_rom[2]));
  1320. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1321. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1322. if (request_irq(dev->irq, irq_handler,
  1323. IRQF_SHARED, ohci_driver_name, ohci)) {
  1324. fw_error("Failed to allocate shared interrupt %d.\n",
  1325. dev->irq);
  1326. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1327. ohci->config_rom, ohci->config_rom_bus);
  1328. return -EIO;
  1329. }
  1330. reg_write(ohci, OHCI1394_HCControlSet,
  1331. OHCI1394_HCControl_linkEnable |
  1332. OHCI1394_HCControl_BIBimageValid);
  1333. flush_writes(ohci);
  1334. /*
  1335. * We are ready to go, initiate bus reset to finish the
  1336. * initialization.
  1337. */
  1338. fw_core_initiate_bus_reset(&ohci->card, 1);
  1339. return 0;
  1340. }
  1341. static int
  1342. ohci_set_config_rom(struct fw_card *card, u32 *config_rom, size_t length)
  1343. {
  1344. struct fw_ohci *ohci;
  1345. unsigned long flags;
  1346. int retval = -EBUSY;
  1347. __be32 *next_config_rom;
  1348. dma_addr_t uninitialized_var(next_config_rom_bus);
  1349. ohci = fw_ohci(card);
  1350. /*
  1351. * When the OHCI controller is enabled, the config rom update
  1352. * mechanism is a bit tricky, but easy enough to use. See
  1353. * section 5.5.6 in the OHCI specification.
  1354. *
  1355. * The OHCI controller caches the new config rom address in a
  1356. * shadow register (ConfigROMmapNext) and needs a bus reset
  1357. * for the changes to take place. When the bus reset is
  1358. * detected, the controller loads the new values for the
  1359. * ConfigRomHeader and BusOptions registers from the specified
  1360. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1361. * shadow register. All automatically and atomically.
  1362. *
  1363. * Now, there's a twist to this story. The automatic load of
  1364. * ConfigRomHeader and BusOptions doesn't honor the
  1365. * noByteSwapData bit, so with a be32 config rom, the
  1366. * controller will load be32 values in to these registers
  1367. * during the atomic update, even on litte endian
  1368. * architectures. The workaround we use is to put a 0 in the
  1369. * header quadlet; 0 is endian agnostic and means that the
  1370. * config rom isn't ready yet. In the bus reset tasklet we
  1371. * then set up the real values for the two registers.
  1372. *
  1373. * We use ohci->lock to avoid racing with the code that sets
  1374. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1375. */
  1376. next_config_rom =
  1377. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1378. &next_config_rom_bus, GFP_KERNEL);
  1379. if (next_config_rom == NULL)
  1380. return -ENOMEM;
  1381. spin_lock_irqsave(&ohci->lock, flags);
  1382. if (ohci->next_config_rom == NULL) {
  1383. ohci->next_config_rom = next_config_rom;
  1384. ohci->next_config_rom_bus = next_config_rom_bus;
  1385. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1386. fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
  1387. length * 4);
  1388. ohci->next_header = config_rom[0];
  1389. ohci->next_config_rom[0] = 0;
  1390. reg_write(ohci, OHCI1394_ConfigROMmap,
  1391. ohci->next_config_rom_bus);
  1392. retval = 0;
  1393. }
  1394. spin_unlock_irqrestore(&ohci->lock, flags);
  1395. /*
  1396. * Now initiate a bus reset to have the changes take
  1397. * effect. We clean up the old config rom memory and DMA
  1398. * mappings in the bus reset tasklet, since the OHCI
  1399. * controller could need to access it before the bus reset
  1400. * takes effect.
  1401. */
  1402. if (retval == 0)
  1403. fw_core_initiate_bus_reset(&ohci->card, 1);
  1404. else
  1405. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1406. next_config_rom, next_config_rom_bus);
  1407. return retval;
  1408. }
  1409. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1410. {
  1411. struct fw_ohci *ohci = fw_ohci(card);
  1412. at_context_transmit(&ohci->at_request_ctx, packet);
  1413. }
  1414. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1415. {
  1416. struct fw_ohci *ohci = fw_ohci(card);
  1417. at_context_transmit(&ohci->at_response_ctx, packet);
  1418. }
  1419. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1420. {
  1421. struct fw_ohci *ohci = fw_ohci(card);
  1422. struct context *ctx = &ohci->at_request_ctx;
  1423. struct driver_data *driver_data = packet->driver_data;
  1424. int retval = -ENOENT;
  1425. tasklet_disable(&ctx->tasklet);
  1426. if (packet->ack != 0)
  1427. goto out;
  1428. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1429. driver_data->packet = NULL;
  1430. packet->ack = RCODE_CANCELLED;
  1431. packet->callback(packet, &ohci->card, packet->ack);
  1432. retval = 0;
  1433. out:
  1434. tasklet_enable(&ctx->tasklet);
  1435. return retval;
  1436. }
  1437. static int
  1438. ohci_enable_phys_dma(struct fw_card *card, int node_id, int generation)
  1439. {
  1440. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1441. return 0;
  1442. #else
  1443. struct fw_ohci *ohci = fw_ohci(card);
  1444. unsigned long flags;
  1445. int n, retval = 0;
  1446. /*
  1447. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1448. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1449. */
  1450. spin_lock_irqsave(&ohci->lock, flags);
  1451. if (ohci->generation != generation) {
  1452. retval = -ESTALE;
  1453. goto out;
  1454. }
  1455. /*
  1456. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1457. * enabled for _all_ nodes on remote buses.
  1458. */
  1459. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1460. if (n < 32)
  1461. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1462. else
  1463. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1464. flush_writes(ohci);
  1465. out:
  1466. spin_unlock_irqrestore(&ohci->lock, flags);
  1467. return retval;
  1468. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1469. }
  1470. static u64
  1471. ohci_get_bus_time(struct fw_card *card)
  1472. {
  1473. struct fw_ohci *ohci = fw_ohci(card);
  1474. u32 cycle_time;
  1475. u64 bus_time;
  1476. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1477. bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
  1478. return bus_time;
  1479. }
  1480. static int handle_ir_dualbuffer_packet(struct context *context,
  1481. struct descriptor *d,
  1482. struct descriptor *last)
  1483. {
  1484. struct iso_context *ctx =
  1485. container_of(context, struct iso_context, context);
  1486. struct db_descriptor *db = (struct db_descriptor *) d;
  1487. __le32 *ir_header;
  1488. size_t header_length;
  1489. void *p, *end;
  1490. int i;
  1491. if (db->first_res_count != 0 && db->second_res_count != 0) {
  1492. if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
  1493. /* This descriptor isn't done yet, stop iteration. */
  1494. return 0;
  1495. }
  1496. ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
  1497. }
  1498. header_length = le16_to_cpu(db->first_req_count) -
  1499. le16_to_cpu(db->first_res_count);
  1500. i = ctx->header_length;
  1501. p = db + 1;
  1502. end = p + header_length;
  1503. while (p < end && i + ctx->base.header_size <= PAGE_SIZE) {
  1504. /*
  1505. * The iso header is byteswapped to little endian by
  1506. * the controller, but the remaining header quadlets
  1507. * are big endian. We want to present all the headers
  1508. * as big endian, so we have to swap the first
  1509. * quadlet.
  1510. */
  1511. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1512. memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
  1513. i += ctx->base.header_size;
  1514. ctx->excess_bytes +=
  1515. (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
  1516. p += ctx->base.header_size + 4;
  1517. }
  1518. ctx->header_length = i;
  1519. ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
  1520. le16_to_cpu(db->second_res_count);
  1521. if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1522. ir_header = (__le32 *) (db + 1);
  1523. ctx->base.callback(&ctx->base,
  1524. le32_to_cpu(ir_header[0]) & 0xffff,
  1525. ctx->header_length, ctx->header,
  1526. ctx->base.callback_data);
  1527. ctx->header_length = 0;
  1528. }
  1529. return 1;
  1530. }
  1531. static int handle_ir_packet_per_buffer(struct context *context,
  1532. struct descriptor *d,
  1533. struct descriptor *last)
  1534. {
  1535. struct iso_context *ctx =
  1536. container_of(context, struct iso_context, context);
  1537. struct descriptor *pd;
  1538. __le32 *ir_header;
  1539. void *p;
  1540. int i;
  1541. for (pd = d; pd <= last; pd++) {
  1542. if (pd->transfer_status)
  1543. break;
  1544. }
  1545. if (pd > last)
  1546. /* Descriptor(s) not done yet, stop iteration */
  1547. return 0;
  1548. i = ctx->header_length;
  1549. p = last + 1;
  1550. if (ctx->base.header_size > 0 &&
  1551. i + ctx->base.header_size <= PAGE_SIZE) {
  1552. /*
  1553. * The iso header is byteswapped to little endian by
  1554. * the controller, but the remaining header quadlets
  1555. * are big endian. We want to present all the headers
  1556. * as big endian, so we have to swap the first quadlet.
  1557. */
  1558. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1559. memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
  1560. ctx->header_length += ctx->base.header_size;
  1561. }
  1562. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1563. ir_header = (__le32 *) p;
  1564. ctx->base.callback(&ctx->base,
  1565. le32_to_cpu(ir_header[0]) & 0xffff,
  1566. ctx->header_length, ctx->header,
  1567. ctx->base.callback_data);
  1568. ctx->header_length = 0;
  1569. }
  1570. return 1;
  1571. }
  1572. static int handle_it_packet(struct context *context,
  1573. struct descriptor *d,
  1574. struct descriptor *last)
  1575. {
  1576. struct iso_context *ctx =
  1577. container_of(context, struct iso_context, context);
  1578. if (last->transfer_status == 0)
  1579. /* This descriptor isn't done yet, stop iteration. */
  1580. return 0;
  1581. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  1582. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1583. 0, NULL, ctx->base.callback_data);
  1584. return 1;
  1585. }
  1586. static struct fw_iso_context *
  1587. ohci_allocate_iso_context(struct fw_card *card, int type, size_t header_size)
  1588. {
  1589. struct fw_ohci *ohci = fw_ohci(card);
  1590. struct iso_context *ctx, *list;
  1591. descriptor_callback_t callback;
  1592. u32 *mask, regs;
  1593. unsigned long flags;
  1594. int index, retval = -ENOMEM;
  1595. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1596. mask = &ohci->it_context_mask;
  1597. list = ohci->it_context_list;
  1598. callback = handle_it_packet;
  1599. } else {
  1600. mask = &ohci->ir_context_mask;
  1601. list = ohci->ir_context_list;
  1602. if (ohci->use_dualbuffer)
  1603. callback = handle_ir_dualbuffer_packet;
  1604. else
  1605. callback = handle_ir_packet_per_buffer;
  1606. }
  1607. spin_lock_irqsave(&ohci->lock, flags);
  1608. index = ffs(*mask) - 1;
  1609. if (index >= 0)
  1610. *mask &= ~(1 << index);
  1611. spin_unlock_irqrestore(&ohci->lock, flags);
  1612. if (index < 0)
  1613. return ERR_PTR(-EBUSY);
  1614. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1615. regs = OHCI1394_IsoXmitContextBase(index);
  1616. else
  1617. regs = OHCI1394_IsoRcvContextBase(index);
  1618. ctx = &list[index];
  1619. memset(ctx, 0, sizeof(*ctx));
  1620. ctx->header_length = 0;
  1621. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1622. if (ctx->header == NULL)
  1623. goto out;
  1624. retval = context_init(&ctx->context, ohci, regs, callback);
  1625. if (retval < 0)
  1626. goto out_with_header;
  1627. return &ctx->base;
  1628. out_with_header:
  1629. free_page((unsigned long)ctx->header);
  1630. out:
  1631. spin_lock_irqsave(&ohci->lock, flags);
  1632. *mask |= 1 << index;
  1633. spin_unlock_irqrestore(&ohci->lock, flags);
  1634. return ERR_PTR(retval);
  1635. }
  1636. static int ohci_start_iso(struct fw_iso_context *base,
  1637. s32 cycle, u32 sync, u32 tags)
  1638. {
  1639. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1640. struct fw_ohci *ohci = ctx->context.ohci;
  1641. u32 control, match;
  1642. int index;
  1643. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1644. index = ctx - ohci->it_context_list;
  1645. match = 0;
  1646. if (cycle >= 0)
  1647. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1648. (cycle & 0x7fff) << 16;
  1649. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1650. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1651. context_run(&ctx->context, match);
  1652. } else {
  1653. index = ctx - ohci->ir_context_list;
  1654. control = IR_CONTEXT_ISOCH_HEADER;
  1655. if (ohci->use_dualbuffer)
  1656. control |= IR_CONTEXT_DUAL_BUFFER_MODE;
  1657. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1658. if (cycle >= 0) {
  1659. match |= (cycle & 0x07fff) << 12;
  1660. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1661. }
  1662. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1663. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1664. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1665. context_run(&ctx->context, control);
  1666. }
  1667. return 0;
  1668. }
  1669. static int ohci_stop_iso(struct fw_iso_context *base)
  1670. {
  1671. struct fw_ohci *ohci = fw_ohci(base->card);
  1672. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1673. int index;
  1674. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1675. index = ctx - ohci->it_context_list;
  1676. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1677. } else {
  1678. index = ctx - ohci->ir_context_list;
  1679. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1680. }
  1681. flush_writes(ohci);
  1682. context_stop(&ctx->context);
  1683. return 0;
  1684. }
  1685. static void ohci_free_iso_context(struct fw_iso_context *base)
  1686. {
  1687. struct fw_ohci *ohci = fw_ohci(base->card);
  1688. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1689. unsigned long flags;
  1690. int index;
  1691. ohci_stop_iso(base);
  1692. context_release(&ctx->context);
  1693. free_page((unsigned long)ctx->header);
  1694. spin_lock_irqsave(&ohci->lock, flags);
  1695. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1696. index = ctx - ohci->it_context_list;
  1697. ohci->it_context_mask |= 1 << index;
  1698. } else {
  1699. index = ctx - ohci->ir_context_list;
  1700. ohci->ir_context_mask |= 1 << index;
  1701. }
  1702. spin_unlock_irqrestore(&ohci->lock, flags);
  1703. }
  1704. static int
  1705. ohci_queue_iso_transmit(struct fw_iso_context *base,
  1706. struct fw_iso_packet *packet,
  1707. struct fw_iso_buffer *buffer,
  1708. unsigned long payload)
  1709. {
  1710. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1711. struct descriptor *d, *last, *pd;
  1712. struct fw_iso_packet *p;
  1713. __le32 *header;
  1714. dma_addr_t d_bus, page_bus;
  1715. u32 z, header_z, payload_z, irq;
  1716. u32 payload_index, payload_end_index, next_page_index;
  1717. int page, end_page, i, length, offset;
  1718. /*
  1719. * FIXME: Cycle lost behavior should be configurable: lose
  1720. * packet, retransmit or terminate..
  1721. */
  1722. p = packet;
  1723. payload_index = payload;
  1724. if (p->skip)
  1725. z = 1;
  1726. else
  1727. z = 2;
  1728. if (p->header_length > 0)
  1729. z++;
  1730. /* Determine the first page the payload isn't contained in. */
  1731. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1732. if (p->payload_length > 0)
  1733. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1734. else
  1735. payload_z = 0;
  1736. z += payload_z;
  1737. /* Get header size in number of descriptors. */
  1738. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1739. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1740. if (d == NULL)
  1741. return -ENOMEM;
  1742. if (!p->skip) {
  1743. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1744. d[0].req_count = cpu_to_le16(8);
  1745. header = (__le32 *) &d[1];
  1746. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1747. IT_HEADER_TAG(p->tag) |
  1748. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1749. IT_HEADER_CHANNEL(ctx->base.channel) |
  1750. IT_HEADER_SPEED(ctx->base.speed));
  1751. header[1] =
  1752. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1753. p->payload_length));
  1754. }
  1755. if (p->header_length > 0) {
  1756. d[2].req_count = cpu_to_le16(p->header_length);
  1757. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1758. memcpy(&d[z], p->header, p->header_length);
  1759. }
  1760. pd = d + z - payload_z;
  1761. payload_end_index = payload_index + p->payload_length;
  1762. for (i = 0; i < payload_z; i++) {
  1763. page = payload_index >> PAGE_SHIFT;
  1764. offset = payload_index & ~PAGE_MASK;
  1765. next_page_index = (page + 1) << PAGE_SHIFT;
  1766. length =
  1767. min(next_page_index, payload_end_index) - payload_index;
  1768. pd[i].req_count = cpu_to_le16(length);
  1769. page_bus = page_private(buffer->pages[page]);
  1770. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1771. payload_index += length;
  1772. }
  1773. if (p->interrupt)
  1774. irq = DESCRIPTOR_IRQ_ALWAYS;
  1775. else
  1776. irq = DESCRIPTOR_NO_IRQ;
  1777. last = z == 2 ? d : d + z - 1;
  1778. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1779. DESCRIPTOR_STATUS |
  1780. DESCRIPTOR_BRANCH_ALWAYS |
  1781. irq);
  1782. context_append(&ctx->context, d, z, header_z);
  1783. return 0;
  1784. }
  1785. static int
  1786. ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
  1787. struct fw_iso_packet *packet,
  1788. struct fw_iso_buffer *buffer,
  1789. unsigned long payload)
  1790. {
  1791. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1792. struct db_descriptor *db = NULL;
  1793. struct descriptor *d;
  1794. struct fw_iso_packet *p;
  1795. dma_addr_t d_bus, page_bus;
  1796. u32 z, header_z, length, rest;
  1797. int page, offset, packet_count, header_size;
  1798. /*
  1799. * FIXME: Cycle lost behavior should be configurable: lose
  1800. * packet, retransmit or terminate..
  1801. */
  1802. p = packet;
  1803. z = 2;
  1804. /*
  1805. * The OHCI controller puts the status word in the header
  1806. * buffer too, so we need 4 extra bytes per packet.
  1807. */
  1808. packet_count = p->header_length / ctx->base.header_size;
  1809. header_size = packet_count * (ctx->base.header_size + 4);
  1810. /* Get header size in number of descriptors. */
  1811. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1812. page = payload >> PAGE_SHIFT;
  1813. offset = payload & ~PAGE_MASK;
  1814. rest = p->payload_length;
  1815. /* FIXME: make packet-per-buffer/dual-buffer a context option */
  1816. while (rest > 0) {
  1817. d = context_get_descriptors(&ctx->context,
  1818. z + header_z, &d_bus);
  1819. if (d == NULL)
  1820. return -ENOMEM;
  1821. db = (struct db_descriptor *) d;
  1822. db->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1823. DESCRIPTOR_BRANCH_ALWAYS);
  1824. db->first_size = cpu_to_le16(ctx->base.header_size + 4);
  1825. if (p->skip && rest == p->payload_length) {
  1826. db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1827. db->first_req_count = db->first_size;
  1828. } else {
  1829. db->first_req_count = cpu_to_le16(header_size);
  1830. }
  1831. db->first_res_count = db->first_req_count;
  1832. db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
  1833. if (p->skip && rest == p->payload_length)
  1834. length = 4;
  1835. else if (offset + rest < PAGE_SIZE)
  1836. length = rest;
  1837. else
  1838. length = PAGE_SIZE - offset;
  1839. db->second_req_count = cpu_to_le16(length);
  1840. db->second_res_count = db->second_req_count;
  1841. page_bus = page_private(buffer->pages[page]);
  1842. db->second_buffer = cpu_to_le32(page_bus + offset);
  1843. if (p->interrupt && length == rest)
  1844. db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1845. context_append(&ctx->context, d, z, header_z);
  1846. offset = (offset + length) & ~PAGE_MASK;
  1847. rest -= length;
  1848. if (offset == 0)
  1849. page++;
  1850. }
  1851. return 0;
  1852. }
  1853. static int
  1854. ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1855. struct fw_iso_packet *packet,
  1856. struct fw_iso_buffer *buffer,
  1857. unsigned long payload)
  1858. {
  1859. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1860. struct descriptor *d = NULL, *pd = NULL;
  1861. struct fw_iso_packet *p = packet;
  1862. dma_addr_t d_bus, page_bus;
  1863. u32 z, header_z, rest;
  1864. int i, j, length;
  1865. int page, offset, packet_count, header_size, payload_per_buffer;
  1866. /*
  1867. * The OHCI controller puts the status word in the
  1868. * buffer too, so we need 4 extra bytes per packet.
  1869. */
  1870. packet_count = p->header_length / ctx->base.header_size;
  1871. header_size = ctx->base.header_size + 4;
  1872. /* Get header size in number of descriptors. */
  1873. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1874. page = payload >> PAGE_SHIFT;
  1875. offset = payload & ~PAGE_MASK;
  1876. payload_per_buffer = p->payload_length / packet_count;
  1877. for (i = 0; i < packet_count; i++) {
  1878. /* d points to the header descriptor */
  1879. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1880. d = context_get_descriptors(&ctx->context,
  1881. z + header_z, &d_bus);
  1882. if (d == NULL)
  1883. return -ENOMEM;
  1884. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1885. DESCRIPTOR_INPUT_MORE);
  1886. if (p->skip && i == 0)
  1887. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1888. d->req_count = cpu_to_le16(header_size);
  1889. d->res_count = d->req_count;
  1890. d->transfer_status = 0;
  1891. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1892. rest = payload_per_buffer;
  1893. for (j = 1; j < z; j++) {
  1894. pd = d + j;
  1895. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1896. DESCRIPTOR_INPUT_MORE);
  1897. if (offset + rest < PAGE_SIZE)
  1898. length = rest;
  1899. else
  1900. length = PAGE_SIZE - offset;
  1901. pd->req_count = cpu_to_le16(length);
  1902. pd->res_count = pd->req_count;
  1903. pd->transfer_status = 0;
  1904. page_bus = page_private(buffer->pages[page]);
  1905. pd->data_address = cpu_to_le32(page_bus + offset);
  1906. offset = (offset + length) & ~PAGE_MASK;
  1907. rest -= length;
  1908. if (offset == 0)
  1909. page++;
  1910. }
  1911. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1912. DESCRIPTOR_INPUT_LAST |
  1913. DESCRIPTOR_BRANCH_ALWAYS);
  1914. if (p->interrupt && i == packet_count - 1)
  1915. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1916. context_append(&ctx->context, d, z, header_z);
  1917. }
  1918. return 0;
  1919. }
  1920. static int
  1921. ohci_queue_iso(struct fw_iso_context *base,
  1922. struct fw_iso_packet *packet,
  1923. struct fw_iso_buffer *buffer,
  1924. unsigned long payload)
  1925. {
  1926. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1927. unsigned long flags;
  1928. int retval;
  1929. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1930. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1931. retval = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1932. else if (ctx->context.ohci->use_dualbuffer)
  1933. retval = ohci_queue_iso_receive_dualbuffer(base, packet,
  1934. buffer, payload);
  1935. else
  1936. retval = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1937. buffer,
  1938. payload);
  1939. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1940. return retval;
  1941. }
  1942. static const struct fw_card_driver ohci_driver = {
  1943. .enable = ohci_enable,
  1944. .update_phy_reg = ohci_update_phy_reg,
  1945. .set_config_rom = ohci_set_config_rom,
  1946. .send_request = ohci_send_request,
  1947. .send_response = ohci_send_response,
  1948. .cancel_packet = ohci_cancel_packet,
  1949. .enable_phys_dma = ohci_enable_phys_dma,
  1950. .get_bus_time = ohci_get_bus_time,
  1951. .allocate_iso_context = ohci_allocate_iso_context,
  1952. .free_iso_context = ohci_free_iso_context,
  1953. .queue_iso = ohci_queue_iso,
  1954. .start_iso = ohci_start_iso,
  1955. .stop_iso = ohci_stop_iso,
  1956. };
  1957. #ifdef CONFIG_PPC_PMAC
  1958. static void ohci_pmac_on(struct pci_dev *dev)
  1959. {
  1960. if (machine_is(powermac)) {
  1961. struct device_node *ofn = pci_device_to_OF_node(dev);
  1962. if (ofn) {
  1963. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  1964. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  1965. }
  1966. }
  1967. }
  1968. static void ohci_pmac_off(struct pci_dev *dev)
  1969. {
  1970. if (machine_is(powermac)) {
  1971. struct device_node *ofn = pci_device_to_OF_node(dev);
  1972. if (ofn) {
  1973. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  1974. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  1975. }
  1976. }
  1977. }
  1978. #else
  1979. #define ohci_pmac_on(dev)
  1980. #define ohci_pmac_off(dev)
  1981. #endif /* CONFIG_PPC_PMAC */
  1982. static int __devinit
  1983. pci_probe(struct pci_dev *dev, const struct pci_device_id *ent)
  1984. {
  1985. struct fw_ohci *ohci;
  1986. u32 bus_options, max_receive, link_speed, version;
  1987. u64 guid;
  1988. int err;
  1989. size_t size;
  1990. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  1991. if (ohci == NULL) {
  1992. err = -ENOMEM;
  1993. goto fail;
  1994. }
  1995. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  1996. ohci_pmac_on(dev);
  1997. err = pci_enable_device(dev);
  1998. if (err) {
  1999. fw_error("Failed to enable OHCI hardware\n");
  2000. goto fail_free;
  2001. }
  2002. pci_set_master(dev);
  2003. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2004. pci_set_drvdata(dev, ohci);
  2005. spin_lock_init(&ohci->lock);
  2006. tasklet_init(&ohci->bus_reset_tasklet,
  2007. bus_reset_tasklet, (unsigned long)ohci);
  2008. err = pci_request_region(dev, 0, ohci_driver_name);
  2009. if (err) {
  2010. fw_error("MMIO resource unavailable\n");
  2011. goto fail_disable;
  2012. }
  2013. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2014. if (ohci->registers == NULL) {
  2015. fw_error("Failed to remap registers\n");
  2016. err = -ENXIO;
  2017. goto fail_iomem;
  2018. }
  2019. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2020. ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
  2021. /* x86-32 currently doesn't use highmem for dma_alloc_coherent */
  2022. #if !defined(CONFIG_X86_32)
  2023. /* dual-buffer mode is broken with descriptor addresses above 2G */
  2024. if (dev->vendor == PCI_VENDOR_ID_TI &&
  2025. dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
  2026. ohci->use_dualbuffer = false;
  2027. #endif
  2028. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  2029. ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
  2030. dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
  2031. #endif
  2032. ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
  2033. ar_context_init(&ohci->ar_request_ctx, ohci,
  2034. OHCI1394_AsReqRcvContextControlSet);
  2035. ar_context_init(&ohci->ar_response_ctx, ohci,
  2036. OHCI1394_AsRspRcvContextControlSet);
  2037. context_init(&ohci->at_request_ctx, ohci,
  2038. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2039. context_init(&ohci->at_response_ctx, ohci,
  2040. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2041. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2042. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2043. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2044. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2045. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2046. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2047. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2048. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2049. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2050. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2051. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2052. err = -ENOMEM;
  2053. goto fail_contexts;
  2054. }
  2055. /* self-id dma buffer allocation */
  2056. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2057. SELF_ID_BUF_SIZE,
  2058. &ohci->self_id_bus,
  2059. GFP_KERNEL);
  2060. if (ohci->self_id_cpu == NULL) {
  2061. err = -ENOMEM;
  2062. goto fail_contexts;
  2063. }
  2064. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2065. max_receive = (bus_options >> 12) & 0xf;
  2066. link_speed = bus_options & 0x7;
  2067. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2068. reg_read(ohci, OHCI1394_GUIDLo);
  2069. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2070. if (err < 0)
  2071. goto fail_self_id;
  2072. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2073. dev_name(&dev->dev), version >> 16, version & 0xff);
  2074. return 0;
  2075. fail_self_id:
  2076. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2077. ohci->self_id_cpu, ohci->self_id_bus);
  2078. fail_contexts:
  2079. kfree(ohci->ir_context_list);
  2080. kfree(ohci->it_context_list);
  2081. context_release(&ohci->at_response_ctx);
  2082. context_release(&ohci->at_request_ctx);
  2083. ar_context_release(&ohci->ar_response_ctx);
  2084. ar_context_release(&ohci->ar_request_ctx);
  2085. pci_iounmap(dev, ohci->registers);
  2086. fail_iomem:
  2087. pci_release_region(dev, 0);
  2088. fail_disable:
  2089. pci_disable_device(dev);
  2090. fail_free:
  2091. kfree(&ohci->card);
  2092. ohci_pmac_off(dev);
  2093. fail:
  2094. if (err == -ENOMEM)
  2095. fw_error("Out of memory\n");
  2096. return err;
  2097. }
  2098. static void pci_remove(struct pci_dev *dev)
  2099. {
  2100. struct fw_ohci *ohci;
  2101. ohci = pci_get_drvdata(dev);
  2102. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2103. flush_writes(ohci);
  2104. fw_core_remove_card(&ohci->card);
  2105. /*
  2106. * FIXME: Fail all pending packets here, now that the upper
  2107. * layers can't queue any more.
  2108. */
  2109. software_reset(ohci);
  2110. free_irq(dev->irq, ohci);
  2111. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2112. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2113. ohci->next_config_rom, ohci->next_config_rom_bus);
  2114. if (ohci->config_rom)
  2115. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2116. ohci->config_rom, ohci->config_rom_bus);
  2117. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2118. ohci->self_id_cpu, ohci->self_id_bus);
  2119. ar_context_release(&ohci->ar_request_ctx);
  2120. ar_context_release(&ohci->ar_response_ctx);
  2121. context_release(&ohci->at_request_ctx);
  2122. context_release(&ohci->at_response_ctx);
  2123. kfree(ohci->it_context_list);
  2124. kfree(ohci->ir_context_list);
  2125. pci_iounmap(dev, ohci->registers);
  2126. pci_release_region(dev, 0);
  2127. pci_disable_device(dev);
  2128. kfree(&ohci->card);
  2129. ohci_pmac_off(dev);
  2130. fw_notify("Removed fw-ohci device.\n");
  2131. }
  2132. #ifdef CONFIG_PM
  2133. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2134. {
  2135. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2136. int err;
  2137. software_reset(ohci);
  2138. free_irq(dev->irq, ohci);
  2139. err = pci_save_state(dev);
  2140. if (err) {
  2141. fw_error("pci_save_state failed\n");
  2142. return err;
  2143. }
  2144. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2145. if (err)
  2146. fw_error("pci_set_power_state failed with %d\n", err);
  2147. ohci_pmac_off(dev);
  2148. return 0;
  2149. }
  2150. static int pci_resume(struct pci_dev *dev)
  2151. {
  2152. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2153. int err;
  2154. ohci_pmac_on(dev);
  2155. pci_set_power_state(dev, PCI_D0);
  2156. pci_restore_state(dev);
  2157. err = pci_enable_device(dev);
  2158. if (err) {
  2159. fw_error("pci_enable_device failed\n");
  2160. return err;
  2161. }
  2162. return ohci_enable(&ohci->card, NULL, 0);
  2163. }
  2164. #endif
  2165. static struct pci_device_id pci_table[] = {
  2166. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2167. { }
  2168. };
  2169. MODULE_DEVICE_TABLE(pci, pci_table);
  2170. static struct pci_driver fw_ohci_pci_driver = {
  2171. .name = ohci_driver_name,
  2172. .id_table = pci_table,
  2173. .probe = pci_probe,
  2174. .remove = pci_remove,
  2175. #ifdef CONFIG_PM
  2176. .resume = pci_resume,
  2177. .suspend = pci_suspend,
  2178. #endif
  2179. };
  2180. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2181. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2182. MODULE_LICENSE("GPL");
  2183. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2184. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2185. MODULE_ALIAS("ohci1394");
  2186. #endif
  2187. static int __init fw_ohci_init(void)
  2188. {
  2189. return pci_register_driver(&fw_ohci_pci_driver);
  2190. }
  2191. static void __exit fw_ohci_cleanup(void)
  2192. {
  2193. pci_unregister_driver(&fw_ohci_pci_driver);
  2194. }
  2195. module_init(fw_ohci_init);
  2196. module_exit(fw_ohci_cleanup);