board_setup.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. /*
  2. * Copyright 2002, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <asm/mach-au1x00/au1000.h>
  28. #include <asm/mach-pb1x00/pb1100.h>
  29. void board_reset(void)
  30. {
  31. /* Hit BCSR.RST_VDDI[SOFT_RESET] */
  32. au_writel(0x00000000, PB1100_RST_VDDI);
  33. }
  34. void __init board_setup(void)
  35. {
  36. volatile void __iomem *base = (volatile void __iomem *)0xac000000UL;
  37. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  38. au_writel(8, SYS_AUXPLL);
  39. au_writel(0, SYS_PININPUTEN);
  40. udelay(100);
  41. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  42. {
  43. u32 pin_func, sys_freqctrl, sys_clksrc;
  44. /* Configure pins GPIO[14:9] as GPIO */
  45. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_UR3;
  46. /* Zero and disable FREQ2 */
  47. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  48. sys_freqctrl &= ~0xFFF00000;
  49. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  50. /* Zero and disable USBH/USBD/IrDA clock */
  51. sys_clksrc = au_readl(SYS_CLKSRC);
  52. sys_clksrc &= ~(SYS_CS_CIR | SYS_CS_DIR | SYS_CS_MIR_MASK);
  53. au_writel(sys_clksrc, SYS_CLKSRC);
  54. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  55. sys_freqctrl &= ~0xFFF00000;
  56. sys_clksrc = au_readl(SYS_CLKSRC);
  57. sys_clksrc &= ~(SYS_CS_CIR | SYS_CS_DIR | SYS_CS_MIR_MASK);
  58. /* FREQ2 = aux / 2 = 48 MHz */
  59. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) |
  60. SYS_FC_FE2 | SYS_FC_FS2;
  61. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  62. /*
  63. * Route 48 MHz FREQ2 into USBH/USBD/IrDA
  64. */
  65. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MIR_BIT;
  66. au_writel(sys_clksrc, SYS_CLKSRC);
  67. /* Setup the static bus controller */
  68. au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
  69. au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
  70. au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
  71. /*
  72. * Get USB Functionality pin state (device vs host drive pins).
  73. */
  74. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_USB;
  75. /* 2nd USB port is USB host. */
  76. pin_func |= SYS_PF_USB;
  77. au_writel(pin_func, SYS_PINFUNC);
  78. }
  79. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  80. /* Enable sys bus clock divider when IDLE state or no bus activity. */
  81. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  82. /* Enable the RTC if not already enabled. */
  83. if (!(readb(base + 0x28) & 0x20)) {
  84. writeb(readb(base + 0x28) | 0x20, base + 0x28);
  85. au_sync();
  86. }
  87. /* Put the clock in BCD mode. */
  88. if (readb(base + 0x2C) & 0x4) { /* reg B */
  89. writeb(readb(base + 0x2c) & ~0x4, base + 0x2c);
  90. au_sync();
  91. }
  92. }