entry.S 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708
  1. /*
  2. * arch/ia64/kernel/entry.S
  3. *
  4. * Kernel entry points.
  5. *
  6. * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Copyright (C) 1999, 2002-2003
  9. * Asit Mallick <Asit.K.Mallick@intel.com>
  10. * Don Dugger <Don.Dugger@intel.com>
  11. * Suresh Siddha <suresh.b.siddha@intel.com>
  12. * Fenghua Yu <fenghua.yu@intel.com>
  13. * Copyright (C) 1999 VA Linux Systems
  14. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  15. */
  16. /*
  17. * ia64_switch_to now places correct virtual mapping in in TR2 for
  18. * kernel stack. This allows us to handle interrupts without changing
  19. * to physical mode.
  20. *
  21. * Jonathan Nicklin <nicklin@missioncriticallinux.com>
  22. * Patrick O'Rourke <orourke@missioncriticallinux.com>
  23. * 11/07/2000
  24. */
  25. /*
  26. * Copyright (c) 2008 Isaku Yamahata <yamahata at valinux co jp>
  27. * VA Linux Systems Japan K.K.
  28. * pv_ops.
  29. */
  30. /*
  31. * Global (preserved) predicate usage on syscall entry/exit path:
  32. *
  33. * pKStk: See entry.h.
  34. * pUStk: See entry.h.
  35. * pSys: See entry.h.
  36. * pNonSys: !pSys
  37. */
  38. #include <asm/asmmacro.h>
  39. #include <asm/cache.h>
  40. #include <asm/errno.h>
  41. #include <asm/kregs.h>
  42. #include <asm/asm-offsets.h>
  43. #include <asm/pgtable.h>
  44. #include <asm/percpu.h>
  45. #include <asm/processor.h>
  46. #include <asm/thread_info.h>
  47. #include <asm/unistd.h>
  48. #include "minstate.h"
  49. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  50. /*
  51. * execve() is special because in case of success, we need to
  52. * setup a null register window frame.
  53. */
  54. ENTRY(ia64_execve)
  55. /*
  56. * Allocate 8 input registers since ptrace() may clobber them
  57. */
  58. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  59. alloc loc1=ar.pfs,8,2,4,0
  60. mov loc0=rp
  61. .body
  62. mov out0=in0 // filename
  63. ;; // stop bit between alloc and call
  64. mov out1=in1 // argv
  65. mov out2=in2 // envp
  66. add out3=16,sp // regs
  67. br.call.sptk.many rp=sys_execve
  68. .ret0:
  69. #ifdef CONFIG_IA32_SUPPORT
  70. /*
  71. * Check if we're returning to ia32 mode. If so, we need to restore ia32 registers
  72. * from pt_regs.
  73. */
  74. adds r16=PT(CR_IPSR)+16,sp
  75. ;;
  76. ld8 r16=[r16]
  77. #endif
  78. cmp4.ge p6,p7=r8,r0
  79. mov ar.pfs=loc1 // restore ar.pfs
  80. sxt4 r8=r8 // return 64-bit result
  81. ;;
  82. stf.spill [sp]=f0
  83. (p6) cmp.ne pKStk,pUStk=r0,r0 // a successful execve() lands us in user-mode...
  84. mov rp=loc0
  85. (p6) mov ar.pfs=r0 // clear ar.pfs on success
  86. (p7) br.ret.sptk.many rp
  87. /*
  88. * In theory, we'd have to zap this state only to prevent leaking of
  89. * security sensitive state (e.g., if current->mm->dumpable is zero). However,
  90. * this executes in less than 20 cycles even on Itanium, so it's not worth
  91. * optimizing for...).
  92. */
  93. mov ar.unat=0; mov ar.lc=0
  94. mov r4=0; mov f2=f0; mov b1=r0
  95. mov r5=0; mov f3=f0; mov b2=r0
  96. mov r6=0; mov f4=f0; mov b3=r0
  97. mov r7=0; mov f5=f0; mov b4=r0
  98. ldf.fill f12=[sp]; mov f13=f0; mov b5=r0
  99. ldf.fill f14=[sp]; ldf.fill f15=[sp]; mov f16=f0
  100. ldf.fill f17=[sp]; ldf.fill f18=[sp]; mov f19=f0
  101. ldf.fill f20=[sp]; ldf.fill f21=[sp]; mov f22=f0
  102. ldf.fill f23=[sp]; ldf.fill f24=[sp]; mov f25=f0
  103. ldf.fill f26=[sp]; ldf.fill f27=[sp]; mov f28=f0
  104. ldf.fill f29=[sp]; ldf.fill f30=[sp]; mov f31=f0
  105. #ifdef CONFIG_IA32_SUPPORT
  106. tbit.nz p6,p0=r16, IA64_PSR_IS_BIT
  107. movl loc0=ia64_ret_from_ia32_execve
  108. ;;
  109. (p6) mov rp=loc0
  110. #endif
  111. br.ret.sptk.many rp
  112. END(ia64_execve)
  113. /*
  114. * sys_clone2(u64 flags, u64 ustack_base, u64 ustack_size, u64 parent_tidptr, u64 child_tidptr,
  115. * u64 tls)
  116. */
  117. GLOBAL_ENTRY(sys_clone2)
  118. /*
  119. * Allocate 8 input registers since ptrace() may clobber them
  120. */
  121. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  122. alloc r16=ar.pfs,8,2,6,0
  123. DO_SAVE_SWITCH_STACK
  124. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  125. mov loc0=rp
  126. mov loc1=r16 // save ar.pfs across do_fork
  127. .body
  128. mov out1=in1
  129. mov out3=in2
  130. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  131. mov out4=in3 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  132. ;;
  133. (p6) st8 [r2]=in5 // store TLS in r16 for copy_thread()
  134. mov out5=in4 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  135. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  136. mov out0=in0 // out0 = clone_flags
  137. br.call.sptk.many rp=do_fork
  138. .ret1: .restore sp
  139. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  140. mov ar.pfs=loc1
  141. mov rp=loc0
  142. br.ret.sptk.many rp
  143. END(sys_clone2)
  144. /*
  145. * sys_clone(u64 flags, u64 ustack_base, u64 parent_tidptr, u64 child_tidptr, u64 tls)
  146. * Deprecated. Use sys_clone2() instead.
  147. */
  148. GLOBAL_ENTRY(sys_clone)
  149. /*
  150. * Allocate 8 input registers since ptrace() may clobber them
  151. */
  152. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  153. alloc r16=ar.pfs,8,2,6,0
  154. DO_SAVE_SWITCH_STACK
  155. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  156. mov loc0=rp
  157. mov loc1=r16 // save ar.pfs across do_fork
  158. .body
  159. mov out1=in1
  160. mov out3=16 // stacksize (compensates for 16-byte scratch area)
  161. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  162. mov out4=in2 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  163. ;;
  164. (p6) st8 [r2]=in4 // store TLS in r13 (tp)
  165. mov out5=in3 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  166. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  167. mov out0=in0 // out0 = clone_flags
  168. br.call.sptk.many rp=do_fork
  169. .ret2: .restore sp
  170. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  171. mov ar.pfs=loc1
  172. mov rp=loc0
  173. br.ret.sptk.many rp
  174. END(sys_clone)
  175. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */
  176. /*
  177. * prev_task <- ia64_switch_to(struct task_struct *next)
  178. * With Ingo's new scheduler, interrupts are disabled when this routine gets
  179. * called. The code starting at .map relies on this. The rest of the code
  180. * doesn't care about the interrupt masking status.
  181. */
  182. GLOBAL_ENTRY(__paravirt_switch_to)
  183. .prologue
  184. alloc r16=ar.pfs,1,0,0,0
  185. DO_SAVE_SWITCH_STACK
  186. .body
  187. adds r22=IA64_TASK_THREAD_KSP_OFFSET,r13
  188. movl r25=init_task
  189. mov r27=IA64_KR(CURRENT_STACK)
  190. adds r21=IA64_TASK_THREAD_KSP_OFFSET,in0
  191. dep r20=0,in0,61,3 // physical address of "next"
  192. ;;
  193. st8 [r22]=sp // save kernel stack pointer of old task
  194. shr.u r26=r20,IA64_GRANULE_SHIFT
  195. cmp.eq p7,p6=r25,in0
  196. ;;
  197. /*
  198. * If we've already mapped this task's page, we can skip doing it again.
  199. */
  200. (p6) cmp.eq p7,p6=r26,r27
  201. (p6) br.cond.dpnt .map
  202. ;;
  203. .done:
  204. ld8 sp=[r21] // load kernel stack pointer of new task
  205. MOV_TO_KR(CURRENT, in0, r8, r9) // update "current" application register
  206. mov r8=r13 // return pointer to previously running task
  207. mov r13=in0 // set "current" pointer
  208. ;;
  209. DO_LOAD_SWITCH_STACK
  210. #ifdef CONFIG_SMP
  211. sync.i // ensure "fc"s done by this CPU are visible on other CPUs
  212. #endif
  213. br.ret.sptk.many rp // boogie on out in new context
  214. .map:
  215. RSM_PSR_IC(r25) // interrupts (psr.i) are already disabled here
  216. movl r25=PAGE_KERNEL
  217. ;;
  218. srlz.d
  219. or r23=r25,r20 // construct PA | page properties
  220. mov r25=IA64_GRANULE_SHIFT<<2
  221. ;;
  222. MOV_TO_ITIR(p0, r25, r8)
  223. MOV_TO_IFA(in0, r8) // VA of next task...
  224. ;;
  225. mov r25=IA64_TR_CURRENT_STACK
  226. MOV_TO_KR(CURRENT_STACK, r26, r8, r9) // remember last page we mapped...
  227. ;;
  228. itr.d dtr[r25]=r23 // wire in new mapping...
  229. SSM_PSR_IC_AND_SRLZ_D(r8, r9) // reenable the psr.ic bit
  230. br.cond.sptk .done
  231. END(__paravirt_switch_to)
  232. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  233. /*
  234. * Note that interrupts are enabled during save_switch_stack and load_switch_stack. This
  235. * means that we may get an interrupt with "sp" pointing to the new kernel stack while
  236. * ar.bspstore is still pointing to the old kernel backing store area. Since ar.rsc,
  237. * ar.rnat, ar.bsp, and ar.bspstore are all preserved by interrupts, this is not a
  238. * problem. Also, we don't need to specify unwind information for preserved registers
  239. * that are not modified in save_switch_stack as the right unwind information is already
  240. * specified at the call-site of save_switch_stack.
  241. */
  242. /*
  243. * save_switch_stack:
  244. * - r16 holds ar.pfs
  245. * - b7 holds address to return to
  246. * - rp (b0) holds return address to save
  247. */
  248. GLOBAL_ENTRY(save_switch_stack)
  249. .prologue
  250. .altrp b7
  251. flushrs // flush dirty regs to backing store (must be first in insn group)
  252. .save @priunat,r17
  253. mov r17=ar.unat // preserve caller's
  254. .body
  255. #ifdef CONFIG_ITANIUM
  256. adds r2=16+128,sp
  257. adds r3=16+64,sp
  258. adds r14=SW(R4)+16,sp
  259. ;;
  260. st8.spill [r14]=r4,16 // spill r4
  261. lfetch.fault.excl.nt1 [r3],128
  262. ;;
  263. lfetch.fault.excl.nt1 [r2],128
  264. lfetch.fault.excl.nt1 [r3],128
  265. ;;
  266. lfetch.fault.excl [r2]
  267. lfetch.fault.excl [r3]
  268. adds r15=SW(R5)+16,sp
  269. #else
  270. add r2=16+3*128,sp
  271. add r3=16,sp
  272. add r14=SW(R4)+16,sp
  273. ;;
  274. st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
  275. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x010
  276. ;;
  277. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x090
  278. lfetch.fault.excl.nt1 [r2],128 // prefetch offset 0x190
  279. ;;
  280. lfetch.fault.excl.nt1 [r3] // prefetch offset 0x110
  281. lfetch.fault.excl.nt1 [r2] // prefetch offset 0x210
  282. adds r15=SW(R5)+16,sp
  283. #endif
  284. ;;
  285. st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
  286. mov.m ar.rsc=0 // put RSE in mode: enforced lazy, little endian, pl 0
  287. add r2=SW(F2)+16,sp // r2 = &sw->f2
  288. ;;
  289. st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
  290. mov.m r18=ar.fpsr // preserve fpsr
  291. add r3=SW(F3)+16,sp // r3 = &sw->f3
  292. ;;
  293. stf.spill [r2]=f2,32
  294. mov.m r19=ar.rnat
  295. mov r21=b0
  296. stf.spill [r3]=f3,32
  297. st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
  298. mov r22=b1
  299. ;;
  300. // since we're done with the spills, read and save ar.unat:
  301. mov.m r29=ar.unat
  302. mov.m r20=ar.bspstore
  303. mov r23=b2
  304. stf.spill [r2]=f4,32
  305. stf.spill [r3]=f5,32
  306. mov r24=b3
  307. ;;
  308. st8 [r14]=r21,SW(B1)-SW(B0) // save b0
  309. st8 [r15]=r23,SW(B3)-SW(B2) // save b2
  310. mov r25=b4
  311. mov r26=b5
  312. ;;
  313. st8 [r14]=r22,SW(B4)-SW(B1) // save b1
  314. st8 [r15]=r24,SW(AR_PFS)-SW(B3) // save b3
  315. mov r21=ar.lc // I-unit
  316. stf.spill [r2]=f12,32
  317. stf.spill [r3]=f13,32
  318. ;;
  319. st8 [r14]=r25,SW(B5)-SW(B4) // save b4
  320. st8 [r15]=r16,SW(AR_LC)-SW(AR_PFS) // save ar.pfs
  321. stf.spill [r2]=f14,32
  322. stf.spill [r3]=f15,32
  323. ;;
  324. st8 [r14]=r26 // save b5
  325. st8 [r15]=r21 // save ar.lc
  326. stf.spill [r2]=f16,32
  327. stf.spill [r3]=f17,32
  328. ;;
  329. stf.spill [r2]=f18,32
  330. stf.spill [r3]=f19,32
  331. ;;
  332. stf.spill [r2]=f20,32
  333. stf.spill [r3]=f21,32
  334. ;;
  335. stf.spill [r2]=f22,32
  336. stf.spill [r3]=f23,32
  337. ;;
  338. stf.spill [r2]=f24,32
  339. stf.spill [r3]=f25,32
  340. ;;
  341. stf.spill [r2]=f26,32
  342. stf.spill [r3]=f27,32
  343. ;;
  344. stf.spill [r2]=f28,32
  345. stf.spill [r3]=f29,32
  346. ;;
  347. stf.spill [r2]=f30,SW(AR_UNAT)-SW(F30)
  348. stf.spill [r3]=f31,SW(PR)-SW(F31)
  349. add r14=SW(CALLER_UNAT)+16,sp
  350. ;;
  351. st8 [r2]=r29,SW(AR_RNAT)-SW(AR_UNAT) // save ar.unat
  352. st8 [r14]=r17,SW(AR_FPSR)-SW(CALLER_UNAT) // save caller_unat
  353. mov r21=pr
  354. ;;
  355. st8 [r2]=r19,SW(AR_BSPSTORE)-SW(AR_RNAT) // save ar.rnat
  356. st8 [r3]=r21 // save predicate registers
  357. ;;
  358. st8 [r2]=r20 // save ar.bspstore
  359. st8 [r14]=r18 // save fpsr
  360. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  361. br.cond.sptk.many b7
  362. END(save_switch_stack)
  363. /*
  364. * load_switch_stack:
  365. * - "invala" MUST be done at call site (normally in DO_LOAD_SWITCH_STACK)
  366. * - b7 holds address to return to
  367. * - must not touch r8-r11
  368. */
  369. GLOBAL_ENTRY(load_switch_stack)
  370. .prologue
  371. .altrp b7
  372. .body
  373. lfetch.fault.nt1 [sp]
  374. adds r2=SW(AR_BSPSTORE)+16,sp
  375. adds r3=SW(AR_UNAT)+16,sp
  376. mov ar.rsc=0 // put RSE into enforced lazy mode
  377. adds r14=SW(CALLER_UNAT)+16,sp
  378. adds r15=SW(AR_FPSR)+16,sp
  379. ;;
  380. ld8 r27=[r2],(SW(B0)-SW(AR_BSPSTORE)) // bspstore
  381. ld8 r29=[r3],(SW(B1)-SW(AR_UNAT)) // unat
  382. ;;
  383. ld8 r21=[r2],16 // restore b0
  384. ld8 r22=[r3],16 // restore b1
  385. ;;
  386. ld8 r23=[r2],16 // restore b2
  387. ld8 r24=[r3],16 // restore b3
  388. ;;
  389. ld8 r25=[r2],16 // restore b4
  390. ld8 r26=[r3],16 // restore b5
  391. ;;
  392. ld8 r16=[r2],(SW(PR)-SW(AR_PFS)) // ar.pfs
  393. ld8 r17=[r3],(SW(AR_RNAT)-SW(AR_LC)) // ar.lc
  394. ;;
  395. ld8 r28=[r2] // restore pr
  396. ld8 r30=[r3] // restore rnat
  397. ;;
  398. ld8 r18=[r14],16 // restore caller's unat
  399. ld8 r19=[r15],24 // restore fpsr
  400. ;;
  401. ldf.fill f2=[r14],32
  402. ldf.fill f3=[r15],32
  403. ;;
  404. ldf.fill f4=[r14],32
  405. ldf.fill f5=[r15],32
  406. ;;
  407. ldf.fill f12=[r14],32
  408. ldf.fill f13=[r15],32
  409. ;;
  410. ldf.fill f14=[r14],32
  411. ldf.fill f15=[r15],32
  412. ;;
  413. ldf.fill f16=[r14],32
  414. ldf.fill f17=[r15],32
  415. ;;
  416. ldf.fill f18=[r14],32
  417. ldf.fill f19=[r15],32
  418. mov b0=r21
  419. ;;
  420. ldf.fill f20=[r14],32
  421. ldf.fill f21=[r15],32
  422. mov b1=r22
  423. ;;
  424. ldf.fill f22=[r14],32
  425. ldf.fill f23=[r15],32
  426. mov b2=r23
  427. ;;
  428. mov ar.bspstore=r27
  429. mov ar.unat=r29 // establish unat holding the NaT bits for r4-r7
  430. mov b3=r24
  431. ;;
  432. ldf.fill f24=[r14],32
  433. ldf.fill f25=[r15],32
  434. mov b4=r25
  435. ;;
  436. ldf.fill f26=[r14],32
  437. ldf.fill f27=[r15],32
  438. mov b5=r26
  439. ;;
  440. ldf.fill f28=[r14],32
  441. ldf.fill f29=[r15],32
  442. mov ar.pfs=r16
  443. ;;
  444. ldf.fill f30=[r14],32
  445. ldf.fill f31=[r15],24
  446. mov ar.lc=r17
  447. ;;
  448. ld8.fill r4=[r14],16
  449. ld8.fill r5=[r15],16
  450. mov pr=r28,-1
  451. ;;
  452. ld8.fill r6=[r14],16
  453. ld8.fill r7=[r15],16
  454. mov ar.unat=r18 // restore caller's unat
  455. mov ar.rnat=r30 // must restore after bspstore but before rsc!
  456. mov ar.fpsr=r19 // restore fpsr
  457. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  458. br.cond.sptk.many b7
  459. END(load_switch_stack)
  460. GLOBAL_ENTRY(prefetch_stack)
  461. add r14 = -IA64_SWITCH_STACK_SIZE, sp
  462. add r15 = IA64_TASK_THREAD_KSP_OFFSET, in0
  463. ;;
  464. ld8 r16 = [r15] // load next's stack pointer
  465. lfetch.fault.excl [r14], 128
  466. ;;
  467. lfetch.fault.excl [r14], 128
  468. lfetch.fault [r16], 128
  469. ;;
  470. lfetch.fault.excl [r14], 128
  471. lfetch.fault [r16], 128
  472. ;;
  473. lfetch.fault.excl [r14], 128
  474. lfetch.fault [r16], 128
  475. ;;
  476. lfetch.fault.excl [r14], 128
  477. lfetch.fault [r16], 128
  478. ;;
  479. lfetch.fault [r16], 128
  480. br.ret.sptk.many rp
  481. END(prefetch_stack)
  482. GLOBAL_ENTRY(kernel_execve)
  483. rum psr.ac
  484. mov r15=__NR_execve // put syscall number in place
  485. break __BREAK_SYSCALL
  486. br.ret.sptk.many rp
  487. END(kernel_execve)
  488. GLOBAL_ENTRY(clone)
  489. mov r15=__NR_clone // put syscall number in place
  490. break __BREAK_SYSCALL
  491. br.ret.sptk.many rp
  492. END(clone)
  493. /*
  494. * Invoke a system call, but do some tracing before and after the call.
  495. * We MUST preserve the current register frame throughout this routine
  496. * because some system calls (such as ia64_execve) directly
  497. * manipulate ar.pfs.
  498. */
  499. GLOBAL_ENTRY(ia64_trace_syscall)
  500. PT_REGS_UNWIND_INFO(0)
  501. /*
  502. * We need to preserve the scratch registers f6-f11 in case the system
  503. * call is sigreturn.
  504. */
  505. adds r16=PT(F6)+16,sp
  506. adds r17=PT(F7)+16,sp
  507. ;;
  508. stf.spill [r16]=f6,32
  509. stf.spill [r17]=f7,32
  510. ;;
  511. stf.spill [r16]=f8,32
  512. stf.spill [r17]=f9,32
  513. ;;
  514. stf.spill [r16]=f10
  515. stf.spill [r17]=f11
  516. br.call.sptk.many rp=syscall_trace_enter // give parent a chance to catch syscall args
  517. cmp.lt p6,p0=r8,r0 // check tracehook
  518. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  519. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  520. mov r10=0
  521. (p6) br.cond.sptk strace_error // syscall failed ->
  522. adds r16=PT(F6)+16,sp
  523. adds r17=PT(F7)+16,sp
  524. ;;
  525. ldf.fill f6=[r16],32
  526. ldf.fill f7=[r17],32
  527. ;;
  528. ldf.fill f8=[r16],32
  529. ldf.fill f9=[r17],32
  530. ;;
  531. ldf.fill f10=[r16]
  532. ldf.fill f11=[r17]
  533. // the syscall number may have changed, so re-load it and re-calculate the
  534. // syscall entry-point:
  535. adds r15=PT(R15)+16,sp // r15 = &pt_regs.r15 (syscall #)
  536. ;;
  537. ld8 r15=[r15]
  538. mov r3=NR_syscalls - 1
  539. ;;
  540. adds r15=-1024,r15
  541. movl r16=sys_call_table
  542. ;;
  543. shladd r20=r15,3,r16 // r20 = sys_call_table + 8*(syscall-1024)
  544. cmp.leu p6,p7=r15,r3
  545. ;;
  546. (p6) ld8 r20=[r20] // load address of syscall entry point
  547. (p7) movl r20=sys_ni_syscall
  548. ;;
  549. mov b6=r20
  550. br.call.sptk.many rp=b6 // do the syscall
  551. .strace_check_retval:
  552. cmp.lt p6,p0=r8,r0 // syscall failed?
  553. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  554. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  555. mov r10=0
  556. (p6) br.cond.sptk strace_error // syscall failed ->
  557. ;; // avoid RAW on r10
  558. .strace_save_retval:
  559. .mem.offset 0,0; st8.spill [r2]=r8 // store return value in slot for r8
  560. .mem.offset 8,0; st8.spill [r3]=r10 // clear error indication in slot for r10
  561. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  562. .ret3:
  563. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  564. (pUStk) rsm psr.i // disable interrupts
  565. br.cond.sptk ia64_work_pending_syscall_end
  566. strace_error:
  567. ld8 r3=[r2] // load pt_regs.r8
  568. sub r9=0,r8 // negate return value to get errno value
  569. ;;
  570. cmp.ne p6,p0=r3,r0 // is pt_regs.r8!=0?
  571. adds r3=16,r2 // r3=&pt_regs.r10
  572. ;;
  573. (p6) mov r10=-1
  574. (p6) mov r8=r9
  575. br.cond.sptk .strace_save_retval
  576. END(ia64_trace_syscall)
  577. /*
  578. * When traced and returning from sigreturn, we invoke syscall_trace but then
  579. * go straight to ia64_leave_kernel rather than ia64_leave_syscall.
  580. */
  581. GLOBAL_ENTRY(ia64_strace_leave_kernel)
  582. PT_REGS_UNWIND_INFO(0)
  583. { /*
  584. * Some versions of gas generate bad unwind info if the first instruction of a
  585. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  586. */
  587. nop.m 0
  588. nop.i 0
  589. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  590. }
  591. .ret4: br.cond.sptk ia64_leave_kernel
  592. END(ia64_strace_leave_kernel)
  593. GLOBAL_ENTRY(ia64_ret_from_clone)
  594. PT_REGS_UNWIND_INFO(0)
  595. { /*
  596. * Some versions of gas generate bad unwind info if the first instruction of a
  597. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  598. */
  599. nop.m 0
  600. nop.i 0
  601. /*
  602. * We need to call schedule_tail() to complete the scheduling process.
  603. * Called by ia64_switch_to() after do_fork()->copy_thread(). r8 contains the
  604. * address of the previously executing task.
  605. */
  606. br.call.sptk.many rp=ia64_invoke_schedule_tail
  607. }
  608. .ret8:
  609. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  610. ;;
  611. ld4 r2=[r2]
  612. ;;
  613. mov r8=0
  614. and r2=_TIF_SYSCALL_TRACEAUDIT,r2
  615. ;;
  616. cmp.ne p6,p0=r2,r0
  617. (p6) br.cond.spnt .strace_check_retval
  618. ;; // added stop bits to prevent r8 dependency
  619. END(ia64_ret_from_clone)
  620. // fall through
  621. GLOBAL_ENTRY(ia64_ret_from_syscall)
  622. PT_REGS_UNWIND_INFO(0)
  623. cmp.ge p6,p7=r8,r0 // syscall executed successfully?
  624. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  625. mov r10=r0 // clear error indication in r10
  626. (p7) br.cond.spnt handle_syscall_error // handle potential syscall failure
  627. #ifdef CONFIG_PARAVIRT
  628. ;;
  629. br.cond.sptk.few ia64_leave_syscall
  630. ;;
  631. #endif /* CONFIG_PARAVIRT */
  632. END(ia64_ret_from_syscall)
  633. #ifndef CONFIG_PARAVIRT
  634. // fall through
  635. #endif
  636. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */
  637. /*
  638. * ia64_leave_syscall(): Same as ia64_leave_kernel, except that it doesn't
  639. * need to switch to bank 0 and doesn't restore the scratch registers.
  640. * To avoid leaking kernel bits, the scratch registers are set to
  641. * the following known-to-be-safe values:
  642. *
  643. * r1: restored (global pointer)
  644. * r2: cleared
  645. * r3: 1 (when returning to user-level)
  646. * r8-r11: restored (syscall return value(s))
  647. * r12: restored (user-level stack pointer)
  648. * r13: restored (user-level thread pointer)
  649. * r14: set to __kernel_syscall_via_epc
  650. * r15: restored (syscall #)
  651. * r16-r17: cleared
  652. * r18: user-level b6
  653. * r19: cleared
  654. * r20: user-level ar.fpsr
  655. * r21: user-level b0
  656. * r22: cleared
  657. * r23: user-level ar.bspstore
  658. * r24: user-level ar.rnat
  659. * r25: user-level ar.unat
  660. * r26: user-level ar.pfs
  661. * r27: user-level ar.rsc
  662. * r28: user-level ip
  663. * r29: user-level psr
  664. * r30: user-level cfm
  665. * r31: user-level pr
  666. * f6-f11: cleared
  667. * pr: restored (user-level pr)
  668. * b0: restored (user-level rp)
  669. * b6: restored
  670. * b7: set to __kernel_syscall_via_epc
  671. * ar.unat: restored (user-level ar.unat)
  672. * ar.pfs: restored (user-level ar.pfs)
  673. * ar.rsc: restored (user-level ar.rsc)
  674. * ar.rnat: restored (user-level ar.rnat)
  675. * ar.bspstore: restored (user-level ar.bspstore)
  676. * ar.fpsr: restored (user-level ar.fpsr)
  677. * ar.ccv: cleared
  678. * ar.csd: cleared
  679. * ar.ssd: cleared
  680. */
  681. GLOBAL_ENTRY(__paravirt_leave_syscall)
  682. PT_REGS_UNWIND_INFO(0)
  683. /*
  684. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  685. * user- or fsys-mode, hence we disable interrupts early on.
  686. *
  687. * p6 controls whether current_thread_info()->flags needs to be check for
  688. * extra work. We always check for extra work when returning to user-level.
  689. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  690. * is 0. After extra work processing has been completed, execution
  691. * resumes at ia64_work_processed_syscall with p6 set to 1 if the extra-work-check
  692. * needs to be redone.
  693. */
  694. #ifdef CONFIG_PREEMPT
  695. RSM_PSR_I(p0, r2, r18) // disable interrupts
  696. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  697. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  698. ;;
  699. .pred.rel.mutex pUStk,pKStk
  700. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  701. (pUStk) mov r21=0 // r21 <- 0
  702. ;;
  703. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  704. #else /* !CONFIG_PREEMPT */
  705. RSM_PSR_I(pUStk, r2, r18)
  706. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  707. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  708. #endif
  709. .global __paravirt_work_processed_syscall;
  710. __paravirt_work_processed_syscall:
  711. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  712. adds r2=PT(LOADRS)+16,r12
  713. (pUStk) mov.m r22=ar.itc // fetch time at leave
  714. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  715. ;;
  716. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  717. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  718. adds r3=PT(AR_BSPSTORE)+16,r12 // deferred
  719. ;;
  720. #else
  721. adds r2=PT(LOADRS)+16,r12
  722. adds r3=PT(AR_BSPSTORE)+16,r12
  723. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  724. ;;
  725. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  726. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  727. nop.i 0
  728. ;;
  729. #endif
  730. mov r16=ar.bsp // M2 get existing backing store pointer
  731. ld8 r18=[r2],PT(R9)-PT(B6) // load b6
  732. (p6) and r15=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  733. ;;
  734. ld8 r23=[r3],PT(R11)-PT(AR_BSPSTORE) // load ar.bspstore (may be garbage)
  735. (p6) cmp4.ne.unc p6,p0=r15, r0 // any special work pending?
  736. (p6) br.cond.spnt .work_pending_syscall
  737. ;;
  738. // start restoring the state saved on the kernel stack (struct pt_regs):
  739. ld8 r9=[r2],PT(CR_IPSR)-PT(R9)
  740. ld8 r11=[r3],PT(CR_IIP)-PT(R11)
  741. (pNonSys) break 0 // bug check: we shouldn't be here if pNonSys is TRUE!
  742. ;;
  743. invala // M0|1 invalidate ALAT
  744. RSM_PSR_I_IC(r28, r29, r30) // M2 turn off interrupts and interruption collection
  745. cmp.eq p9,p0=r0,r0 // A set p9 to indicate that we should restore cr.ifs
  746. ld8 r29=[r2],16 // M0|1 load cr.ipsr
  747. ld8 r28=[r3],16 // M0|1 load cr.iip
  748. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  749. (pUStk) add r14=TI_AC_LEAVE+IA64_TASK_SIZE,r13
  750. ;;
  751. ld8 r30=[r2],16 // M0|1 load cr.ifs
  752. ld8 r25=[r3],16 // M0|1 load ar.unat
  753. (pUStk) add r15=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  754. ;;
  755. #else
  756. mov r22=r0 // A clear r22
  757. ;;
  758. ld8 r30=[r2],16 // M0|1 load cr.ifs
  759. ld8 r25=[r3],16 // M0|1 load ar.unat
  760. (pUStk) add r14=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  761. ;;
  762. #endif
  763. ld8 r26=[r2],PT(B0)-PT(AR_PFS) // M0|1 load ar.pfs
  764. MOV_FROM_PSR(pKStk, r22, r21) // M2 read PSR now that interrupts are disabled
  765. nop 0
  766. ;;
  767. ld8 r21=[r2],PT(AR_RNAT)-PT(B0) // M0|1 load b0
  768. ld8 r27=[r3],PT(PR)-PT(AR_RSC) // M0|1 load ar.rsc
  769. mov f6=f0 // F clear f6
  770. ;;
  771. ld8 r24=[r2],PT(AR_FPSR)-PT(AR_RNAT) // M0|1 load ar.rnat (may be garbage)
  772. ld8 r31=[r3],PT(R1)-PT(PR) // M0|1 load predicates
  773. mov f7=f0 // F clear f7
  774. ;;
  775. ld8 r20=[r2],PT(R12)-PT(AR_FPSR) // M0|1 load ar.fpsr
  776. ld8.fill r1=[r3],16 // M0|1 load r1
  777. (pUStk) mov r17=1 // A
  778. ;;
  779. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  780. (pUStk) st1 [r15]=r17 // M2|3
  781. #else
  782. (pUStk) st1 [r14]=r17 // M2|3
  783. #endif
  784. ld8.fill r13=[r3],16 // M0|1
  785. mov f8=f0 // F clear f8
  786. ;;
  787. ld8.fill r12=[r2] // M0|1 restore r12 (sp)
  788. ld8.fill r15=[r3] // M0|1 restore r15
  789. mov b6=r18 // I0 restore b6
  790. LOAD_PHYS_STACK_REG_SIZE(r17)
  791. mov f9=f0 // F clear f9
  792. (pKStk) br.cond.dpnt.many skip_rbs_switch // B
  793. srlz.d // M0 ensure interruption collection is off (for cover)
  794. shr.u r18=r19,16 // I0|1 get byte size of existing "dirty" partition
  795. COVER // B add current frame into dirty partition & set cr.ifs
  796. ;;
  797. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  798. mov r19=ar.bsp // M2 get new backing store pointer
  799. st8 [r14]=r22 // M save time at leave
  800. mov f10=f0 // F clear f10
  801. mov r22=r0 // A clear r22
  802. movl r14=__kernel_syscall_via_epc // X
  803. ;;
  804. #else
  805. mov r19=ar.bsp // M2 get new backing store pointer
  806. mov f10=f0 // F clear f10
  807. nop.m 0
  808. movl r14=__kernel_syscall_via_epc // X
  809. ;;
  810. #endif
  811. mov.m ar.csd=r0 // M2 clear ar.csd
  812. mov.m ar.ccv=r0 // M2 clear ar.ccv
  813. mov b7=r14 // I0 clear b7 (hint with __kernel_syscall_via_epc)
  814. mov.m ar.ssd=r0 // M2 clear ar.ssd
  815. mov f11=f0 // F clear f11
  816. br.cond.sptk.many rbs_switch // B
  817. END(__paravirt_leave_syscall)
  818. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  819. #ifdef CONFIG_IA32_SUPPORT
  820. GLOBAL_ENTRY(ia64_ret_from_ia32_execve)
  821. PT_REGS_UNWIND_INFO(0)
  822. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  823. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  824. ;;
  825. .mem.offset 0,0
  826. st8.spill [r2]=r8 // store return value in slot for r8 and set unat bit
  827. .mem.offset 8,0
  828. st8.spill [r3]=r0 // clear error indication in slot for r10 and set unat bit
  829. #ifdef CONFIG_PARAVIRT
  830. ;;
  831. // don't fall through, ia64_leave_kernel may be #define'd
  832. br.cond.sptk.few ia64_leave_kernel
  833. ;;
  834. #endif /* CONFIG_PARAVIRT */
  835. END(ia64_ret_from_ia32_execve)
  836. #ifndef CONFIG_PARAVIRT
  837. // fall through
  838. #endif
  839. #endif /* CONFIG_IA32_SUPPORT */
  840. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */
  841. GLOBAL_ENTRY(__paravirt_leave_kernel)
  842. PT_REGS_UNWIND_INFO(0)
  843. /*
  844. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  845. * user- or fsys-mode, hence we disable interrupts early on.
  846. *
  847. * p6 controls whether current_thread_info()->flags needs to be check for
  848. * extra work. We always check for extra work when returning to user-level.
  849. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  850. * is 0. After extra work processing has been completed, execution
  851. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  852. * needs to be redone.
  853. */
  854. #ifdef CONFIG_PREEMPT
  855. RSM_PSR_I(p0, r17, r31) // disable interrupts
  856. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  857. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  858. ;;
  859. .pred.rel.mutex pUStk,pKStk
  860. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  861. (pUStk) mov r21=0 // r21 <- 0
  862. ;;
  863. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  864. #else
  865. RSM_PSR_I(pUStk, r17, r31)
  866. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  867. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  868. #endif
  869. .work_processed_kernel:
  870. adds r17=TI_FLAGS+IA64_TASK_SIZE,r13
  871. ;;
  872. (p6) ld4 r31=[r17] // load current_thread_info()->flags
  873. adds r21=PT(PR)+16,r12
  874. ;;
  875. lfetch [r21],PT(CR_IPSR)-PT(PR)
  876. adds r2=PT(B6)+16,r12
  877. adds r3=PT(R16)+16,r12
  878. ;;
  879. lfetch [r21]
  880. ld8 r28=[r2],8 // load b6
  881. adds r29=PT(R24)+16,r12
  882. ld8.fill r16=[r3],PT(AR_CSD)-PT(R16)
  883. adds r30=PT(AR_CCV)+16,r12
  884. (p6) and r19=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  885. ;;
  886. ld8.fill r24=[r29]
  887. ld8 r15=[r30] // load ar.ccv
  888. (p6) cmp4.ne.unc p6,p0=r19, r0 // any special work pending?
  889. ;;
  890. ld8 r29=[r2],16 // load b7
  891. ld8 r30=[r3],16 // load ar.csd
  892. (p6) br.cond.spnt .work_pending
  893. ;;
  894. ld8 r31=[r2],16 // load ar.ssd
  895. ld8.fill r8=[r3],16
  896. ;;
  897. ld8.fill r9=[r2],16
  898. ld8.fill r10=[r3],PT(R17)-PT(R10)
  899. ;;
  900. ld8.fill r11=[r2],PT(R18)-PT(R11)
  901. ld8.fill r17=[r3],16
  902. ;;
  903. ld8.fill r18=[r2],16
  904. ld8.fill r19=[r3],16
  905. ;;
  906. ld8.fill r20=[r2],16
  907. ld8.fill r21=[r3],16
  908. mov ar.csd=r30
  909. mov ar.ssd=r31
  910. ;;
  911. RSM_PSR_I_IC(r23, r22, r25) // initiate turning off of interrupt and interruption collection
  912. invala // invalidate ALAT
  913. ;;
  914. ld8.fill r22=[r2],24
  915. ld8.fill r23=[r3],24
  916. mov b6=r28
  917. ;;
  918. ld8.fill r25=[r2],16
  919. ld8.fill r26=[r3],16
  920. mov b7=r29
  921. ;;
  922. ld8.fill r27=[r2],16
  923. ld8.fill r28=[r3],16
  924. ;;
  925. ld8.fill r29=[r2],16
  926. ld8.fill r30=[r3],24
  927. ;;
  928. ld8.fill r31=[r2],PT(F9)-PT(R31)
  929. adds r3=PT(F10)-PT(F6),r3
  930. ;;
  931. ldf.fill f9=[r2],PT(F6)-PT(F9)
  932. ldf.fill f10=[r3],PT(F8)-PT(F10)
  933. ;;
  934. ldf.fill f6=[r2],PT(F7)-PT(F6)
  935. ;;
  936. ldf.fill f7=[r2],PT(F11)-PT(F7)
  937. ldf.fill f8=[r3],32
  938. ;;
  939. srlz.d // ensure that inter. collection is off (VHPT is don't care, since text is pinned)
  940. mov ar.ccv=r15
  941. ;;
  942. ldf.fill f11=[r2]
  943. BSW_0(r2, r3, r15) // switch back to bank 0 (no stop bit required beforehand...)
  944. ;;
  945. (pUStk) mov r18=IA64_KR(CURRENT)// M2 (12 cycle read latency)
  946. adds r16=PT(CR_IPSR)+16,r12
  947. adds r17=PT(CR_IIP)+16,r12
  948. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  949. .pred.rel.mutex pUStk,pKStk
  950. MOV_FROM_PSR(pKStk, r22, r29) // M2 read PSR now that interrupts are disabled
  951. (pUStk) mov.m r22=ar.itc // M fetch time at leave
  952. nop.i 0
  953. ;;
  954. #else
  955. MOV_FROM_PSR(pKStk, r22, r29) // M2 read PSR now that interrupts are disabled
  956. nop.i 0
  957. nop.i 0
  958. ;;
  959. #endif
  960. ld8 r29=[r16],16 // load cr.ipsr
  961. ld8 r28=[r17],16 // load cr.iip
  962. ;;
  963. ld8 r30=[r16],16 // load cr.ifs
  964. ld8 r25=[r17],16 // load ar.unat
  965. ;;
  966. ld8 r26=[r16],16 // load ar.pfs
  967. ld8 r27=[r17],16 // load ar.rsc
  968. cmp.eq p9,p0=r0,r0 // set p9 to indicate that we should restore cr.ifs
  969. ;;
  970. ld8 r24=[r16],16 // load ar.rnat (may be garbage)
  971. ld8 r23=[r17],16 // load ar.bspstore (may be garbage)
  972. ;;
  973. ld8 r31=[r16],16 // load predicates
  974. ld8 r21=[r17],16 // load b0
  975. ;;
  976. ld8 r19=[r16],16 // load ar.rsc value for "loadrs"
  977. ld8.fill r1=[r17],16 // load r1
  978. ;;
  979. ld8.fill r12=[r16],16
  980. ld8.fill r13=[r17],16
  981. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  982. (pUStk) adds r3=TI_AC_LEAVE+IA64_TASK_SIZE,r18
  983. #else
  984. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18
  985. #endif
  986. ;;
  987. ld8 r20=[r16],16 // ar.fpsr
  988. ld8.fill r15=[r17],16
  989. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  990. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18 // deferred
  991. #endif
  992. ;;
  993. ld8.fill r14=[r16],16
  994. ld8.fill r2=[r17]
  995. (pUStk) mov r17=1
  996. ;;
  997. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  998. // mmi_ : ld8 st1 shr;; mmi_ : st8 st1 shr;;
  999. // mib : mov add br -> mib : ld8 add br
  1000. // bbb_ : br nop cover;; mbb_ : mov br cover;;
  1001. //
  1002. // no one require bsp in r16 if (pKStk) branch is selected.
  1003. (pUStk) st8 [r3]=r22 // save time at leave
  1004. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  1005. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  1006. ;;
  1007. ld8.fill r3=[r16] // deferred
  1008. LOAD_PHYS_STACK_REG_SIZE(r17)
  1009. (pKStk) br.cond.dpnt skip_rbs_switch
  1010. mov r16=ar.bsp // get existing backing store pointer
  1011. #else
  1012. ld8.fill r3=[r16]
  1013. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  1014. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  1015. ;;
  1016. mov r16=ar.bsp // get existing backing store pointer
  1017. LOAD_PHYS_STACK_REG_SIZE(r17)
  1018. (pKStk) br.cond.dpnt skip_rbs_switch
  1019. #endif
  1020. /*
  1021. * Restore user backing store.
  1022. *
  1023. * NOTE: alloc, loadrs, and cover can't be predicated.
  1024. */
  1025. (pNonSys) br.cond.dpnt dont_preserve_current_frame
  1026. COVER // add current frame into dirty partition and set cr.ifs
  1027. ;;
  1028. mov r19=ar.bsp // get new backing store pointer
  1029. rbs_switch:
  1030. sub r16=r16,r18 // krbs = old bsp - size of dirty partition
  1031. cmp.ne p9,p0=r0,r0 // clear p9 to skip restore of cr.ifs
  1032. ;;
  1033. sub r19=r19,r16 // calculate total byte size of dirty partition
  1034. add r18=64,r18 // don't force in0-in7 into memory...
  1035. ;;
  1036. shl r19=r19,16 // shift size of dirty partition into loadrs position
  1037. ;;
  1038. dont_preserve_current_frame:
  1039. /*
  1040. * To prevent leaking bits between the kernel and user-space,
  1041. * we must clear the stacked registers in the "invalid" partition here.
  1042. * Not pretty, but at least it's fast (3.34 registers/cycle on Itanium,
  1043. * 5 registers/cycle on McKinley).
  1044. */
  1045. # define pRecurse p6
  1046. # define pReturn p7
  1047. #ifdef CONFIG_ITANIUM
  1048. # define Nregs 10
  1049. #else
  1050. # define Nregs 14
  1051. #endif
  1052. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1053. shr.u loc1=r18,9 // RNaTslots <= floor(dirtySize / (64*8))
  1054. sub r17=r17,r18 // r17 = (physStackedSize + 8) - dirtySize
  1055. ;;
  1056. mov ar.rsc=r19 // load ar.rsc to be used for "loadrs"
  1057. shladd in0=loc1,3,r17
  1058. mov in1=0
  1059. ;;
  1060. TEXT_ALIGN(32)
  1061. rse_clear_invalid:
  1062. #ifdef CONFIG_ITANIUM
  1063. // cycle 0
  1064. { .mii
  1065. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1066. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  1067. add out0=-Nregs*8,in0
  1068. }{ .mfb
  1069. add out1=1,in1 // increment recursion count
  1070. nop.f 0
  1071. nop.b 0 // can't do br.call here because of alloc (WAW on CFM)
  1072. ;;
  1073. }{ .mfi // cycle 1
  1074. mov loc1=0
  1075. nop.f 0
  1076. mov loc2=0
  1077. }{ .mib
  1078. mov loc3=0
  1079. mov loc4=0
  1080. (pRecurse) br.call.sptk.many b0=rse_clear_invalid
  1081. }{ .mfi // cycle 2
  1082. mov loc5=0
  1083. nop.f 0
  1084. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  1085. }{ .mib
  1086. mov loc6=0
  1087. mov loc7=0
  1088. (pReturn) br.ret.sptk.many b0
  1089. }
  1090. #else /* !CONFIG_ITANIUM */
  1091. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1092. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  1093. add out0=-Nregs*8,in0
  1094. add out1=1,in1 // increment recursion count
  1095. mov loc1=0
  1096. mov loc2=0
  1097. ;;
  1098. mov loc3=0
  1099. mov loc4=0
  1100. mov loc5=0
  1101. mov loc6=0
  1102. mov loc7=0
  1103. (pRecurse) br.call.dptk.few b0=rse_clear_invalid
  1104. ;;
  1105. mov loc8=0
  1106. mov loc9=0
  1107. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  1108. mov loc10=0
  1109. mov loc11=0
  1110. (pReturn) br.ret.dptk.many b0
  1111. #endif /* !CONFIG_ITANIUM */
  1112. # undef pRecurse
  1113. # undef pReturn
  1114. ;;
  1115. alloc r17=ar.pfs,0,0,0,0 // drop current register frame
  1116. ;;
  1117. loadrs
  1118. ;;
  1119. skip_rbs_switch:
  1120. mov ar.unat=r25 // M2
  1121. (pKStk) extr.u r22=r22,21,1 // I0 extract current value of psr.pp from r22
  1122. (pLvSys)mov r19=r0 // A clear r19 for leave_syscall, no-op otherwise
  1123. ;;
  1124. (pUStk) mov ar.bspstore=r23 // M2
  1125. (pKStk) dep r29=r22,r29,21,1 // I0 update ipsr.pp with psr.pp
  1126. (pLvSys)mov r16=r0 // A clear r16 for leave_syscall, no-op otherwise
  1127. ;;
  1128. MOV_TO_IPSR(p0, r29, r25) // M2
  1129. mov ar.pfs=r26 // I0
  1130. (pLvSys)mov r17=r0 // A clear r17 for leave_syscall, no-op otherwise
  1131. MOV_TO_IFS(p9, r30, r25)// M2
  1132. mov b0=r21 // I0
  1133. (pLvSys)mov r18=r0 // A clear r18 for leave_syscall, no-op otherwise
  1134. mov ar.fpsr=r20 // M2
  1135. MOV_TO_IIP(r28, r25) // M2
  1136. nop 0
  1137. ;;
  1138. (pUStk) mov ar.rnat=r24 // M2 must happen with RSE in lazy mode
  1139. nop 0
  1140. (pLvSys)mov r2=r0
  1141. mov ar.rsc=r27 // M2
  1142. mov pr=r31,-1 // I0
  1143. RFI // B
  1144. /*
  1145. * On entry:
  1146. * r20 = &current->thread_info->pre_count (if CONFIG_PREEMPT)
  1147. * r31 = current->thread_info->flags
  1148. * On exit:
  1149. * p6 = TRUE if work-pending-check needs to be redone
  1150. *
  1151. * Interrupts are disabled on entry, reenabled depend on work, and
  1152. * disabled on exit.
  1153. */
  1154. .work_pending_syscall:
  1155. add r2=-8,r2
  1156. add r3=-8,r3
  1157. ;;
  1158. st8 [r2]=r8
  1159. st8 [r3]=r10
  1160. .work_pending:
  1161. tbit.z p6,p0=r31,TIF_NEED_RESCHED // is resched not needed?
  1162. (p6) br.cond.sptk.few .notify
  1163. #ifdef CONFIG_PREEMPT
  1164. (pKStk) dep r21=-1,r0,PREEMPT_ACTIVE_BIT,1
  1165. ;;
  1166. (pKStk) st4 [r20]=r21
  1167. #endif
  1168. SSM_PSR_I(p0, p6, r2) // enable interrupts
  1169. br.call.spnt.many rp=schedule
  1170. .ret9: cmp.eq p6,p0=r0,r0 // p6 <- 1 (re-check)
  1171. RSM_PSR_I(p0, r2, r20) // disable interrupts
  1172. ;;
  1173. #ifdef CONFIG_PREEMPT
  1174. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  1175. ;;
  1176. (pKStk) st4 [r20]=r0 // preempt_count() <- 0
  1177. #endif
  1178. (pLvSys)br.cond.sptk.few __paravirt_pending_syscall_end
  1179. br.cond.sptk.many .work_processed_kernel
  1180. .notify:
  1181. (pUStk) br.call.spnt.many rp=notify_resume_user
  1182. .ret10: cmp.ne p6,p0=r0,r0 // p6 <- 0 (don't re-check)
  1183. (pLvSys)br.cond.sptk.few __paravirt_pending_syscall_end
  1184. br.cond.sptk.many .work_processed_kernel
  1185. .global __paravirt_pending_syscall_end;
  1186. __paravirt_pending_syscall_end:
  1187. adds r2=PT(R8)+16,r12
  1188. adds r3=PT(R10)+16,r12
  1189. ;;
  1190. ld8 r8=[r2]
  1191. ld8 r10=[r3]
  1192. br.cond.sptk.many __paravirt_work_processed_syscall_target
  1193. END(__paravirt_leave_kernel)
  1194. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  1195. ENTRY(handle_syscall_error)
  1196. /*
  1197. * Some system calls (e.g., ptrace, mmap) can return arbitrary values which could
  1198. * lead us to mistake a negative return value as a failed syscall. Those syscall
  1199. * must deposit a non-zero value in pt_regs.r8 to indicate an error. If
  1200. * pt_regs.r8 is zero, we assume that the call completed successfully.
  1201. */
  1202. PT_REGS_UNWIND_INFO(0)
  1203. ld8 r3=[r2] // load pt_regs.r8
  1204. ;;
  1205. cmp.eq p6,p7=r3,r0 // is pt_regs.r8==0?
  1206. ;;
  1207. (p7) mov r10=-1
  1208. (p7) sub r8=0,r8 // negate return value to get errno
  1209. br.cond.sptk ia64_leave_syscall
  1210. END(handle_syscall_error)
  1211. /*
  1212. * Invoke schedule_tail(task) while preserving in0-in7, which may be needed
  1213. * in case a system call gets restarted.
  1214. */
  1215. GLOBAL_ENTRY(ia64_invoke_schedule_tail)
  1216. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1217. alloc loc1=ar.pfs,8,2,1,0
  1218. mov loc0=rp
  1219. mov out0=r8 // Address of previous task
  1220. ;;
  1221. br.call.sptk.many rp=schedule_tail
  1222. .ret11: mov ar.pfs=loc1
  1223. mov rp=loc0
  1224. br.ret.sptk.many rp
  1225. END(ia64_invoke_schedule_tail)
  1226. /*
  1227. * Setup stack and call do_notify_resume_user(), keeping interrupts
  1228. * disabled.
  1229. *
  1230. * Note that pSys and pNonSys need to be set up by the caller.
  1231. * We declare 8 input registers so the system call args get preserved,
  1232. * in case we need to restart a system call.
  1233. */
  1234. GLOBAL_ENTRY(notify_resume_user)
  1235. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1236. alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
  1237. mov r9=ar.unat
  1238. mov loc0=rp // save return address
  1239. mov out0=0 // there is no "oldset"
  1240. adds out1=8,sp // out1=&sigscratch->ar_pfs
  1241. (pSys) mov out2=1 // out2==1 => we're in a syscall
  1242. ;;
  1243. (pNonSys) mov out2=0 // out2==0 => not a syscall
  1244. .fframe 16
  1245. .spillsp ar.unat, 16
  1246. st8 [sp]=r9,-16 // allocate space for ar.unat and save it
  1247. st8 [out1]=loc1,-8 // save ar.pfs, out1=&sigscratch
  1248. .body
  1249. br.call.sptk.many rp=do_notify_resume_user
  1250. .ret15: .restore sp
  1251. adds sp=16,sp // pop scratch stack space
  1252. ;;
  1253. ld8 r9=[sp] // load new unat from sigscratch->scratch_unat
  1254. mov rp=loc0
  1255. ;;
  1256. mov ar.unat=r9
  1257. mov ar.pfs=loc1
  1258. br.ret.sptk.many rp
  1259. END(notify_resume_user)
  1260. ENTRY(sys_rt_sigreturn)
  1261. PT_REGS_UNWIND_INFO(0)
  1262. /*
  1263. * Allocate 8 input registers since ptrace() may clobber them
  1264. */
  1265. alloc r2=ar.pfs,8,0,1,0
  1266. .prologue
  1267. PT_REGS_SAVES(16)
  1268. adds sp=-16,sp
  1269. .body
  1270. cmp.eq pNonSys,pSys=r0,r0 // sigreturn isn't a normal syscall...
  1271. ;;
  1272. /*
  1273. * leave_kernel() restores f6-f11 from pt_regs, but since the streamlined
  1274. * syscall-entry path does not save them we save them here instead. Note: we
  1275. * don't need to save any other registers that are not saved by the stream-lined
  1276. * syscall path, because restore_sigcontext() restores them.
  1277. */
  1278. adds r16=PT(F6)+32,sp
  1279. adds r17=PT(F7)+32,sp
  1280. ;;
  1281. stf.spill [r16]=f6,32
  1282. stf.spill [r17]=f7,32
  1283. ;;
  1284. stf.spill [r16]=f8,32
  1285. stf.spill [r17]=f9,32
  1286. ;;
  1287. stf.spill [r16]=f10
  1288. stf.spill [r17]=f11
  1289. adds out0=16,sp // out0 = &sigscratch
  1290. br.call.sptk.many rp=ia64_rt_sigreturn
  1291. .ret19: .restore sp,0
  1292. adds sp=16,sp
  1293. ;;
  1294. ld8 r9=[sp] // load new ar.unat
  1295. mov.sptk b7=r8,ia64_native_leave_kernel
  1296. ;;
  1297. mov ar.unat=r9
  1298. br.many b7
  1299. END(sys_rt_sigreturn)
  1300. GLOBAL_ENTRY(ia64_prepare_handle_unaligned)
  1301. .prologue
  1302. /*
  1303. * r16 = fake ar.pfs, we simply need to make sure privilege is still 0
  1304. */
  1305. mov r16=r0
  1306. DO_SAVE_SWITCH_STACK
  1307. br.call.sptk.many rp=ia64_handle_unaligned // stack frame setup in ivt
  1308. .ret21: .body
  1309. DO_LOAD_SWITCH_STACK
  1310. br.cond.sptk.many rp // goes to ia64_leave_kernel
  1311. END(ia64_prepare_handle_unaligned)
  1312. //
  1313. // unw_init_running(void (*callback)(info, arg), void *arg)
  1314. //
  1315. # define EXTRA_FRAME_SIZE ((UNW_FRAME_INFO_SIZE+15)&~15)
  1316. GLOBAL_ENTRY(unw_init_running)
  1317. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1318. alloc loc1=ar.pfs,2,3,3,0
  1319. ;;
  1320. ld8 loc2=[in0],8
  1321. mov loc0=rp
  1322. mov r16=loc1
  1323. DO_SAVE_SWITCH_STACK
  1324. .body
  1325. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1326. .fframe IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE
  1327. SWITCH_STACK_SAVES(EXTRA_FRAME_SIZE)
  1328. adds sp=-EXTRA_FRAME_SIZE,sp
  1329. .body
  1330. ;;
  1331. adds out0=16,sp // &info
  1332. mov out1=r13 // current
  1333. adds out2=16+EXTRA_FRAME_SIZE,sp // &switch_stack
  1334. br.call.sptk.many rp=unw_init_frame_info
  1335. 1: adds out0=16,sp // &info
  1336. mov b6=loc2
  1337. mov loc2=gp // save gp across indirect function call
  1338. ;;
  1339. ld8 gp=[in0]
  1340. mov out1=in1 // arg
  1341. br.call.sptk.many rp=b6 // invoke the callback function
  1342. 1: mov gp=loc2 // restore gp
  1343. // For now, we don't allow changing registers from within
  1344. // unw_init_running; if we ever want to allow that, we'd
  1345. // have to do a load_switch_stack here:
  1346. .restore sp
  1347. adds sp=IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE,sp
  1348. mov ar.pfs=loc1
  1349. mov rp=loc0
  1350. br.ret.sptk.many rp
  1351. END(unw_init_running)
  1352. .rodata
  1353. .align 8
  1354. .globl sys_call_table
  1355. sys_call_table:
  1356. data8 sys_ni_syscall // This must be sys_ni_syscall! See ivt.S.
  1357. data8 sys_exit // 1025
  1358. data8 sys_read
  1359. data8 sys_write
  1360. data8 sys_open
  1361. data8 sys_close
  1362. data8 sys_creat // 1030
  1363. data8 sys_link
  1364. data8 sys_unlink
  1365. data8 ia64_execve
  1366. data8 sys_chdir
  1367. data8 sys_fchdir // 1035
  1368. data8 sys_utimes
  1369. data8 sys_mknod
  1370. data8 sys_chmod
  1371. data8 sys_chown
  1372. data8 sys_lseek // 1040
  1373. data8 sys_getpid
  1374. data8 sys_getppid
  1375. data8 sys_mount
  1376. data8 sys_umount
  1377. data8 sys_setuid // 1045
  1378. data8 sys_getuid
  1379. data8 sys_geteuid
  1380. data8 sys_ptrace
  1381. data8 sys_access
  1382. data8 sys_sync // 1050
  1383. data8 sys_fsync
  1384. data8 sys_fdatasync
  1385. data8 sys_kill
  1386. data8 sys_rename
  1387. data8 sys_mkdir // 1055
  1388. data8 sys_rmdir
  1389. data8 sys_dup
  1390. data8 sys_pipe
  1391. data8 sys_times
  1392. data8 ia64_brk // 1060
  1393. data8 sys_setgid
  1394. data8 sys_getgid
  1395. data8 sys_getegid
  1396. data8 sys_acct
  1397. data8 sys_ioctl // 1065
  1398. data8 sys_fcntl
  1399. data8 sys_umask
  1400. data8 sys_chroot
  1401. data8 sys_ustat
  1402. data8 sys_dup2 // 1070
  1403. data8 sys_setreuid
  1404. data8 sys_setregid
  1405. data8 sys_getresuid
  1406. data8 sys_setresuid
  1407. data8 sys_getresgid // 1075
  1408. data8 sys_setresgid
  1409. data8 sys_getgroups
  1410. data8 sys_setgroups
  1411. data8 sys_getpgid
  1412. data8 sys_setpgid // 1080
  1413. data8 sys_setsid
  1414. data8 sys_getsid
  1415. data8 sys_sethostname
  1416. data8 sys_setrlimit
  1417. data8 sys_getrlimit // 1085
  1418. data8 sys_getrusage
  1419. data8 sys_gettimeofday
  1420. data8 sys_settimeofday
  1421. data8 sys_select
  1422. data8 sys_poll // 1090
  1423. data8 sys_symlink
  1424. data8 sys_readlink
  1425. data8 sys_uselib
  1426. data8 sys_swapon
  1427. data8 sys_swapoff // 1095
  1428. data8 sys_reboot
  1429. data8 sys_truncate
  1430. data8 sys_ftruncate
  1431. data8 sys_fchmod
  1432. data8 sys_fchown // 1100
  1433. data8 ia64_getpriority
  1434. data8 sys_setpriority
  1435. data8 sys_statfs
  1436. data8 sys_fstatfs
  1437. data8 sys_gettid // 1105
  1438. data8 sys_semget
  1439. data8 sys_semop
  1440. data8 sys_semctl
  1441. data8 sys_msgget
  1442. data8 sys_msgsnd // 1110
  1443. data8 sys_msgrcv
  1444. data8 sys_msgctl
  1445. data8 sys_shmget
  1446. data8 sys_shmat
  1447. data8 sys_shmdt // 1115
  1448. data8 sys_shmctl
  1449. data8 sys_syslog
  1450. data8 sys_setitimer
  1451. data8 sys_getitimer
  1452. data8 sys_ni_syscall // 1120 /* was: ia64_oldstat */
  1453. data8 sys_ni_syscall /* was: ia64_oldlstat */
  1454. data8 sys_ni_syscall /* was: ia64_oldfstat */
  1455. data8 sys_vhangup
  1456. data8 sys_lchown
  1457. data8 sys_remap_file_pages // 1125
  1458. data8 sys_wait4
  1459. data8 sys_sysinfo
  1460. data8 sys_clone
  1461. data8 sys_setdomainname
  1462. data8 sys_newuname // 1130
  1463. data8 sys_adjtimex
  1464. data8 sys_ni_syscall /* was: ia64_create_module */
  1465. data8 sys_init_module
  1466. data8 sys_delete_module
  1467. data8 sys_ni_syscall // 1135 /* was: sys_get_kernel_syms */
  1468. data8 sys_ni_syscall /* was: sys_query_module */
  1469. data8 sys_quotactl
  1470. data8 sys_bdflush
  1471. data8 sys_sysfs
  1472. data8 sys_personality // 1140
  1473. data8 sys_ni_syscall // sys_afs_syscall
  1474. data8 sys_setfsuid
  1475. data8 sys_setfsgid
  1476. data8 sys_getdents
  1477. data8 sys_flock // 1145
  1478. data8 sys_readv
  1479. data8 sys_writev
  1480. data8 sys_pread64
  1481. data8 sys_pwrite64
  1482. data8 sys_sysctl // 1150
  1483. data8 sys_mmap
  1484. data8 sys_munmap
  1485. data8 sys_mlock
  1486. data8 sys_mlockall
  1487. data8 sys_mprotect // 1155
  1488. data8 ia64_mremap
  1489. data8 sys_msync
  1490. data8 sys_munlock
  1491. data8 sys_munlockall
  1492. data8 sys_sched_getparam // 1160
  1493. data8 sys_sched_setparam
  1494. data8 sys_sched_getscheduler
  1495. data8 sys_sched_setscheduler
  1496. data8 sys_sched_yield
  1497. data8 sys_sched_get_priority_max // 1165
  1498. data8 sys_sched_get_priority_min
  1499. data8 sys_sched_rr_get_interval
  1500. data8 sys_nanosleep
  1501. data8 sys_nfsservctl
  1502. data8 sys_prctl // 1170
  1503. data8 sys_getpagesize
  1504. data8 sys_mmap2
  1505. data8 sys_pciconfig_read
  1506. data8 sys_pciconfig_write
  1507. data8 sys_perfmonctl // 1175
  1508. data8 sys_sigaltstack
  1509. data8 sys_rt_sigaction
  1510. data8 sys_rt_sigpending
  1511. data8 sys_rt_sigprocmask
  1512. data8 sys_rt_sigqueueinfo // 1180
  1513. data8 sys_rt_sigreturn
  1514. data8 sys_rt_sigsuspend
  1515. data8 sys_rt_sigtimedwait
  1516. data8 sys_getcwd
  1517. data8 sys_capget // 1185
  1518. data8 sys_capset
  1519. data8 sys_sendfile64
  1520. data8 sys_ni_syscall // sys_getpmsg (STREAMS)
  1521. data8 sys_ni_syscall // sys_putpmsg (STREAMS)
  1522. data8 sys_socket // 1190
  1523. data8 sys_bind
  1524. data8 sys_connect
  1525. data8 sys_listen
  1526. data8 sys_accept
  1527. data8 sys_getsockname // 1195
  1528. data8 sys_getpeername
  1529. data8 sys_socketpair
  1530. data8 sys_send
  1531. data8 sys_sendto
  1532. data8 sys_recv // 1200
  1533. data8 sys_recvfrom
  1534. data8 sys_shutdown
  1535. data8 sys_setsockopt
  1536. data8 sys_getsockopt
  1537. data8 sys_sendmsg // 1205
  1538. data8 sys_recvmsg
  1539. data8 sys_pivot_root
  1540. data8 sys_mincore
  1541. data8 sys_madvise
  1542. data8 sys_newstat // 1210
  1543. data8 sys_newlstat
  1544. data8 sys_newfstat
  1545. data8 sys_clone2
  1546. data8 sys_getdents64
  1547. data8 sys_getunwind // 1215
  1548. data8 sys_readahead
  1549. data8 sys_setxattr
  1550. data8 sys_lsetxattr
  1551. data8 sys_fsetxattr
  1552. data8 sys_getxattr // 1220
  1553. data8 sys_lgetxattr
  1554. data8 sys_fgetxattr
  1555. data8 sys_listxattr
  1556. data8 sys_llistxattr
  1557. data8 sys_flistxattr // 1225
  1558. data8 sys_removexattr
  1559. data8 sys_lremovexattr
  1560. data8 sys_fremovexattr
  1561. data8 sys_tkill
  1562. data8 sys_futex // 1230
  1563. data8 sys_sched_setaffinity
  1564. data8 sys_sched_getaffinity
  1565. data8 sys_set_tid_address
  1566. data8 sys_fadvise64_64
  1567. data8 sys_tgkill // 1235
  1568. data8 sys_exit_group
  1569. data8 sys_lookup_dcookie
  1570. data8 sys_io_setup
  1571. data8 sys_io_destroy
  1572. data8 sys_io_getevents // 1240
  1573. data8 sys_io_submit
  1574. data8 sys_io_cancel
  1575. data8 sys_epoll_create
  1576. data8 sys_epoll_ctl
  1577. data8 sys_epoll_wait // 1245
  1578. data8 sys_restart_syscall
  1579. data8 sys_semtimedop
  1580. data8 sys_timer_create
  1581. data8 sys_timer_settime
  1582. data8 sys_timer_gettime // 1250
  1583. data8 sys_timer_getoverrun
  1584. data8 sys_timer_delete
  1585. data8 sys_clock_settime
  1586. data8 sys_clock_gettime
  1587. data8 sys_clock_getres // 1255
  1588. data8 sys_clock_nanosleep
  1589. data8 sys_fstatfs64
  1590. data8 sys_statfs64
  1591. data8 sys_mbind
  1592. data8 sys_get_mempolicy // 1260
  1593. data8 sys_set_mempolicy
  1594. data8 sys_mq_open
  1595. data8 sys_mq_unlink
  1596. data8 sys_mq_timedsend
  1597. data8 sys_mq_timedreceive // 1265
  1598. data8 sys_mq_notify
  1599. data8 sys_mq_getsetattr
  1600. data8 sys_kexec_load
  1601. data8 sys_ni_syscall // reserved for vserver
  1602. data8 sys_waitid // 1270
  1603. data8 sys_add_key
  1604. data8 sys_request_key
  1605. data8 sys_keyctl
  1606. data8 sys_ioprio_set
  1607. data8 sys_ioprio_get // 1275
  1608. data8 sys_move_pages
  1609. data8 sys_inotify_init
  1610. data8 sys_inotify_add_watch
  1611. data8 sys_inotify_rm_watch
  1612. data8 sys_migrate_pages // 1280
  1613. data8 sys_openat
  1614. data8 sys_mkdirat
  1615. data8 sys_mknodat
  1616. data8 sys_fchownat
  1617. data8 sys_futimesat // 1285
  1618. data8 sys_newfstatat
  1619. data8 sys_unlinkat
  1620. data8 sys_renameat
  1621. data8 sys_linkat
  1622. data8 sys_symlinkat // 1290
  1623. data8 sys_readlinkat
  1624. data8 sys_fchmodat
  1625. data8 sys_faccessat
  1626. data8 sys_pselect6
  1627. data8 sys_ppoll // 1295
  1628. data8 sys_unshare
  1629. data8 sys_splice
  1630. data8 sys_set_robust_list
  1631. data8 sys_get_robust_list
  1632. data8 sys_sync_file_range // 1300
  1633. data8 sys_tee
  1634. data8 sys_vmsplice
  1635. data8 sys_fallocate
  1636. data8 sys_getcpu
  1637. data8 sys_epoll_pwait // 1305
  1638. data8 sys_utimensat
  1639. data8 sys_signalfd
  1640. data8 sys_ni_syscall
  1641. data8 sys_eventfd
  1642. data8 sys_timerfd_create // 1310
  1643. data8 sys_timerfd_settime
  1644. data8 sys_timerfd_gettime
  1645. data8 sys_signalfd4
  1646. data8 sys_eventfd2
  1647. data8 sys_epoll_create1 // 1315
  1648. data8 sys_dup3
  1649. data8 sys_pipe2
  1650. data8 sys_inotify_init1
  1651. .org sys_call_table + 8*NR_syscalls // guard against failures to increase NR_syscalls
  1652. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */