board-mx27ads.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. */
  4. /*
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #ifndef __ASM_ARCH_MXC_BOARD_MX27ADS_H__
  13. #define __ASM_ARCH_MXC_BOARD_MX27ADS_H__
  14. /* external interrupt multiplexer */
  15. #define MXC_EXP_IO_BASE (MXC_GPIO_BASE + MXC_MAX_GPIO_LINES)
  16. #define MXC_VIRTUAL_INTS_BASE (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES)
  17. #define MXC_SDIO1_CARD_IRQ MXC_VIRTUAL_INTS_BASE
  18. #define MXC_SDIO2_CARD_IRQ (MXC_VIRTUAL_INTS_BASE + 1)
  19. #define MXC_SDIO3_CARD_IRQ (MXC_VIRTUAL_INTS_BASE + 2)
  20. #define MXC_MAX_BOARD_INTS (MXC_MAX_EXP_IO_LINES + \
  21. MXC_MAX_VIRTUAL_INTS)
  22. /*
  23. * MXC UART EVB board level configurations
  24. */
  25. #define MXC_LL_EXTUART_PADDR (CS4_BASE_ADDR + 0x20000)
  26. #define MXC_LL_EXTUART_VADDR (CS4_BASE_ADDR_VIRT + 0x20000)
  27. #define MXC_LL_EXTUART_16BIT_BUS
  28. #define MXC_LL_UART_PADDR UART1_BASE_ADDR
  29. #define MXC_LL_UART_VADDR AIPI_IO_ADDRESS(UART1_BASE_ADDR)
  30. /*
  31. * @name Memory Size parameters
  32. */
  33. /*
  34. * Size of SDRAM memory
  35. */
  36. #define SDRAM_MEM_SIZE SZ_128M
  37. /*
  38. * PBC Controller parameters
  39. */
  40. /*
  41. * Base address of PBC controller, CS4
  42. */
  43. #define PBC_BASE_ADDRESS 0xEB000000
  44. #define PBC_REG_ADDR(offset) (PBC_BASE_ADDRESS + (offset))
  45. /*
  46. * PBC Interupt name definitions
  47. */
  48. #define PBC_GPIO1_0 0
  49. #define PBC_GPIO1_1 1
  50. #define PBC_GPIO1_2 2
  51. #define PBC_GPIO1_3 3
  52. #define PBC_GPIO1_4 4
  53. #define PBC_GPIO1_5 5
  54. #define PBC_INTR_MAX_NUM 6
  55. #define PBC_INTR_SHARED_MAX_NUM 8
  56. /* When the PBC address connection is fixed in h/w, defined as 1 */
  57. #define PBC_ADDR_SH 0
  58. /* Offsets for the PBC Controller register */
  59. /*
  60. * PBC Board version register offset
  61. */
  62. #define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
  63. /*
  64. * PBC Board control register 1 set address.
  65. */
  66. #define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
  67. /*
  68. * PBC Board control register 1 clear address.
  69. */
  70. #define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
  71. /*
  72. * PBC Board control register 2 set address.
  73. */
  74. #define PBC_BCTRL2_SET_REG PBC_REG_ADDR(0x00010 >> PBC_ADDR_SH)
  75. /*
  76. * PBC Board control register 2 clear address.
  77. */
  78. #define PBC_BCTRL2_CLEAR_REG PBC_REG_ADDR(0x00014 >> PBC_ADDR_SH)
  79. /*
  80. * PBC Board control register 3 set address.
  81. */
  82. #define PBC_BCTRL3_SET_REG PBC_REG_ADDR(0x00018 >> PBC_ADDR_SH)
  83. /*
  84. * PBC Board control register 3 clear address.
  85. */
  86. #define PBC_BCTRL3_CLEAR_REG PBC_REG_ADDR(0x0001C >> PBC_ADDR_SH)
  87. /*
  88. * PBC Board control register 3 set address.
  89. */
  90. #define PBC_BCTRL4_SET_REG PBC_REG_ADDR(0x00020 >> PBC_ADDR_SH)
  91. /*
  92. * PBC Board control register 4 clear address.
  93. */
  94. #define PBC_BCTRL4_CLEAR_REG PBC_REG_ADDR(0x00024 >> PBC_ADDR_SH)
  95. /*PBC_ADDR_SH
  96. * PBC Board status register 1.
  97. */
  98. #define PBC_BSTAT1_REG PBC_REG_ADDR(0x00028 >> PBC_ADDR_SH)
  99. /*
  100. * PBC Board interrupt status register.
  101. */
  102. #define PBC_INTSTATUS_REG PBC_REG_ADDR(0x0002C >> PBC_ADDR_SH)
  103. /*
  104. * PBC Board interrupt current status register.
  105. */
  106. #define PBC_INTCURR_STATUS_REG PBC_REG_ADDR(0x00034 >> PBC_ADDR_SH)
  107. /*
  108. * PBC Interrupt mask register set address.
  109. */
  110. #define PBC_INTMASK_SET_REG PBC_REG_ADDR(0x00038 >> PBC_ADDR_SH)
  111. /*
  112. * PBC Interrupt mask register clear address.
  113. */
  114. #define PBC_INTMASK_CLEAR_REG PBC_REG_ADDR(0x0003C >> PBC_ADDR_SH)
  115. /*
  116. * External UART A.
  117. */
  118. #define PBC_SC16C652_UARTA_REG PBC_REG_ADDR(0x20000 >> PBC_ADDR_SH)
  119. /*
  120. * UART 4 Expanding Signal Status.
  121. */
  122. #define PBC_UART_STATUS_REG PBC_REG_ADDR(0x22000 >> PBC_ADDR_SH)
  123. /*
  124. * UART 4 Expanding Signal Control Set.
  125. */
  126. #define PBC_UCTRL_SET_REG PBC_REG_ADDR(0x24000 >> PBC_ADDR_SH)
  127. /*
  128. * UART 4 Expanding Signal Control Clear.
  129. */
  130. #define PBC_UCTRL_CLR_REG PBC_REG_ADDR(0x26000 >> PBC_ADDR_SH)
  131. /*
  132. * Ethernet Controller IO base address.
  133. */
  134. #define PBC_CS8900A_IOBASE_REG PBC_REG_ADDR(0x40000 >> PBC_ADDR_SH)
  135. /*
  136. * Ethernet Controller Memory base address.
  137. */
  138. #define PBC_CS8900A_MEMBASE_REG PBC_REG_ADDR(0x42000 >> PBC_ADDR_SH)
  139. /*
  140. * Ethernet Controller DMA base address.
  141. */
  142. #define PBC_CS8900A_DMABASE_REG PBC_REG_ADDR(0x44000 >> PBC_ADDR_SH)
  143. /* PBC Board Version Register bit definition */
  144. #define PBC_VERSION_ADS 0x8000 /* Bit15=1 means version for ads */
  145. #define PBC_VERSION_EVB_REVB 0x4000 /* BIT14=1 means version for evb revb */
  146. /* PBC Board Control Register 1 bit definitions */
  147. #define PBC_BCTRL1_ERST 0x0001 /* Ethernet Reset */
  148. #define PBC_BCTRL1_URST 0x0002 /* Reset External UART controller */
  149. #define PBC_BCTRL1_FRST 0x0004 /* FEC Reset */
  150. #define PBC_BCTRL1_ESLEEP 0x0010 /* Enable ethernet Sleep */
  151. #define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
  152. /* PBC Board Control Register 2 bit definitions */
  153. #define PBC_BCTRL2_VCC_EN 0x0004 /* Enable VCC */
  154. #define PBC_BCTRL2_VPP_EN 0x0008 /* Enable Vpp */
  155. #define PBC_BCTRL2_ATAFEC_EN 0X0010
  156. #define PBC_BCTRL2_ATAFEC_SEL 0X0020
  157. #define PBC_BCTRL2_ATA_EN 0X0040
  158. #define PBC_BCTRL2_IRDA_SD 0X0080
  159. #define PBC_BCTRL2_IRDA_EN 0X0100
  160. #define PBC_BCTRL2_CCTL10 0X0200
  161. #define PBC_BCTRL2_CCTL11 0X0400
  162. /* PBC Board Control Register 3 bit definitions */
  163. #define PBC_BCTRL3_HSH_EN 0X0020
  164. #define PBC_BCTRL3_FSH_MOD 0X0040
  165. #define PBC_BCTRL3_OTG_HS_EN 0X0080
  166. #define PBC_BCTRL3_OTG_VBUS_EN 0X0100
  167. #define PBC_BCTRL3_FSH_VBUS_EN 0X0200
  168. #define PBC_BCTRL3_USB_OTG_ON 0X0800
  169. #define PBC_BCTRL3_USB_FSH_ON 0X1000
  170. /* PBC Board Control Register 4 bit definitions */
  171. #define PBC_BCTRL4_REGEN_SEL 0X0001
  172. #define PBC_BCTRL4_USER_OFF 0X0002
  173. #define PBC_BCTRL4_VIB_EN 0X0004
  174. #define PBC_BCTRL4_PWRGT1_EN 0X0008
  175. #define PBC_BCTRL4_PWRGT2_EN 0X0010
  176. #define PBC_BCTRL4_STDBY_PRI 0X0020
  177. #ifndef __ASSEMBLY__
  178. /*
  179. * Enumerations for SD cards and memory stick card. This corresponds to
  180. * the card EN bits in the IMR: SD1_EN | MS_EN | SD3_EN | SD2_EN.
  181. */
  182. enum mxc_card_no {
  183. MXC_CARD_SD2 = 0,
  184. MXC_CARD_SD3,
  185. MXC_CARD_MS,
  186. MXC_CARD_SD1,
  187. MXC_CARD_MIN = MXC_CARD_SD2,
  188. MXC_CARD_MAX = MXC_CARD_SD1,
  189. };
  190. #endif
  191. #define MXC_CPLD_VER_1_50 0x01
  192. /*
  193. * PBC BSTAT Register bit definitions
  194. */
  195. #define PBC_BSTAT_PRI_INT 0X0001
  196. #define PBC_BSTAT_USB_BYP 0X0002
  197. #define PBC_BSTAT_ATA_IOCS16 0X0004
  198. #define PBC_BSTAT_ATA_CBLID 0X0008
  199. #define PBC_BSTAT_ATA_DASP 0X0010
  200. #define PBC_BSTAT_PWR_RDY 0X0020
  201. #define PBC_BSTAT_SD3_WP 0X0100
  202. #define PBC_BSTAT_SD2_WP 0X0200
  203. #define PBC_BSTAT_SD1_WP 0X0400
  204. #define PBC_BSTAT_SD3_DET 0X0800
  205. #define PBC_BSTAT_SD2_DET 0X1000
  206. #define PBC_BSTAT_SD1_DET 0X2000
  207. #define PBC_BSTAT_MS_DET 0X4000
  208. #define PBC_BSTAT_SD3_DET_BIT 11
  209. #define PBC_BSTAT_SD2_DET_BIT 12
  210. #define PBC_BSTAT_SD1_DET_BIT 13
  211. #define PBC_BSTAT_MS_DET_BIT 14
  212. #define MXC_BSTAT_BIT(n) ((n == MXC_CARD_SD2) ? PBC_BSTAT_SD2_DET : \
  213. ((n == MXC_CARD_SD3) ? PBC_BSTAT_SD3_DET : \
  214. ((n == MXC_CARD_SD1) ? PBC_BSTAT_SD1_DET : \
  215. ((n == MXC_CARD_MS) ? PBC_BSTAT_MS_DET : \
  216. 0x0))))
  217. /*
  218. * PBC UART Control Register bit definitions
  219. */
  220. #define PBC_UCTRL_DCE_DCD 0X0001
  221. #define PBC_UCTRL_DCE_DSR 0X0002
  222. #define PBC_UCTRL_DCE_RI 0X0004
  223. #define PBC_UCTRL_DTE_DTR 0X0100
  224. /*
  225. * PBC UART Status Register bit definitions
  226. */
  227. #define PBC_USTAT_DTE_DCD 0X0001
  228. #define PBC_USTAT_DTE_DSR 0X0002
  229. #define PBC_USTAT_DTE_RI 0X0004
  230. #define PBC_USTAT_DCE_DTR 0X0100
  231. /*
  232. * PBC Interupt mask register bit definitions
  233. */
  234. #define PBC_INTR_SD3_R_EN_BIT 4
  235. #define PBC_INTR_SD2_R_EN_BIT 0
  236. #define PBC_INTR_SD1_R_EN_BIT 6
  237. #define PBC_INTR_MS_R_EN_BIT 5
  238. #define PBC_INTR_SD3_EN_BIT 13
  239. #define PBC_INTR_SD2_EN_BIT 12
  240. #define PBC_INTR_MS_EN_BIT 14
  241. #define PBC_INTR_SD1_EN_BIT 15
  242. #define PBC_INTR_SD2_R_EN 0x0001
  243. #define PBC_INTR_LOW_BAT 0X0002
  244. #define PBC_INTR_OTG_FSOVER 0X0004
  245. #define PBC_INTR_FSH_OVER 0X0008
  246. #define PBC_INTR_SD3_R_EN 0x0010
  247. #define PBC_INTR_MS_R_EN 0x0020
  248. #define PBC_INTR_SD1_R_EN 0x0040
  249. #define PBC_INTR_FEC_INT 0X0080
  250. #define PBC_INTR_ENET_INT 0X0100
  251. #define PBC_INTR_OTGFS_INT 0X0200
  252. #define PBC_INTR_XUART_INT 0X0400
  253. #define PBC_INTR_CCTL12 0X0800
  254. #define PBC_INTR_SD2_EN 0x1000
  255. #define PBC_INTR_SD3_EN 0x2000
  256. #define PBC_INTR_MS_EN 0x4000
  257. #define PBC_INTR_SD1_EN 0x8000
  258. /* For interrupts like xuart, enet etc */
  259. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX27_PIN_TIN)
  260. #define MXC_MAX_EXP_IO_LINES 16
  261. /*
  262. * This corresponds to PBC_INTMASK_SET_REG at offset 0x38.
  263. *
  264. */
  265. #define EXPIO_INT_LOW_BAT (MXC_EXP_IO_BASE + 1)
  266. #define EXPIO_INT_OTG_FS_OVR (MXC_EXP_IO_BASE + 2)
  267. #define EXPIO_INT_FSH_OVR (MXC_EXP_IO_BASE + 3)
  268. #define EXPIO_INT_RES4 (MXC_EXP_IO_BASE + 4)
  269. #define EXPIO_INT_RES5 (MXC_EXP_IO_BASE + 5)
  270. #define EXPIO_INT_RES6 (MXC_EXP_IO_BASE + 6)
  271. #define EXPIO_INT_FEC (MXC_EXP_IO_BASE + 7)
  272. #define EXPIO_INT_ENET_INT (MXC_EXP_IO_BASE + 8)
  273. #define EXPIO_INT_OTG_FS_INT (MXC_EXP_IO_BASE + 9)
  274. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  275. #define EXPIO_INT_CCTL12_INT (MXC_EXP_IO_BASE + 11)
  276. #define EXPIO_INT_SD2_EN (MXC_EXP_IO_BASE + 12)
  277. #define EXPIO_INT_SD3_EN (MXC_EXP_IO_BASE + 13)
  278. #define EXPIO_INT_MS_EN (MXC_EXP_IO_BASE + 14)
  279. #define EXPIO_INT_SD1_EN (MXC_EXP_IO_BASE + 15)
  280. /*
  281. * This is System IRQ used by CS8900A for interrupt generation
  282. * taken from platform.h
  283. */
  284. #define CS8900AIRQ EXPIO_INT_ENET_INT
  285. /* This is I/O Base address used to access registers of CS8900A on MXC ADS */
  286. #define CS8900A_BASE_ADDRESS (PBC_CS8900A_IOBASE_REG + 0x300)
  287. #define MXC_PMIC_INT_LINE IOMUX_TO_IRQ(MX27_PIN_TOUT)
  288. /*
  289. * This is used to detect if the CPLD version is for mx27 evb board rev-a
  290. */
  291. #define PBC_CPLD_VERSION_IS_REVA() \
  292. ((__raw_readw(PBC_VERSION_REG) & \
  293. (PBC_VERSION_ADS | PBC_VERSION_EVB_REVB))\
  294. == 0)
  295. /* This is used to active or inactive ata signal in CPLD .
  296. * It is dependent with hardware
  297. */
  298. #define PBC_ATA_SIGNAL_ACTIVE() \
  299. __raw_writew( \
  300. PBC_BCTRL2_ATAFEC_EN|PBC_BCTRL2_ATAFEC_SEL|PBC_BCTRL2_ATA_EN, \
  301. PBC_BCTRL2_CLEAR_REG)
  302. #define PBC_ATA_SIGNAL_INACTIVE() \
  303. __raw_writew( \
  304. PBC_BCTRL2_ATAFEC_EN|PBC_BCTRL2_ATAFEC_SEL|PBC_BCTRL2_ATA_EN, \
  305. PBC_BCTRL2_SET_REG)
  306. #define MXC_BD_LED1 (1 << 5)
  307. #define MXC_BD_LED2 (1 << 6)
  308. #define MXC_BD_LED_ON(led) \
  309. __raw_writew(led, PBC_BCTRL1_SET_REG)
  310. #define MXC_BD_LED_OFF(led) \
  311. __raw_writew(led, PBC_BCTRL1_CLEAR_REG)
  312. /* to determine the correct external crystal reference */
  313. #define CKIH_27MHZ_BIT_SET (1 << 3)
  314. #endif /* __ASM_ARCH_MXC_BOARD_MX27ADS_H__ */