omap_hwmod.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * Created in collaboration with (alphabetical order): Benoît Cousson,
  9. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  10. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * These headers and macros are used to define OMAP on-chip module
  17. * data and their integration with other OMAP modules and Linux.
  18. * Copious documentation and references can also be found in the
  19. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  20. * writing).
  21. *
  22. * To do:
  23. * - add interconnect error log structures
  24. * - add pinmuxing
  25. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  26. * - implement default hwmod SMS/SDRC flags?
  27. * - move Linux-specific data ("non-ROM data") out
  28. *
  29. */
  30. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  32. #include <linux/kernel.h>
  33. #include <linux/init.h>
  34. #include <linux/list.h>
  35. #include <linux/ioport.h>
  36. #include <linux/spinlock.h>
  37. #include <plat/cpu.h>
  38. struct omap_device;
  39. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  40. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  41. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type3;
  42. /*
  43. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  44. * with the original PRCM protocol defined for OMAP2420
  45. */
  46. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  47. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT)
  48. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  49. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT)
  50. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  51. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT)
  52. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  53. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT)
  54. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  55. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT)
  56. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  57. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT)
  58. /*
  59. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  60. * with the new PRCM protocol defined for new OMAP4 IPs.
  61. */
  62. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  63. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  64. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  65. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  66. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  67. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  68. #define SYSC_TYPE2_DMADISABLE_SHIFT 16
  69. #define SYSC_TYPE2_DMADISABLE_MASK (0x1 << SYSC_TYPE2_DMADISABLE_SHIFT)
  70. /*
  71. * OCP SYSCONFIG bit shifts/masks TYPE3.
  72. * This is applicable for some IPs present in AM33XX
  73. */
  74. #define SYSC_TYPE3_SIDLEMODE_SHIFT 0
  75. #define SYSC_TYPE3_SIDLEMODE_MASK (0x3 << SYSC_TYPE3_SIDLEMODE_SHIFT)
  76. #define SYSC_TYPE3_MIDLEMODE_SHIFT 2
  77. #define SYSC_TYPE3_MIDLEMODE_MASK (0x3 << SYSC_TYPE3_MIDLEMODE_SHIFT)
  78. /* OCP SYSSTATUS bit shifts/masks */
  79. #define SYSS_RESETDONE_SHIFT 0
  80. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  81. /* Master standby/slave idle mode flags */
  82. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  83. #define HWMOD_IDLEMODE_NO (1 << 1)
  84. #define HWMOD_IDLEMODE_SMART (1 << 2)
  85. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  86. /* modulemode control type (SW or HW) */
  87. #define MODULEMODE_HWCTRL 1
  88. #define MODULEMODE_SWCTRL 2
  89. /**
  90. * struct omap_hwmod_mux_info - hwmod specific mux configuration
  91. * @pads: array of omap_device_pad entries
  92. * @nr_pads: number of omap_device_pad entries
  93. *
  94. * Note that this is currently built during init as needed.
  95. */
  96. struct omap_hwmod_mux_info {
  97. int nr_pads;
  98. struct omap_device_pad *pads;
  99. int nr_pads_dynamic;
  100. struct omap_device_pad **pads_dynamic;
  101. int *irqs;
  102. bool enabled;
  103. };
  104. /**
  105. * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
  106. * @name: name of the IRQ channel (module local name)
  107. * @irq: IRQ channel ID (should be non-negative except -1 = terminator)
  108. *
  109. * @name should be something short, e.g., "tx" or "rx". It is for use
  110. * by platform_get_resource_byname(). It is defined locally to the
  111. * hwmod.
  112. */
  113. struct omap_hwmod_irq_info {
  114. const char *name;
  115. s16 irq;
  116. };
  117. /**
  118. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  119. * @name: name of the DMA channel (module local name)
  120. * @dma_req: DMA request ID (should be non-negative except -1 = terminator)
  121. *
  122. * @name should be something short, e.g., "tx" or "rx". It is for use
  123. * by platform_get_resource_byname(). It is defined locally to the
  124. * hwmod.
  125. */
  126. struct omap_hwmod_dma_info {
  127. const char *name;
  128. s16 dma_req;
  129. };
  130. /**
  131. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  132. * @name: name of the reset line (module local name)
  133. * @rst_shift: Offset of the reset bit
  134. * @st_shift: Offset of the reset status bit (OMAP2/3 only)
  135. *
  136. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  137. * locally to the hwmod.
  138. */
  139. struct omap_hwmod_rst_info {
  140. const char *name;
  141. u8 rst_shift;
  142. u8 st_shift;
  143. };
  144. /**
  145. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  146. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  147. * @clk: opt clock: OMAP clock name
  148. * @_clk: pointer to the struct clk (filled in at runtime)
  149. *
  150. * The module's interface clock and main functional clock should not
  151. * be added as optional clocks.
  152. */
  153. struct omap_hwmod_opt_clk {
  154. const char *role;
  155. const char *clk;
  156. struct clk *_clk;
  157. };
  158. /* omap_hwmod_omap2_firewall.flags bits */
  159. #define OMAP_FIREWALL_L3 (1 << 0)
  160. #define OMAP_FIREWALL_L4 (1 << 1)
  161. /**
  162. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  163. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  164. * @l4_fw_region: L4 firewall region ID
  165. * @l4_prot_group: L4 protection group ID
  166. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  167. */
  168. struct omap_hwmod_omap2_firewall {
  169. u8 l3_perm_bit;
  170. u8 l4_fw_region;
  171. u8 l4_prot_group;
  172. u8 flags;
  173. };
  174. /*
  175. * omap_hwmod_addr_space.flags bits
  176. *
  177. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  178. * ADDR_TYPE_RT: Address space contains module register target data.
  179. */
  180. #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
  181. #define ADDR_TYPE_RT (1 << 1)
  182. /**
  183. * struct omap_hwmod_addr_space - address space handled by the hwmod
  184. * @name: name of the address space
  185. * @pa_start: starting physical address
  186. * @pa_end: ending physical address
  187. * @flags: (see omap_hwmod_addr_space.flags macros above)
  188. *
  189. * Address space doesn't necessarily follow physical interconnect
  190. * structure. GPMC is one example.
  191. */
  192. struct omap_hwmod_addr_space {
  193. const char *name;
  194. u32 pa_start;
  195. u32 pa_end;
  196. u8 flags;
  197. };
  198. /*
  199. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  200. * interface to interact with the hwmod. Used to add sleep dependencies
  201. * when the module is enabled or disabled.
  202. */
  203. #define OCP_USER_MPU (1 << 0)
  204. #define OCP_USER_SDMA (1 << 1)
  205. #define OCP_USER_DSP (1 << 2)
  206. #define OCP_USER_IVA (1 << 3)
  207. /* omap_hwmod_ocp_if.flags bits */
  208. #define OCPIF_SWSUP_IDLE (1 << 0)
  209. #define OCPIF_CAN_BURST (1 << 1)
  210. /* omap_hwmod_ocp_if._int_flags possibilities */
  211. #define _OCPIF_INT_FLAGS_REGISTERED (1 << 0)
  212. /**
  213. * struct omap_hwmod_ocp_if - OCP interface data
  214. * @master: struct omap_hwmod that initiates OCP transactions on this link
  215. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  216. * @addr: address space associated with this link
  217. * @clk: interface clock: OMAP clock name
  218. * @_clk: pointer to the interface struct clk (filled in at runtime)
  219. * @fw: interface firewall data
  220. * @width: OCP data width
  221. * @user: initiators using this interface (see OCP_USER_* macros above)
  222. * @flags: OCP interface flags (see OCPIF_* macros above)
  223. * @_int_flags: internal flags (see _OCPIF_INT_FLAGS* macros above)
  224. *
  225. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  226. *
  227. * Parameter names beginning with an underscore are managed internally by
  228. * the omap_hwmod code and should not be set during initialization.
  229. */
  230. struct omap_hwmod_ocp_if {
  231. struct omap_hwmod *master;
  232. struct omap_hwmod *slave;
  233. struct omap_hwmod_addr_space *addr;
  234. const char *clk;
  235. struct clk *_clk;
  236. union {
  237. struct omap_hwmod_omap2_firewall omap2;
  238. } fw;
  239. u8 width;
  240. u8 user;
  241. u8 flags;
  242. u8 _int_flags;
  243. };
  244. /* Macros for use in struct omap_hwmod_sysconfig */
  245. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  246. #define MASTER_STANDBY_SHIFT 4
  247. #define SLAVE_IDLE_SHIFT 0
  248. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  249. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  250. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  251. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  252. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  253. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  254. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  255. #define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
  256. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  257. #define SYSC_HAS_AUTOIDLE (1 << 0)
  258. #define SYSC_HAS_SOFTRESET (1 << 1)
  259. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  260. #define SYSC_HAS_EMUFREE (1 << 3)
  261. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  262. #define SYSC_HAS_SIDLEMODE (1 << 5)
  263. #define SYSC_HAS_MIDLEMODE (1 << 6)
  264. #define SYSS_HAS_RESET_STATUS (1 << 7)
  265. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  266. #define SYSC_HAS_RESET_STATUS (1 << 9)
  267. #define SYSC_HAS_DMADISABLE (1 << 10)
  268. /* omap_hwmod_sysconfig.clockact flags */
  269. #define CLOCKACT_TEST_BOTH 0x0
  270. #define CLOCKACT_TEST_MAIN 0x1
  271. #define CLOCKACT_TEST_ICLK 0x2
  272. #define CLOCKACT_TEST_NONE 0x3
  273. /**
  274. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  275. * @midle_shift: Offset of the midle bit
  276. * @clkact_shift: Offset of the clockactivity bit
  277. * @sidle_shift: Offset of the sidle bit
  278. * @enwkup_shift: Offset of the enawakeup bit
  279. * @srst_shift: Offset of the softreset bit
  280. * @autoidle_shift: Offset of the autoidle bit
  281. * @dmadisable_shift: Offset of the dmadisable bit
  282. */
  283. struct omap_hwmod_sysc_fields {
  284. u8 midle_shift;
  285. u8 clkact_shift;
  286. u8 sidle_shift;
  287. u8 enwkup_shift;
  288. u8 srst_shift;
  289. u8 autoidle_shift;
  290. u8 dmadisable_shift;
  291. };
  292. /**
  293. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  294. * @rev_offs: IP block revision register offset (from module base addr)
  295. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  296. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  297. * @srst_udelay: Delay needed after doing a softreset in usecs
  298. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  299. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  300. * @clockact: the default value of the module CLOCKACTIVITY bits
  301. *
  302. * @clockact describes to the module which clocks are likely to be
  303. * disabled when the PRCM issues its idle request to the module. Some
  304. * modules have separate clockdomains for the interface clock and main
  305. * functional clock, and can check whether they should acknowledge the
  306. * idle request based on the internal module functionality that has
  307. * been associated with the clocks marked in @clockact. This field is
  308. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  309. *
  310. * @sysc_fields: structure containing the offset positions of various bits in
  311. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  312. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  313. * whether the device ip is compliant with the original PRCM protocol
  314. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  315. * If the device follows a different scheme for the sysconfig register ,
  316. * then this field has to be populated with the correct offset structure.
  317. */
  318. struct omap_hwmod_class_sysconfig {
  319. u32 rev_offs;
  320. u32 sysc_offs;
  321. u32 syss_offs;
  322. u16 sysc_flags;
  323. struct omap_hwmod_sysc_fields *sysc_fields;
  324. u8 srst_udelay;
  325. u8 idlemodes;
  326. u8 clockact;
  327. };
  328. /**
  329. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  330. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  331. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  332. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  333. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  334. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  335. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  336. *
  337. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  338. * WKEN, GRPSEL registers. In an ideal world, no extra information
  339. * would be needed for IDLEST information, but alas, there are some
  340. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  341. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  342. */
  343. struct omap_hwmod_omap2_prcm {
  344. s16 module_offs;
  345. u8 prcm_reg_id;
  346. u8 module_bit;
  347. u8 idlest_reg_id;
  348. u8 idlest_idle_bit;
  349. u8 idlest_stdby_bit;
  350. };
  351. /*
  352. * Possible values for struct omap_hwmod_omap4_prcm.flags
  353. *
  354. * HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT: Some IP blocks don't have a PRCM
  355. * module-level context loss register associated with them; this
  356. * flag bit should be set in those cases
  357. */
  358. #define HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT (1 << 0)
  359. /**
  360. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  361. * @clkctrl_reg: PRCM address of the clock control register
  362. * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
  363. * @lostcontext_mask: bitmask for selecting bits from RM_*_CONTEXT register
  364. * @rstst_reg: (AM33XX only) address of the XXX_RSTST register in the PRM
  365. * @submodule_wkdep_bit: bit shift of the WKDEP range
  366. * @flags: PRCM register capabilities for this IP block
  367. *
  368. * If @lostcontext_mask is not defined, context loss check code uses
  369. * whole register without masking. @lostcontext_mask should only be
  370. * defined in cases where @context_offs register is shared by two or
  371. * more hwmods.
  372. */
  373. struct omap_hwmod_omap4_prcm {
  374. u16 clkctrl_offs;
  375. u16 rstctrl_offs;
  376. u16 rstst_offs;
  377. u16 context_offs;
  378. u32 lostcontext_mask;
  379. u8 submodule_wkdep_bit;
  380. u8 modulemode;
  381. u8 flags;
  382. };
  383. /*
  384. * omap_hwmod.flags definitions
  385. *
  386. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  387. * of idle, rather than relying on module smart-idle
  388. * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
  389. * of standby, rather than relying on module smart-standby
  390. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  391. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  392. * XXX Should be HWMOD_SETUP_NO_RESET
  393. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  394. * controller, etc. XXX probably belongs outside the main hwmod file
  395. * XXX Should be HWMOD_SETUP_NO_IDLE
  396. * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  397. * when module is enabled, rather than the default, which is to
  398. * enable autoidle
  399. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  400. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  401. * only for few initiator modules on OMAP2 & 3.
  402. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  403. * This is needed for devices like DSS that require optional clocks enabled
  404. * in order to complete the reset. Optional clocks will be disabled
  405. * again after the reset.
  406. * HWMOD_16BIT_REG: Module has 16bit registers
  407. * HWMOD_EXT_OPT_MAIN_CLK: The only main functional clock source for
  408. * this IP block comes from an off-chip source and is not always
  409. * enabled. This prevents the hwmod code from being able to
  410. * enable and reset the IP block early. XXX Eventually it should
  411. * be possible to query the clock framework for this information.
  412. */
  413. #define HWMOD_SWSUP_SIDLE (1 << 0)
  414. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  415. #define HWMOD_INIT_NO_RESET (1 << 2)
  416. #define HWMOD_INIT_NO_IDLE (1 << 3)
  417. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  418. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  419. #define HWMOD_NO_IDLEST (1 << 6)
  420. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  421. #define HWMOD_16BIT_REG (1 << 8)
  422. #define HWMOD_EXT_OPT_MAIN_CLK (1 << 9)
  423. /*
  424. * omap_hwmod._int_flags definitions
  425. * These are for internal use only and are managed by the omap_hwmod code.
  426. *
  427. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  428. * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
  429. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  430. * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) -
  431. * causes the first call to _enable() to only update the pinmux
  432. */
  433. #define _HWMOD_NO_MPU_PORT (1 << 0)
  434. #define _HWMOD_WAKEUP_ENABLED (1 << 1)
  435. #define _HWMOD_SYSCONFIG_LOADED (1 << 2)
  436. #define _HWMOD_SKIP_ENABLE (1 << 3)
  437. /*
  438. * omap_hwmod._state definitions
  439. *
  440. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  441. * (optionally)
  442. *
  443. *
  444. */
  445. #define _HWMOD_STATE_UNKNOWN 0
  446. #define _HWMOD_STATE_REGISTERED 1
  447. #define _HWMOD_STATE_CLKS_INITED 2
  448. #define _HWMOD_STATE_INITIALIZED 3
  449. #define _HWMOD_STATE_ENABLED 4
  450. #define _HWMOD_STATE_IDLE 5
  451. #define _HWMOD_STATE_DISABLED 6
  452. /**
  453. * struct omap_hwmod_class - the type of an IP block
  454. * @name: name of the hwmod_class
  455. * @sysc: device SYSCONFIG/SYSSTATUS register data
  456. * @rev: revision of the IP class
  457. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  458. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  459. *
  460. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  461. * smartreflex, gpio, uart...)
  462. *
  463. * @pre_shutdown is a function that will be run immediately before
  464. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  465. * like the MPU watchdog, which cannot be disabled with the standard
  466. * omap_hwmod_shutdown(). The function should return 0 upon success,
  467. * or some negative error upon failure. Returning an error will cause
  468. * omap_hwmod_shutdown() to abort the device shutdown and return an
  469. * error.
  470. *
  471. * If @reset is defined, then the function it points to will be
  472. * executed in place of the standard hwmod _reset() code in
  473. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  474. * unusual reset sequences - usually processor IP blocks like the IVA.
  475. */
  476. struct omap_hwmod_class {
  477. const char *name;
  478. struct omap_hwmod_class_sysconfig *sysc;
  479. u32 rev;
  480. int (*pre_shutdown)(struct omap_hwmod *oh);
  481. int (*reset)(struct omap_hwmod *oh);
  482. };
  483. /**
  484. * struct omap_hwmod_link - internal structure linking hwmods with ocp_ifs
  485. * @ocp_if: OCP interface structure record pointer
  486. * @node: list_head pointing to next struct omap_hwmod_link in a list
  487. */
  488. struct omap_hwmod_link {
  489. struct omap_hwmod_ocp_if *ocp_if;
  490. struct list_head node;
  491. };
  492. /**
  493. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  494. * @name: name of the hwmod
  495. * @class: struct omap_hwmod_class * to the class of this hwmod
  496. * @od: struct omap_device currently associated with this hwmod (internal use)
  497. * @mpu_irqs: ptr to an array of MPU IRQs
  498. * @sdma_reqs: ptr to an array of System DMA request IDs
  499. * @prcm: PRCM data pertaining to this hwmod
  500. * @main_clk: main clock: OMAP clock name
  501. * @_clk: pointer to the main struct clk (filled in at runtime)
  502. * @opt_clks: other device clocks that drivers can request (0..*)
  503. * @voltdm: pointer to voltage domain (filled in at runtime)
  504. * @dev_attr: arbitrary device attributes that can be passed to the driver
  505. * @_sysc_cache: internal-use hwmod flags
  506. * @_mpu_rt_va: cached register target start address (internal use)
  507. * @_mpu_port: cached MPU register target slave (internal use)
  508. * @opt_clks_cnt: number of @opt_clks
  509. * @master_cnt: number of @master entries
  510. * @slaves_cnt: number of @slave entries
  511. * @response_lat: device OCP response latency (in interface clock cycles)
  512. * @_int_flags: internal-use hwmod flags
  513. * @_state: internal-use hwmod state
  514. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  515. * @flags: hwmod flags (documented below)
  516. * @_lock: spinlock serializing operations on this hwmod
  517. * @node: list node for hwmod list (internal use)
  518. *
  519. * @main_clk refers to this module's "main clock," which for our
  520. * purposes is defined as "the functional clock needed for register
  521. * accesses to complete." Modules may not have a main clock if the
  522. * interface clock also serves as a main clock.
  523. *
  524. * Parameter names beginning with an underscore are managed internally by
  525. * the omap_hwmod code and should not be set during initialization.
  526. *
  527. * @masters and @slaves are now deprecated.
  528. */
  529. struct omap_hwmod {
  530. const char *name;
  531. struct omap_hwmod_class *class;
  532. struct omap_device *od;
  533. struct omap_hwmod_mux_info *mux;
  534. struct omap_hwmod_irq_info *mpu_irqs;
  535. struct omap_hwmod_dma_info *sdma_reqs;
  536. struct omap_hwmod_rst_info *rst_lines;
  537. union {
  538. struct omap_hwmod_omap2_prcm omap2;
  539. struct omap_hwmod_omap4_prcm omap4;
  540. } prcm;
  541. const char *main_clk;
  542. struct clk *_clk;
  543. struct omap_hwmod_opt_clk *opt_clks;
  544. char *clkdm_name;
  545. struct clockdomain *clkdm;
  546. struct list_head master_ports; /* connect to *_IA */
  547. struct list_head slave_ports; /* connect to *_TA */
  548. void *dev_attr;
  549. u32 _sysc_cache;
  550. void __iomem *_mpu_rt_va;
  551. spinlock_t _lock;
  552. struct list_head node;
  553. struct omap_hwmod_ocp_if *_mpu_port;
  554. u16 flags;
  555. u8 response_lat;
  556. u8 rst_lines_cnt;
  557. u8 opt_clks_cnt;
  558. u8 masters_cnt;
  559. u8 slaves_cnt;
  560. u8 hwmods_cnt;
  561. u8 _int_flags;
  562. u8 _state;
  563. u8 _postsetup_state;
  564. };
  565. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  566. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  567. void *data);
  568. int __init omap_hwmod_setup_one(const char *name);
  569. int omap_hwmod_enable(struct omap_hwmod *oh);
  570. int omap_hwmod_idle(struct omap_hwmod *oh);
  571. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  572. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  573. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  574. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
  575. int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
  576. int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
  577. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
  578. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle);
  579. int omap_hwmod_reset(struct omap_hwmod *oh);
  580. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
  581. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  582. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  583. int omap_hwmod_softreset(struct omap_hwmod *oh);
  584. int omap_hwmod_count_resources(struct omap_hwmod *oh);
  585. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  586. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res);
  587. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  588. const char *name, struct resource *res);
  589. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  590. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  591. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  592. struct omap_hwmod *init_oh);
  593. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  594. struct omap_hwmod *init_oh);
  595. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  596. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  597. int omap_hwmod_for_each_by_class(const char *classname,
  598. int (*fn)(struct omap_hwmod *oh,
  599. void *user),
  600. void *user);
  601. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  602. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  603. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh);
  604. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx);
  605. extern void __init omap_hwmod_init(void);
  606. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh);
  607. /*
  608. * Chip variant-specific hwmod init routines - XXX should be converted
  609. * to use initcalls once the initial boot ordering is straightened out
  610. */
  611. extern int omap2420_hwmod_init(void);
  612. extern int omap2430_hwmod_init(void);
  613. extern int omap3xxx_hwmod_init(void);
  614. extern int omap44xx_hwmod_init(void);
  615. extern int am33xx_hwmod_init(void);
  616. extern int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois);
  617. #endif