exynos_dp_core.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/of.h>
  21. #include <video/exynos_dp.h>
  22. #include "exynos_dp_core.h"
  23. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  24. {
  25. exynos_dp_reset(dp);
  26. exynos_dp_swreset(dp);
  27. exynos_dp_init_analog_param(dp);
  28. exynos_dp_init_interrupt(dp);
  29. /* SW defined function Normal operation */
  30. exynos_dp_enable_sw_function(dp);
  31. exynos_dp_config_interrupt(dp);
  32. exynos_dp_init_analog_func(dp);
  33. exynos_dp_init_hpd(dp);
  34. exynos_dp_init_aux(dp);
  35. return 0;
  36. }
  37. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  38. {
  39. int timeout_loop = 0;
  40. exynos_dp_init_hpd(dp);
  41. usleep_range(200, 210);
  42. while (exynos_dp_get_plug_in_status(dp) != 0) {
  43. timeout_loop++;
  44. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  45. dev_err(dp->dev, "failed to get hpd plug status\n");
  46. return -ETIMEDOUT;
  47. }
  48. usleep_range(10, 11);
  49. }
  50. return 0;
  51. }
  52. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  53. {
  54. int i;
  55. unsigned char sum = 0;
  56. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  57. sum = sum + edid_data[i];
  58. return sum;
  59. }
  60. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  61. {
  62. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  63. unsigned int extend_block = 0;
  64. unsigned char sum;
  65. unsigned char test_vector;
  66. int retval;
  67. /*
  68. * EDID device address is 0x50.
  69. * However, if necessary, you must have set upper address
  70. * into E-EDID in I2C device, 0x30.
  71. */
  72. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  73. exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  74. EDID_EXTENSION_FLAG,
  75. &extend_block);
  76. if (extend_block > 0) {
  77. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  78. /* Read EDID data */
  79. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  80. EDID_HEADER_PATTERN,
  81. EDID_BLOCK_LENGTH,
  82. &edid[EDID_HEADER_PATTERN]);
  83. if (retval != 0) {
  84. dev_err(dp->dev, "EDID Read failed!\n");
  85. return -EIO;
  86. }
  87. sum = exynos_dp_calc_edid_check_sum(edid);
  88. if (sum != 0) {
  89. dev_err(dp->dev, "EDID bad checksum!\n");
  90. return -EIO;
  91. }
  92. /* Read additional EDID data */
  93. retval = exynos_dp_read_bytes_from_i2c(dp,
  94. I2C_EDID_DEVICE_ADDR,
  95. EDID_BLOCK_LENGTH,
  96. EDID_BLOCK_LENGTH,
  97. &edid[EDID_BLOCK_LENGTH]);
  98. if (retval != 0) {
  99. dev_err(dp->dev, "EDID Read failed!\n");
  100. return -EIO;
  101. }
  102. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  103. if (sum != 0) {
  104. dev_err(dp->dev, "EDID bad checksum!\n");
  105. return -EIO;
  106. }
  107. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  108. &test_vector);
  109. if (test_vector & DPCD_TEST_EDID_READ) {
  110. exynos_dp_write_byte_to_dpcd(dp,
  111. DPCD_ADDR_TEST_EDID_CHECKSUM,
  112. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  113. exynos_dp_write_byte_to_dpcd(dp,
  114. DPCD_ADDR_TEST_RESPONSE,
  115. DPCD_TEST_EDID_CHECKSUM_WRITE);
  116. }
  117. } else {
  118. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  119. /* Read EDID data */
  120. retval = exynos_dp_read_bytes_from_i2c(dp,
  121. I2C_EDID_DEVICE_ADDR,
  122. EDID_HEADER_PATTERN,
  123. EDID_BLOCK_LENGTH,
  124. &edid[EDID_HEADER_PATTERN]);
  125. if (retval != 0) {
  126. dev_err(dp->dev, "EDID Read failed!\n");
  127. return -EIO;
  128. }
  129. sum = exynos_dp_calc_edid_check_sum(edid);
  130. if (sum != 0) {
  131. dev_err(dp->dev, "EDID bad checksum!\n");
  132. return -EIO;
  133. }
  134. exynos_dp_read_byte_from_dpcd(dp,
  135. DPCD_ADDR_TEST_REQUEST,
  136. &test_vector);
  137. if (test_vector & DPCD_TEST_EDID_READ) {
  138. exynos_dp_write_byte_to_dpcd(dp,
  139. DPCD_ADDR_TEST_EDID_CHECKSUM,
  140. edid[EDID_CHECKSUM]);
  141. exynos_dp_write_byte_to_dpcd(dp,
  142. DPCD_ADDR_TEST_RESPONSE,
  143. DPCD_TEST_EDID_CHECKSUM_WRITE);
  144. }
  145. }
  146. dev_err(dp->dev, "EDID Read success!\n");
  147. return 0;
  148. }
  149. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  150. {
  151. u8 buf[12];
  152. int i;
  153. int retval;
  154. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  155. exynos_dp_read_bytes_from_dpcd(dp,
  156. DPCD_ADDR_DPCD_REV,
  157. 12, buf);
  158. /* Read EDID */
  159. for (i = 0; i < 3; i++) {
  160. retval = exynos_dp_read_edid(dp);
  161. if (retval == 0)
  162. break;
  163. }
  164. return retval;
  165. }
  166. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  167. bool enable)
  168. {
  169. u8 data;
  170. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  171. if (enable)
  172. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  173. DPCD_ENHANCED_FRAME_EN |
  174. DPCD_LANE_COUNT_SET(data));
  175. else
  176. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  177. DPCD_LANE_COUNT_SET(data));
  178. }
  179. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  180. {
  181. u8 data;
  182. int retval;
  183. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  184. retval = DPCD_ENHANCED_FRAME_CAP(data);
  185. return retval;
  186. }
  187. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  188. {
  189. u8 data;
  190. data = exynos_dp_is_enhanced_mode_available(dp);
  191. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  192. exynos_dp_enable_enhanced_mode(dp, data);
  193. }
  194. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  195. {
  196. exynos_dp_set_training_pattern(dp, DP_NONE);
  197. exynos_dp_write_byte_to_dpcd(dp,
  198. DPCD_ADDR_TRAINING_PATTERN_SET,
  199. DPCD_TRAINING_PATTERN_DISABLED);
  200. }
  201. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  202. int pre_emphasis, int lane)
  203. {
  204. switch (lane) {
  205. case 0:
  206. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  207. break;
  208. case 1:
  209. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  210. break;
  211. case 2:
  212. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  213. break;
  214. case 3:
  215. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  216. break;
  217. }
  218. }
  219. static int exynos_dp_link_start(struct exynos_dp_device *dp)
  220. {
  221. u8 buf[4];
  222. int lane, lane_count, retval;
  223. lane_count = dp->link_train.lane_count;
  224. dp->link_train.lt_state = CLOCK_RECOVERY;
  225. dp->link_train.eq_loop = 0;
  226. for (lane = 0; lane < lane_count; lane++)
  227. dp->link_train.cr_loop[lane] = 0;
  228. /* Set sink to D0 (Sink Not Ready) mode. */
  229. retval = exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
  230. DPCD_SET_POWER_STATE_D0);
  231. if (retval)
  232. return retval;
  233. /* Set link rate and count as you want to establish*/
  234. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  235. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  236. /* Setup RX configuration */
  237. buf[0] = dp->link_train.link_rate;
  238. buf[1] = dp->link_train.lane_count;
  239. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  240. 2, buf);
  241. if (retval)
  242. return retval;
  243. /* Set TX pre-emphasis to minimum */
  244. for (lane = 0; lane < lane_count; lane++)
  245. exynos_dp_set_lane_lane_pre_emphasis(dp,
  246. PRE_EMPHASIS_LEVEL_0, lane);
  247. /* Set training pattern 1 */
  248. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  249. /* Set RX training pattern */
  250. exynos_dp_write_byte_to_dpcd(dp,
  251. DPCD_ADDR_TRAINING_PATTERN_SET,
  252. DPCD_SCRAMBLING_DISABLED |
  253. DPCD_TRAINING_PATTERN_1);
  254. for (lane = 0; lane < lane_count; lane++)
  255. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  256. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  257. retval = exynos_dp_write_bytes_to_dpcd(dp,
  258. DPCD_ADDR_TRAINING_LANE0_SET,
  259. lane_count, buf);
  260. return retval;
  261. }
  262. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  263. {
  264. int shift = (lane & 1) * 4;
  265. u8 link_value = link_status[lane>>1];
  266. return (link_value >> shift) & 0xf;
  267. }
  268. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  269. {
  270. int lane;
  271. u8 lane_status;
  272. for (lane = 0; lane < lane_count; lane++) {
  273. lane_status = exynos_dp_get_lane_status(link_status, lane);
  274. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  275. return -EINVAL;
  276. }
  277. return 0;
  278. }
  279. static int exynos_dp_channel_eq_ok(u8 link_align[3], int lane_count)
  280. {
  281. int lane;
  282. u8 lane_align;
  283. u8 lane_status;
  284. lane_align = link_align[2];
  285. if ((lane_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  286. return -EINVAL;
  287. for (lane = 0; lane < lane_count; lane++) {
  288. lane_status = exynos_dp_get_lane_status(link_align, lane);
  289. lane_status &= DPCD_CHANNEL_EQ_BITS;
  290. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  291. return -EINVAL;
  292. }
  293. return 0;
  294. }
  295. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  296. int lane)
  297. {
  298. int shift = (lane & 1) * 4;
  299. u8 link_value = adjust_request[lane>>1];
  300. return (link_value >> shift) & 0x3;
  301. }
  302. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  303. u8 adjust_request[2],
  304. int lane)
  305. {
  306. int shift = (lane & 1) * 4;
  307. u8 link_value = adjust_request[lane>>1];
  308. return ((link_value >> shift) & 0xc) >> 2;
  309. }
  310. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  311. u8 training_lane_set, int lane)
  312. {
  313. switch (lane) {
  314. case 0:
  315. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  316. break;
  317. case 1:
  318. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  319. break;
  320. case 2:
  321. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  322. break;
  323. case 3:
  324. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  325. break;
  326. }
  327. }
  328. static unsigned int exynos_dp_get_lane_link_training(
  329. struct exynos_dp_device *dp,
  330. int lane)
  331. {
  332. u32 reg;
  333. switch (lane) {
  334. case 0:
  335. reg = exynos_dp_get_lane0_link_training(dp);
  336. break;
  337. case 1:
  338. reg = exynos_dp_get_lane1_link_training(dp);
  339. break;
  340. case 2:
  341. reg = exynos_dp_get_lane2_link_training(dp);
  342. break;
  343. case 3:
  344. reg = exynos_dp_get_lane3_link_training(dp);
  345. break;
  346. default:
  347. WARN_ON(1);
  348. return 0;
  349. }
  350. return reg;
  351. }
  352. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  353. {
  354. exynos_dp_training_pattern_dis(dp);
  355. exynos_dp_set_enhanced_mode(dp);
  356. dp->link_train.lt_state = FAILED;
  357. }
  358. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  359. {
  360. u8 link_status[2];
  361. int lane, lane_count, retval;
  362. u8 adjust_request[2];
  363. u8 voltage_swing;
  364. u8 pre_emphasis;
  365. u8 training_lane;
  366. usleep_range(100, 101);
  367. lane_count = dp->link_train.lane_count;
  368. retval = exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  369. 2, link_status);
  370. if (retval)
  371. return retval;
  372. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  373. /* set training pattern 2 for EQ */
  374. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  375. for (lane = 0; lane < lane_count; lane++) {
  376. retval = exynos_dp_read_bytes_from_dpcd(dp,
  377. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  378. 2, adjust_request);
  379. if (retval)
  380. return retval;
  381. voltage_swing = exynos_dp_get_adjust_request_voltage(
  382. adjust_request, lane);
  383. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  384. adjust_request, lane);
  385. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  386. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  387. if (voltage_swing == VOLTAGE_LEVEL_3)
  388. training_lane |= DPCD_MAX_SWING_REACHED;
  389. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  390. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  391. dp->link_train.training_lane[lane] = training_lane;
  392. exynos_dp_set_lane_link_training(dp,
  393. dp->link_train.training_lane[lane],
  394. lane);
  395. }
  396. retval = exynos_dp_write_byte_to_dpcd(dp,
  397. DPCD_ADDR_TRAINING_PATTERN_SET,
  398. DPCD_SCRAMBLING_DISABLED |
  399. DPCD_TRAINING_PATTERN_2);
  400. if (retval)
  401. return retval;
  402. retval = exynos_dp_write_bytes_to_dpcd(dp,
  403. DPCD_ADDR_TRAINING_LANE0_SET,
  404. lane_count,
  405. dp->link_train.training_lane);
  406. if (retval)
  407. return retval;
  408. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  409. dp->link_train.lt_state = EQUALIZER_TRAINING;
  410. } else {
  411. for (lane = 0; lane < lane_count; lane++) {
  412. training_lane = exynos_dp_get_lane_link_training(
  413. dp, lane);
  414. retval = exynos_dp_read_bytes_from_dpcd(dp,
  415. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  416. 2, adjust_request);
  417. if (retval)
  418. return retval;
  419. voltage_swing = exynos_dp_get_adjust_request_voltage(
  420. adjust_request, lane);
  421. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  422. adjust_request, lane);
  423. if (voltage_swing == VOLTAGE_LEVEL_3 ||
  424. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  425. dev_err(dp->dev, "voltage or pre emphasis reached max level\n");
  426. goto reduce_link_rate;
  427. }
  428. if ((DPCD_VOLTAGE_SWING_GET(training_lane) ==
  429. voltage_swing) &&
  430. (DPCD_PRE_EMPHASIS_GET(training_lane) ==
  431. pre_emphasis)) {
  432. dp->link_train.cr_loop[lane]++;
  433. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP) {
  434. dev_err(dp->dev, "CR Max loop\n");
  435. goto reduce_link_rate;
  436. }
  437. }
  438. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  439. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  440. if (voltage_swing == VOLTAGE_LEVEL_3)
  441. training_lane |= DPCD_MAX_SWING_REACHED;
  442. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  443. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  444. dp->link_train.training_lane[lane] = training_lane;
  445. exynos_dp_set_lane_link_training(dp,
  446. dp->link_train.training_lane[lane], lane);
  447. }
  448. retval = exynos_dp_write_bytes_to_dpcd(dp,
  449. DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
  450. dp->link_train.training_lane);
  451. if (retval)
  452. return retval;
  453. }
  454. return retval;
  455. reduce_link_rate:
  456. exynos_dp_reduce_link_rate(dp);
  457. return -EIO;
  458. }
  459. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  460. {
  461. u8 link_status[2];
  462. u8 link_align[3];
  463. int lane, lane_count, retval;
  464. u32 reg;
  465. u8 adjust_request[2];
  466. u8 voltage_swing;
  467. u8 pre_emphasis;
  468. u8 training_lane;
  469. usleep_range(400, 401);
  470. lane_count = dp->link_train.lane_count;
  471. retval = exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  472. 2, link_status);
  473. if (retval)
  474. return retval;
  475. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  476. link_align[0] = link_status[0];
  477. link_align[1] = link_status[1];
  478. exynos_dp_read_byte_from_dpcd(dp,
  479. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED,
  480. &link_align[2]);
  481. for (lane = 0; lane < lane_count; lane++) {
  482. retval = exynos_dp_read_bytes_from_dpcd(dp,
  483. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  484. 2, adjust_request);
  485. if (retval)
  486. return retval;
  487. voltage_swing = exynos_dp_get_adjust_request_voltage(
  488. adjust_request, lane);
  489. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  490. adjust_request, lane);
  491. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  492. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  493. if (voltage_swing == VOLTAGE_LEVEL_3)
  494. training_lane |= DPCD_MAX_SWING_REACHED;
  495. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  496. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  497. dp->link_train.training_lane[lane] = training_lane;
  498. }
  499. if (exynos_dp_channel_eq_ok(link_align, lane_count) == 0) {
  500. /* traing pattern Set to Normal */
  501. exynos_dp_training_pattern_dis(dp);
  502. dev_info(dp->dev, "Link Training success!\n");
  503. exynos_dp_get_link_bandwidth(dp, &reg);
  504. dp->link_train.link_rate = reg;
  505. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  506. dp->link_train.link_rate);
  507. exynos_dp_get_lane_count(dp, &reg);
  508. dp->link_train.lane_count = reg;
  509. dev_dbg(dp->dev, "final lane count = %.2x\n",
  510. dp->link_train.lane_count);
  511. /* set enhanced mode if available */
  512. exynos_dp_set_enhanced_mode(dp);
  513. dp->link_train.lt_state = FINISHED;
  514. } else {
  515. /* not all locked */
  516. dp->link_train.eq_loop++;
  517. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  518. dev_err(dp->dev, "EQ Max loop\n");
  519. goto reduce_link_rate;
  520. }
  521. for (lane = 0; lane < lane_count; lane++)
  522. exynos_dp_set_lane_link_training(dp,
  523. dp->link_train.training_lane[lane],
  524. lane);
  525. retval = exynos_dp_write_bytes_to_dpcd(dp,
  526. DPCD_ADDR_TRAINING_LANE0_SET,
  527. lane_count,
  528. dp->link_train.training_lane);
  529. if (retval)
  530. return retval;
  531. }
  532. } else {
  533. goto reduce_link_rate;
  534. }
  535. return 0;
  536. reduce_link_rate:
  537. exynos_dp_reduce_link_rate(dp);
  538. return -EIO;
  539. }
  540. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  541. u8 *bandwidth)
  542. {
  543. u8 data;
  544. /*
  545. * For DP rev.1.1, Maximum link rate of Main Link lanes
  546. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  547. */
  548. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  549. *bandwidth = data;
  550. }
  551. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  552. u8 *lane_count)
  553. {
  554. u8 data;
  555. /*
  556. * For DP rev.1.1, Maximum number of Main Link lanes
  557. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  558. */
  559. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  560. *lane_count = DPCD_MAX_LANE_COUNT(data);
  561. }
  562. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  563. enum link_lane_count_type max_lane,
  564. enum link_rate_type max_rate)
  565. {
  566. /*
  567. * MACRO_RST must be applied after the PLL_LOCK to avoid
  568. * the DP inter pair skew issue for at least 10 us
  569. */
  570. exynos_dp_reset_macro(dp);
  571. /* Initialize by reading RX's DPCD */
  572. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  573. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  574. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  575. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  576. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  577. dp->link_train.link_rate);
  578. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  579. }
  580. if (dp->link_train.lane_count == 0) {
  581. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  582. dp->link_train.lane_count);
  583. dp->link_train.lane_count = (u8)LANE_COUNT1;
  584. }
  585. /* Setup TX lane count & rate */
  586. if (dp->link_train.lane_count > max_lane)
  587. dp->link_train.lane_count = max_lane;
  588. if (dp->link_train.link_rate > max_rate)
  589. dp->link_train.link_rate = max_rate;
  590. /* All DP analog module power up */
  591. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  592. }
  593. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  594. {
  595. int retval = 0, training_finished = 0;
  596. dp->link_train.lt_state = START;
  597. /* Process here */
  598. while (!retval && !training_finished) {
  599. switch (dp->link_train.lt_state) {
  600. case START:
  601. retval = exynos_dp_link_start(dp);
  602. if (retval)
  603. dev_err(dp->dev, "LT link start failed!\n");
  604. break;
  605. case CLOCK_RECOVERY:
  606. retval = exynos_dp_process_clock_recovery(dp);
  607. if (retval)
  608. dev_err(dp->dev, "LT CR failed!\n");
  609. break;
  610. case EQUALIZER_TRAINING:
  611. retval = exynos_dp_process_equalizer_training(dp);
  612. if (retval)
  613. dev_err(dp->dev, "LT EQ failed!\n");
  614. break;
  615. case FINISHED:
  616. training_finished = 1;
  617. break;
  618. case FAILED:
  619. return -EREMOTEIO;
  620. }
  621. }
  622. if (retval)
  623. dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
  624. return retval;
  625. }
  626. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  627. u32 count,
  628. u32 bwtype)
  629. {
  630. int i;
  631. int retval;
  632. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  633. exynos_dp_init_training(dp, count, bwtype);
  634. retval = exynos_dp_sw_link_training(dp);
  635. if (retval == 0)
  636. break;
  637. usleep_range(100, 110);
  638. }
  639. return retval;
  640. }
  641. static int exynos_dp_config_video(struct exynos_dp_device *dp,
  642. struct video_info *video_info)
  643. {
  644. int retval = 0;
  645. int timeout_loop = 0;
  646. int done_count = 0;
  647. exynos_dp_config_video_slave_mode(dp, video_info);
  648. exynos_dp_set_video_color_format(dp, video_info->color_depth,
  649. video_info->color_space,
  650. video_info->dynamic_range,
  651. video_info->ycbcr_coeff);
  652. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  653. dev_err(dp->dev, "PLL is not locked yet.\n");
  654. return -EINVAL;
  655. }
  656. for (;;) {
  657. timeout_loop++;
  658. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  659. break;
  660. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  661. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  662. return -ETIMEDOUT;
  663. }
  664. usleep_range(1, 2);
  665. }
  666. /* Set to use the register calculated M/N video */
  667. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  668. /* For video bist, Video timing must be generated by register */
  669. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  670. /* Disable video mute */
  671. exynos_dp_enable_video_mute(dp, 0);
  672. /* Configure video slave mode */
  673. exynos_dp_enable_video_master(dp, 0);
  674. /* Enable video */
  675. exynos_dp_start_video(dp);
  676. timeout_loop = 0;
  677. for (;;) {
  678. timeout_loop++;
  679. if (exynos_dp_is_video_stream_on(dp) == 0) {
  680. done_count++;
  681. if (done_count > 10)
  682. break;
  683. } else if (done_count) {
  684. done_count = 0;
  685. }
  686. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  687. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  688. return -ETIMEDOUT;
  689. }
  690. usleep_range(1000, 1001);
  691. }
  692. if (retval != 0)
  693. dev_err(dp->dev, "Video stream is not detected!\n");
  694. return retval;
  695. }
  696. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  697. {
  698. u8 data;
  699. if (enable) {
  700. exynos_dp_enable_scrambling(dp);
  701. exynos_dp_read_byte_from_dpcd(dp,
  702. DPCD_ADDR_TRAINING_PATTERN_SET,
  703. &data);
  704. exynos_dp_write_byte_to_dpcd(dp,
  705. DPCD_ADDR_TRAINING_PATTERN_SET,
  706. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  707. } else {
  708. exynos_dp_disable_scrambling(dp);
  709. exynos_dp_read_byte_from_dpcd(dp,
  710. DPCD_ADDR_TRAINING_PATTERN_SET,
  711. &data);
  712. exynos_dp_write_byte_to_dpcd(dp,
  713. DPCD_ADDR_TRAINING_PATTERN_SET,
  714. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  715. }
  716. }
  717. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  718. {
  719. struct exynos_dp_device *dp = arg;
  720. dev_err(dp->dev, "exynos_dp_irq_handler\n");
  721. return IRQ_HANDLED;
  722. }
  723. #ifdef CONFIG_OF
  724. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  725. {
  726. struct device_node *dp_node = dev->of_node;
  727. struct exynos_dp_platdata *pd;
  728. struct video_info *dp_video_config;
  729. pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
  730. if (!pd) {
  731. dev_err(dev, "memory allocation for pdata failed\n");
  732. return ERR_PTR(-ENOMEM);
  733. }
  734. dp_video_config = devm_kzalloc(dev,
  735. sizeof(*dp_video_config), GFP_KERNEL);
  736. if (!dp_video_config) {
  737. dev_err(dev, "memory allocation for video config failed\n");
  738. return ERR_PTR(-ENOMEM);
  739. }
  740. pd->video_info = dp_video_config;
  741. dp_video_config->h_sync_polarity =
  742. of_property_read_bool(dp_node, "hsync-active-high");
  743. dp_video_config->v_sync_polarity =
  744. of_property_read_bool(dp_node, "vsync-active-high");
  745. dp_video_config->interlaced =
  746. of_property_read_bool(dp_node, "interlaced");
  747. if (of_property_read_u32(dp_node, "samsung,color-space",
  748. &dp_video_config->color_space)) {
  749. dev_err(dev, "failed to get color-space\n");
  750. return ERR_PTR(-EINVAL);
  751. }
  752. if (of_property_read_u32(dp_node, "samsung,dynamic-range",
  753. &dp_video_config->dynamic_range)) {
  754. dev_err(dev, "failed to get dynamic-range\n");
  755. return ERR_PTR(-EINVAL);
  756. }
  757. if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
  758. &dp_video_config->ycbcr_coeff)) {
  759. dev_err(dev, "failed to get ycbcr-coeff\n");
  760. return ERR_PTR(-EINVAL);
  761. }
  762. if (of_property_read_u32(dp_node, "samsung,color-depth",
  763. &dp_video_config->color_depth)) {
  764. dev_err(dev, "failed to get color-depth\n");
  765. return ERR_PTR(-EINVAL);
  766. }
  767. if (of_property_read_u32(dp_node, "samsung,link-rate",
  768. &dp_video_config->link_rate)) {
  769. dev_err(dev, "failed to get link-rate\n");
  770. return ERR_PTR(-EINVAL);
  771. }
  772. if (of_property_read_u32(dp_node, "samsung,lane-count",
  773. &dp_video_config->lane_count)) {
  774. dev_err(dev, "failed to get lane-count\n");
  775. return ERR_PTR(-EINVAL);
  776. }
  777. return pd;
  778. }
  779. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  780. {
  781. struct device_node *dp_phy_node;
  782. u32 phy_base;
  783. dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
  784. if (!dp_phy_node) {
  785. dev_err(dp->dev, "could not find dptx-phy node\n");
  786. return -ENODEV;
  787. }
  788. if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
  789. dev_err(dp->dev, "faild to get reg for dptx-phy\n");
  790. return -EINVAL;
  791. }
  792. if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
  793. &dp->enable_mask)) {
  794. dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
  795. return -EINVAL;
  796. }
  797. dp->phy_addr = ioremap(phy_base, SZ_4);
  798. if (!dp->phy_addr) {
  799. dev_err(dp->dev, "failed to ioremap dp-phy\n");
  800. return -ENOMEM;
  801. }
  802. return 0;
  803. }
  804. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  805. {
  806. u32 reg;
  807. reg = __raw_readl(dp->phy_addr);
  808. reg |= dp->enable_mask;
  809. __raw_writel(reg, dp->phy_addr);
  810. }
  811. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  812. {
  813. u32 reg;
  814. reg = __raw_readl(dp->phy_addr);
  815. reg &= ~(dp->enable_mask);
  816. __raw_writel(reg, dp->phy_addr);
  817. }
  818. #else
  819. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  820. {
  821. return NULL;
  822. }
  823. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  824. {
  825. return -EINVAL;
  826. }
  827. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  828. {
  829. return;
  830. }
  831. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  832. {
  833. return;
  834. }
  835. #endif /* CONFIG_OF */
  836. static int __devinit exynos_dp_probe(struct platform_device *pdev)
  837. {
  838. struct resource *res;
  839. struct exynos_dp_device *dp;
  840. struct exynos_dp_platdata *pdata;
  841. int ret = 0;
  842. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  843. GFP_KERNEL);
  844. if (!dp) {
  845. dev_err(&pdev->dev, "no memory for device data\n");
  846. return -ENOMEM;
  847. }
  848. dp->dev = &pdev->dev;
  849. if (pdev->dev.of_node) {
  850. pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
  851. if (IS_ERR(pdata))
  852. return PTR_ERR(pdata);
  853. ret = exynos_dp_dt_parse_phydata(dp);
  854. if (ret)
  855. return ret;
  856. } else {
  857. pdata = pdev->dev.platform_data;
  858. if (!pdata) {
  859. dev_err(&pdev->dev, "no platform data\n");
  860. return -EINVAL;
  861. }
  862. }
  863. dp->clock = devm_clk_get(&pdev->dev, "dp");
  864. if (IS_ERR(dp->clock)) {
  865. dev_err(&pdev->dev, "failed to get clock\n");
  866. return PTR_ERR(dp->clock);
  867. }
  868. clk_prepare_enable(dp->clock);
  869. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  870. dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
  871. if (!dp->reg_base) {
  872. dev_err(&pdev->dev, "failed to ioremap\n");
  873. return -ENOMEM;
  874. }
  875. dp->irq = platform_get_irq(pdev, 0);
  876. if (!dp->irq) {
  877. dev_err(&pdev->dev, "failed to get irq\n");
  878. return -ENODEV;
  879. }
  880. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  881. "exynos-dp", dp);
  882. if (ret) {
  883. dev_err(&pdev->dev, "failed to request irq\n");
  884. return ret;
  885. }
  886. dp->video_info = pdata->video_info;
  887. if (pdev->dev.of_node) {
  888. if (dp->phy_addr)
  889. exynos_dp_phy_init(dp);
  890. } else {
  891. if (pdata->phy_init)
  892. pdata->phy_init();
  893. }
  894. exynos_dp_init_dp(dp);
  895. ret = exynos_dp_detect_hpd(dp);
  896. if (ret) {
  897. dev_err(&pdev->dev, "unable to detect hpd\n");
  898. return ret;
  899. }
  900. exynos_dp_handle_edid(dp);
  901. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  902. dp->video_info->link_rate);
  903. if (ret) {
  904. dev_err(&pdev->dev, "unable to do link train\n");
  905. return ret;
  906. }
  907. exynos_dp_enable_scramble(dp, 1);
  908. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  909. exynos_dp_enable_enhanced_mode(dp, 1);
  910. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  911. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  912. exynos_dp_init_video(dp);
  913. ret = exynos_dp_config_video(dp, dp->video_info);
  914. if (ret) {
  915. dev_err(&pdev->dev, "unable to config video\n");
  916. return ret;
  917. }
  918. platform_set_drvdata(pdev, dp);
  919. return 0;
  920. }
  921. static int __devexit exynos_dp_remove(struct platform_device *pdev)
  922. {
  923. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  924. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  925. if (pdev->dev.of_node) {
  926. if (dp->phy_addr)
  927. exynos_dp_phy_exit(dp);
  928. } else {
  929. if (pdata->phy_exit)
  930. pdata->phy_exit();
  931. }
  932. clk_disable_unprepare(dp->clock);
  933. return 0;
  934. }
  935. #ifdef CONFIG_PM_SLEEP
  936. static int exynos_dp_suspend(struct device *dev)
  937. {
  938. struct exynos_dp_platdata *pdata = dev->platform_data;
  939. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  940. if (dev->of_node) {
  941. if (dp->phy_addr)
  942. exynos_dp_phy_exit(dp);
  943. } else {
  944. if (pdata->phy_exit)
  945. pdata->phy_exit();
  946. }
  947. clk_disable_unprepare(dp->clock);
  948. return 0;
  949. }
  950. static int exynos_dp_resume(struct device *dev)
  951. {
  952. struct exynos_dp_platdata *pdata = dev->platform_data;
  953. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  954. if (dev->of_node) {
  955. if (dp->phy_addr)
  956. exynos_dp_phy_init(dp);
  957. } else {
  958. if (pdata->phy_init)
  959. pdata->phy_init();
  960. }
  961. clk_prepare_enable(dp->clock);
  962. exynos_dp_init_dp(dp);
  963. exynos_dp_detect_hpd(dp);
  964. exynos_dp_handle_edid(dp);
  965. exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  966. dp->video_info->link_rate);
  967. exynos_dp_enable_scramble(dp, 1);
  968. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  969. exynos_dp_enable_enhanced_mode(dp, 1);
  970. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  971. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  972. exynos_dp_init_video(dp);
  973. exynos_dp_config_video(dp, dp->video_info);
  974. return 0;
  975. }
  976. #endif
  977. static const struct dev_pm_ops exynos_dp_pm_ops = {
  978. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  979. };
  980. static const struct of_device_id exynos_dp_match[] = {
  981. { .compatible = "samsung,exynos5-dp" },
  982. {},
  983. };
  984. MODULE_DEVICE_TABLE(of, exynos_dp_match);
  985. static struct platform_driver exynos_dp_driver = {
  986. .probe = exynos_dp_probe,
  987. .remove = __devexit_p(exynos_dp_remove),
  988. .driver = {
  989. .name = "exynos-dp",
  990. .owner = THIS_MODULE,
  991. .pm = &exynos_dp_pm_ops,
  992. .of_match_table = of_match_ptr(exynos_dp_match),
  993. },
  994. };
  995. module_platform_driver(exynos_dp_driver);
  996. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  997. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  998. MODULE_LICENSE("GPL");